1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014-2017, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun * Copyright (c) 2019, Linaro Ltd.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/iopoll.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/phy/phy.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/reset.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <dt-bindings/phy/phy.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define PCIE20_PARF_PHY_STTS 0x3c
19*4882a593Smuzhiyun #define PCIE2_PHY_RESET_CTRL 0x44
20*4882a593Smuzhiyun #define PCIE20_PARF_PHY_REFCLK_CTRL2 0xa0
21*4882a593Smuzhiyun #define PCIE20_PARF_PHY_REFCLK_CTRL3 0xa4
22*4882a593Smuzhiyun #define PCIE20_PARF_PCS_SWING_CTRL1 0x88
23*4882a593Smuzhiyun #define PCIE20_PARF_PCS_SWING_CTRL2 0x8c
24*4882a593Smuzhiyun #define PCIE20_PARF_PCS_DEEMPH1 0x74
25*4882a593Smuzhiyun #define PCIE20_PARF_PCS_DEEMPH2 0x78
26*4882a593Smuzhiyun #define PCIE20_PARF_PCS_DEEMPH3 0x7c
27*4882a593Smuzhiyun #define PCIE20_PARF_CONFIGBITS 0x84
28*4882a593Smuzhiyun #define PCIE20_PARF_PHY_CTRL3 0x94
29*4882a593Smuzhiyun #define PCIE20_PARF_PCS_CTRL 0x80
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define TX_AMP_VAL 120
32*4882a593Smuzhiyun #define PHY_RX0_EQ_GEN1_VAL 0
33*4882a593Smuzhiyun #define PHY_RX0_EQ_GEN2_VAL 4
34*4882a593Smuzhiyun #define TX_DEEMPH_GEN1_VAL 24
35*4882a593Smuzhiyun #define TX_DEEMPH_GEN2_3_5DB_VAL 26
36*4882a593Smuzhiyun #define TX_DEEMPH_GEN2_6DB_VAL 36
37*4882a593Smuzhiyun #define PHY_TX0_TERM_OFFST_VAL 0
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct qcom_phy {
40*4882a593Smuzhiyun struct device *dev;
41*4882a593Smuzhiyun void __iomem *base;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct regulator_bulk_data vregs[2];
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun struct reset_control *phy_reset;
46*4882a593Smuzhiyun struct reset_control *pipe_reset;
47*4882a593Smuzhiyun struct clk *pipe_clk;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
qcom_pcie2_phy_init(struct phy * phy)50*4882a593Smuzhiyun static int qcom_pcie2_phy_init(struct phy *phy)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun struct qcom_phy *qphy = phy_get_drvdata(phy);
53*4882a593Smuzhiyun int ret;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun ret = reset_control_deassert(qphy->phy_reset);
56*4882a593Smuzhiyun if (ret) {
57*4882a593Smuzhiyun dev_err(qphy->dev, "cannot deassert pipe reset\n");
58*4882a593Smuzhiyun return ret;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(qphy->vregs), qphy->vregs);
62*4882a593Smuzhiyun if (ret)
63*4882a593Smuzhiyun reset_control_assert(qphy->phy_reset);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return ret;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
qcom_pcie2_phy_power_on(struct phy * phy)68*4882a593Smuzhiyun static int qcom_pcie2_phy_power_on(struct phy *phy)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct qcom_phy *qphy = phy_get_drvdata(phy);
71*4882a593Smuzhiyun int ret;
72*4882a593Smuzhiyun u32 val;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Program REF_CLK source */
75*4882a593Smuzhiyun val = readl(qphy->base + PCIE20_PARF_PHY_REFCLK_CTRL2);
76*4882a593Smuzhiyun val &= ~BIT(1);
77*4882a593Smuzhiyun writel(val, qphy->base + PCIE20_PARF_PHY_REFCLK_CTRL2);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun usleep_range(1000, 2000);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Don't use PAD for refclock */
82*4882a593Smuzhiyun val = readl(qphy->base + PCIE20_PARF_PHY_REFCLK_CTRL2);
83*4882a593Smuzhiyun val &= ~BIT(0);
84*4882a593Smuzhiyun writel(val, qphy->base + PCIE20_PARF_PHY_REFCLK_CTRL2);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Program SSP ENABLE */
87*4882a593Smuzhiyun val = readl(qphy->base + PCIE20_PARF_PHY_REFCLK_CTRL3);
88*4882a593Smuzhiyun val |= BIT(0);
89*4882a593Smuzhiyun writel(val, qphy->base + PCIE20_PARF_PHY_REFCLK_CTRL3);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun usleep_range(1000, 2000);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Assert Phy SW Reset */
94*4882a593Smuzhiyun val = readl(qphy->base + PCIE2_PHY_RESET_CTRL);
95*4882a593Smuzhiyun val |= BIT(0);
96*4882a593Smuzhiyun writel(val, qphy->base + PCIE2_PHY_RESET_CTRL);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Program Tx Amplitude */
99*4882a593Smuzhiyun val = readl(qphy->base + PCIE20_PARF_PCS_SWING_CTRL1);
100*4882a593Smuzhiyun val &= ~0x7f;
101*4882a593Smuzhiyun val |= TX_AMP_VAL;
102*4882a593Smuzhiyun writel(val, qphy->base + PCIE20_PARF_PCS_SWING_CTRL1);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun val = readl(qphy->base + PCIE20_PARF_PCS_SWING_CTRL2);
105*4882a593Smuzhiyun val &= ~0x7f;
106*4882a593Smuzhiyun val |= TX_AMP_VAL;
107*4882a593Smuzhiyun writel(val, qphy->base + PCIE20_PARF_PCS_SWING_CTRL2);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Program De-Emphasis */
110*4882a593Smuzhiyun val = readl(qphy->base + PCIE20_PARF_PCS_DEEMPH1);
111*4882a593Smuzhiyun val &= ~0x3f;
112*4882a593Smuzhiyun val |= TX_DEEMPH_GEN2_6DB_VAL;
113*4882a593Smuzhiyun writel(val, qphy->base + PCIE20_PARF_PCS_DEEMPH1);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun val = readl(qphy->base + PCIE20_PARF_PCS_DEEMPH2);
116*4882a593Smuzhiyun val &= ~0x3f;
117*4882a593Smuzhiyun val |= TX_DEEMPH_GEN2_3_5DB_VAL;
118*4882a593Smuzhiyun writel(val, qphy->base + PCIE20_PARF_PCS_DEEMPH2);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun val = readl(qphy->base + PCIE20_PARF_PCS_DEEMPH3);
121*4882a593Smuzhiyun val &= ~0x3f;
122*4882a593Smuzhiyun val |= TX_DEEMPH_GEN1_VAL;
123*4882a593Smuzhiyun writel(val, qphy->base + PCIE20_PARF_PCS_DEEMPH3);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Program Rx_Eq */
126*4882a593Smuzhiyun val = readl(qphy->base + PCIE20_PARF_CONFIGBITS);
127*4882a593Smuzhiyun val &= ~0x7;
128*4882a593Smuzhiyun val |= PHY_RX0_EQ_GEN2_VAL;
129*4882a593Smuzhiyun writel(val, qphy->base + PCIE20_PARF_CONFIGBITS);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Program Tx0_term_offset */
132*4882a593Smuzhiyun val = readl(qphy->base + PCIE20_PARF_PHY_CTRL3);
133*4882a593Smuzhiyun val &= ~0x1f;
134*4882a593Smuzhiyun val |= PHY_TX0_TERM_OFFST_VAL;
135*4882a593Smuzhiyun writel(val, qphy->base + PCIE20_PARF_PHY_CTRL3);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* disable Tx2Rx Loopback */
138*4882a593Smuzhiyun val = readl(qphy->base + PCIE20_PARF_PCS_CTRL);
139*4882a593Smuzhiyun val &= ~BIT(1);
140*4882a593Smuzhiyun writel(val, qphy->base + PCIE20_PARF_PCS_CTRL);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* De-assert Phy SW Reset */
143*4882a593Smuzhiyun val = readl(qphy->base + PCIE2_PHY_RESET_CTRL);
144*4882a593Smuzhiyun val &= ~BIT(0);
145*4882a593Smuzhiyun writel(val, qphy->base + PCIE2_PHY_RESET_CTRL);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun usleep_range(1000, 2000);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun ret = reset_control_deassert(qphy->pipe_reset);
150*4882a593Smuzhiyun if (ret) {
151*4882a593Smuzhiyun dev_err(qphy->dev, "cannot deassert pipe reset\n");
152*4882a593Smuzhiyun goto out;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun clk_set_rate(qphy->pipe_clk, 250000000);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun ret = clk_prepare_enable(qphy->pipe_clk);
158*4882a593Smuzhiyun if (ret) {
159*4882a593Smuzhiyun dev_err(qphy->dev, "failed to enable pipe clock\n");
160*4882a593Smuzhiyun goto out;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun ret = readl_poll_timeout(qphy->base + PCIE20_PARF_PHY_STTS, val,
164*4882a593Smuzhiyun !(val & BIT(0)), 1000, 10);
165*4882a593Smuzhiyun if (ret)
166*4882a593Smuzhiyun dev_err(qphy->dev, "phy initialization failed\n");
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun out:
169*4882a593Smuzhiyun return ret;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
qcom_pcie2_phy_power_off(struct phy * phy)172*4882a593Smuzhiyun static int qcom_pcie2_phy_power_off(struct phy *phy)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct qcom_phy *qphy = phy_get_drvdata(phy);
175*4882a593Smuzhiyun u32 val;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun val = readl(qphy->base + PCIE2_PHY_RESET_CTRL);
178*4882a593Smuzhiyun val |= BIT(0);
179*4882a593Smuzhiyun writel(val, qphy->base + PCIE2_PHY_RESET_CTRL);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun clk_disable_unprepare(qphy->pipe_clk);
182*4882a593Smuzhiyun reset_control_assert(qphy->pipe_reset);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
qcom_pcie2_phy_exit(struct phy * phy)187*4882a593Smuzhiyun static int qcom_pcie2_phy_exit(struct phy *phy)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct qcom_phy *qphy = phy_get_drvdata(phy);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(qphy->vregs), qphy->vregs);
192*4882a593Smuzhiyun reset_control_assert(qphy->phy_reset);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static const struct phy_ops qcom_pcie2_ops = {
198*4882a593Smuzhiyun .init = qcom_pcie2_phy_init,
199*4882a593Smuzhiyun .power_on = qcom_pcie2_phy_power_on,
200*4882a593Smuzhiyun .power_off = qcom_pcie2_phy_power_off,
201*4882a593Smuzhiyun .exit = qcom_pcie2_phy_exit,
202*4882a593Smuzhiyun .owner = THIS_MODULE,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /*
206*4882a593Smuzhiyun * Register a fixed rate pipe clock.
207*4882a593Smuzhiyun *
208*4882a593Smuzhiyun * The <s>_pipe_clksrc generated by PHY goes to the GCC that gate
209*4882a593Smuzhiyun * controls it. The <s>_pipe_clk coming out of the GCC is requested
210*4882a593Smuzhiyun * by the PHY driver for its operations.
211*4882a593Smuzhiyun * We register the <s>_pipe_clksrc here. The gcc driver takes care
212*4882a593Smuzhiyun * of assigning this <s>_pipe_clksrc as parent to <s>_pipe_clk.
213*4882a593Smuzhiyun * Below picture shows this relationship.
214*4882a593Smuzhiyun *
215*4882a593Smuzhiyun * +---------------+
216*4882a593Smuzhiyun * | PHY block |<<---------------------------------------+
217*4882a593Smuzhiyun * | | |
218*4882a593Smuzhiyun * | +-------+ | +-----+ |
219*4882a593Smuzhiyun * I/P---^-->| PLL |---^--->pipe_clksrc--->| GCC |--->pipe_clk---+
220*4882a593Smuzhiyun * clk | +-------+ | +-----+
221*4882a593Smuzhiyun * +---------------+
222*4882a593Smuzhiyun */
phy_pipe_clksrc_register(struct qcom_phy * qphy)223*4882a593Smuzhiyun static int phy_pipe_clksrc_register(struct qcom_phy *qphy)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct device_node *np = qphy->dev->of_node;
226*4882a593Smuzhiyun struct clk_fixed_rate *fixed;
227*4882a593Smuzhiyun struct clk_init_data init = { };
228*4882a593Smuzhiyun int ret;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun ret = of_property_read_string(np, "clock-output-names", &init.name);
231*4882a593Smuzhiyun if (ret) {
232*4882a593Smuzhiyun dev_err(qphy->dev, "%s: No clock-output-names\n", np->name);
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun fixed = devm_kzalloc(qphy->dev, sizeof(*fixed), GFP_KERNEL);
237*4882a593Smuzhiyun if (!fixed)
238*4882a593Smuzhiyun return -ENOMEM;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun init.ops = &clk_fixed_rate_ops;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* controllers using QMP phys use 250MHz pipe clock interface */
243*4882a593Smuzhiyun fixed->fixed_rate = 250000000;
244*4882a593Smuzhiyun fixed->hw.init = &init;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun return devm_clk_hw_register(qphy->dev, &fixed->hw);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
qcom_pcie2_phy_probe(struct platform_device * pdev)249*4882a593Smuzhiyun static int qcom_pcie2_phy_probe(struct platform_device *pdev)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun struct phy_provider *phy_provider;
252*4882a593Smuzhiyun struct qcom_phy *qphy;
253*4882a593Smuzhiyun struct resource *res;
254*4882a593Smuzhiyun struct device *dev = &pdev->dev;
255*4882a593Smuzhiyun struct phy *phy;
256*4882a593Smuzhiyun int ret;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun qphy = devm_kzalloc(dev, sizeof(*qphy), GFP_KERNEL);
259*4882a593Smuzhiyun if (!qphy)
260*4882a593Smuzhiyun return -ENOMEM;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun qphy->dev = dev;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
265*4882a593Smuzhiyun qphy->base = devm_ioremap_resource(dev, res);
266*4882a593Smuzhiyun if (IS_ERR(qphy->base))
267*4882a593Smuzhiyun return PTR_ERR(qphy->base);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun ret = phy_pipe_clksrc_register(qphy);
270*4882a593Smuzhiyun if (ret) {
271*4882a593Smuzhiyun dev_err(dev, "failed to register pipe_clk\n");
272*4882a593Smuzhiyun return ret;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun qphy->vregs[0].supply = "vdda-vp";
276*4882a593Smuzhiyun qphy->vregs[1].supply = "vdda-vph";
277*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(qphy->vregs), qphy->vregs);
278*4882a593Smuzhiyun if (ret < 0)
279*4882a593Smuzhiyun return ret;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun qphy->pipe_clk = devm_clk_get(dev, NULL);
282*4882a593Smuzhiyun if (IS_ERR(qphy->pipe_clk)) {
283*4882a593Smuzhiyun dev_err(dev, "failed to acquire pipe clock\n");
284*4882a593Smuzhiyun return PTR_ERR(qphy->pipe_clk);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun qphy->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
288*4882a593Smuzhiyun if (IS_ERR(qphy->phy_reset)) {
289*4882a593Smuzhiyun dev_err(dev, "failed to acquire phy reset\n");
290*4882a593Smuzhiyun return PTR_ERR(qphy->phy_reset);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun qphy->pipe_reset = devm_reset_control_get_exclusive(dev, "pipe");
294*4882a593Smuzhiyun if (IS_ERR(qphy->pipe_reset)) {
295*4882a593Smuzhiyun dev_err(dev, "failed to acquire pipe reset\n");
296*4882a593Smuzhiyun return PTR_ERR(qphy->pipe_reset);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun phy = devm_phy_create(dev, dev->of_node, &qcom_pcie2_ops);
300*4882a593Smuzhiyun if (IS_ERR(phy)) {
301*4882a593Smuzhiyun dev_err(dev, "failed to create phy\n");
302*4882a593Smuzhiyun return PTR_ERR(phy);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun phy_set_drvdata(phy, qphy);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
308*4882a593Smuzhiyun if (IS_ERR(phy_provider))
309*4882a593Smuzhiyun dev_err(dev, "failed to register phy provider\n");
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy_provider);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static const struct of_device_id qcom_pcie2_phy_match_table[] = {
315*4882a593Smuzhiyun { .compatible = "qcom,pcie2-phy" },
316*4882a593Smuzhiyun {}
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_pcie2_phy_match_table);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun static struct platform_driver qcom_pcie2_phy_driver = {
321*4882a593Smuzhiyun .probe = qcom_pcie2_phy_probe,
322*4882a593Smuzhiyun .driver = {
323*4882a593Smuzhiyun .name = "phy-qcom-pcie2",
324*4882a593Smuzhiyun .of_match_table = qcom_pcie2_phy_match_table,
325*4882a593Smuzhiyun },
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun module_platform_driver(qcom_pcie2_phy_driver);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm PCIe PHY driver");
331*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
332