1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/time.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/phy/phy.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct qcom_ipq806x_sata_phy {
19*4882a593Smuzhiyun void __iomem *mmio;
20*4882a593Smuzhiyun struct clk *cfg_clk;
21*4882a593Smuzhiyun struct device *dev;
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define __set(v, a, b) (((v) << (b)) & GENMASK(a, b))
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM0 0x200
27*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM0_P0_TX_PREEMPH_GEN3(x) __set(x, 17, 12)
28*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM0_P0_TX_PREEMPH_GEN3_MASK GENMASK(17, 12)
29*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM0_P0_TX_PREEMPH_GEN2(x) __set(x, 11, 6)
30*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM0_P0_TX_PREEMPH_GEN2_MASK GENMASK(11, 6)
31*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM0_P0_TX_PREEMPH_GEN1(x) __set(x, 5, 0)
32*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM0_P0_TX_PREEMPH_GEN1_MASK GENMASK(5, 0)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM1 0x204
35*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM1_RESERVED_BITS31_21(x) __set(x, 31, 21)
36*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM1_P0_TX_AMPLITUDE_GEN3(x) __set(x, 20, 14)
37*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM1_P0_TX_AMPLITUDE_GEN3_MASK GENMASK(20, 14)
38*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM1_P0_TX_AMPLITUDE_GEN2(x) __set(x, 13, 7)
39*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM1_P0_TX_AMPLITUDE_GEN2_MASK GENMASK(13, 7)
40*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM1_P0_TX_AMPLITUDE_GEN1(x) __set(x, 6, 0)
41*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM1_P0_TX_AMPLITUDE_GEN1_MASK GENMASK(6, 0)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM2 0x208
44*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM2_RX_EQ(x) __set(x, 20, 18)
45*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM2_RX_EQ_MASK GENMASK(20, 18)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM3 0x20C
48*4882a593Smuzhiyun #define SATA_PHY_SSC_EN 0x8
49*4882a593Smuzhiyun #define SATA_PHY_P0_PARAM4 0x210
50*4882a593Smuzhiyun #define SATA_PHY_REF_SSP_EN 0x2
51*4882a593Smuzhiyun #define SATA_PHY_RESET 0x1
52*4882a593Smuzhiyun
qcom_ipq806x_sata_phy_init(struct phy * generic_phy)53*4882a593Smuzhiyun static int qcom_ipq806x_sata_phy_init(struct phy *generic_phy)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct qcom_ipq806x_sata_phy *phy = phy_get_drvdata(generic_phy);
56*4882a593Smuzhiyun u32 reg;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* Setting SSC_EN to 1 */
59*4882a593Smuzhiyun reg = readl_relaxed(phy->mmio + SATA_PHY_P0_PARAM3);
60*4882a593Smuzhiyun reg = reg | SATA_PHY_SSC_EN;
61*4882a593Smuzhiyun writel_relaxed(reg, phy->mmio + SATA_PHY_P0_PARAM3);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun reg = readl_relaxed(phy->mmio + SATA_PHY_P0_PARAM0) &
64*4882a593Smuzhiyun ~(SATA_PHY_P0_PARAM0_P0_TX_PREEMPH_GEN3_MASK |
65*4882a593Smuzhiyun SATA_PHY_P0_PARAM0_P0_TX_PREEMPH_GEN2_MASK |
66*4882a593Smuzhiyun SATA_PHY_P0_PARAM0_P0_TX_PREEMPH_GEN1_MASK);
67*4882a593Smuzhiyun reg |= SATA_PHY_P0_PARAM0_P0_TX_PREEMPH_GEN3(0xf);
68*4882a593Smuzhiyun writel_relaxed(reg, phy->mmio + SATA_PHY_P0_PARAM0);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun reg = readl_relaxed(phy->mmio + SATA_PHY_P0_PARAM1) &
71*4882a593Smuzhiyun ~(SATA_PHY_P0_PARAM1_P0_TX_AMPLITUDE_GEN3_MASK |
72*4882a593Smuzhiyun SATA_PHY_P0_PARAM1_P0_TX_AMPLITUDE_GEN2_MASK |
73*4882a593Smuzhiyun SATA_PHY_P0_PARAM1_P0_TX_AMPLITUDE_GEN1_MASK);
74*4882a593Smuzhiyun reg |= SATA_PHY_P0_PARAM1_P0_TX_AMPLITUDE_GEN3(0x55) |
75*4882a593Smuzhiyun SATA_PHY_P0_PARAM1_P0_TX_AMPLITUDE_GEN2(0x55) |
76*4882a593Smuzhiyun SATA_PHY_P0_PARAM1_P0_TX_AMPLITUDE_GEN1(0x55);
77*4882a593Smuzhiyun writel_relaxed(reg, phy->mmio + SATA_PHY_P0_PARAM1);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun reg = readl_relaxed(phy->mmio + SATA_PHY_P0_PARAM2) &
80*4882a593Smuzhiyun ~SATA_PHY_P0_PARAM2_RX_EQ_MASK;
81*4882a593Smuzhiyun reg |= SATA_PHY_P0_PARAM2_RX_EQ(0x3);
82*4882a593Smuzhiyun writel_relaxed(reg, phy->mmio + SATA_PHY_P0_PARAM2);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Setting PHY_RESET to 1 */
85*4882a593Smuzhiyun reg = readl_relaxed(phy->mmio + SATA_PHY_P0_PARAM4);
86*4882a593Smuzhiyun reg = reg | SATA_PHY_RESET;
87*4882a593Smuzhiyun writel_relaxed(reg, phy->mmio + SATA_PHY_P0_PARAM4);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Setting REF_SSP_EN to 1 */
90*4882a593Smuzhiyun reg = readl_relaxed(phy->mmio + SATA_PHY_P0_PARAM4);
91*4882a593Smuzhiyun reg = reg | SATA_PHY_REF_SSP_EN | SATA_PHY_RESET;
92*4882a593Smuzhiyun writel_relaxed(reg, phy->mmio + SATA_PHY_P0_PARAM4);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* make sure all changes complete before we let the PHY out of reset */
95*4882a593Smuzhiyun mb();
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* sleep for max. 50us more to combine processor wakeups */
98*4882a593Smuzhiyun usleep_range(20, 20 + 50);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Clearing PHY_RESET to 0 */
101*4882a593Smuzhiyun reg = readl_relaxed(phy->mmio + SATA_PHY_P0_PARAM4);
102*4882a593Smuzhiyun reg = reg & ~SATA_PHY_RESET;
103*4882a593Smuzhiyun writel_relaxed(reg, phy->mmio + SATA_PHY_P0_PARAM4);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return 0;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
qcom_ipq806x_sata_phy_exit(struct phy * generic_phy)108*4882a593Smuzhiyun static int qcom_ipq806x_sata_phy_exit(struct phy *generic_phy)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct qcom_ipq806x_sata_phy *phy = phy_get_drvdata(generic_phy);
111*4882a593Smuzhiyun u32 reg;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Setting PHY_RESET to 1 */
114*4882a593Smuzhiyun reg = readl_relaxed(phy->mmio + SATA_PHY_P0_PARAM4);
115*4882a593Smuzhiyun reg = reg | SATA_PHY_RESET;
116*4882a593Smuzhiyun writel_relaxed(reg, phy->mmio + SATA_PHY_P0_PARAM4);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static const struct phy_ops qcom_ipq806x_sata_phy_ops = {
122*4882a593Smuzhiyun .init = qcom_ipq806x_sata_phy_init,
123*4882a593Smuzhiyun .exit = qcom_ipq806x_sata_phy_exit,
124*4882a593Smuzhiyun .owner = THIS_MODULE,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
qcom_ipq806x_sata_phy_probe(struct platform_device * pdev)127*4882a593Smuzhiyun static int qcom_ipq806x_sata_phy_probe(struct platform_device *pdev)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct qcom_ipq806x_sata_phy *phy;
130*4882a593Smuzhiyun struct device *dev = &pdev->dev;
131*4882a593Smuzhiyun struct resource *res;
132*4882a593Smuzhiyun struct phy_provider *phy_provider;
133*4882a593Smuzhiyun struct phy *generic_phy;
134*4882a593Smuzhiyun int ret;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
137*4882a593Smuzhiyun if (!phy)
138*4882a593Smuzhiyun return -ENOMEM;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
141*4882a593Smuzhiyun phy->mmio = devm_ioremap_resource(dev, res);
142*4882a593Smuzhiyun if (IS_ERR(phy->mmio))
143*4882a593Smuzhiyun return PTR_ERR(phy->mmio);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun generic_phy = devm_phy_create(dev, NULL, &qcom_ipq806x_sata_phy_ops);
146*4882a593Smuzhiyun if (IS_ERR(generic_phy)) {
147*4882a593Smuzhiyun dev_err(dev, "%s: failed to create phy\n", __func__);
148*4882a593Smuzhiyun return PTR_ERR(generic_phy);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun phy->dev = dev;
152*4882a593Smuzhiyun phy_set_drvdata(generic_phy, phy);
153*4882a593Smuzhiyun platform_set_drvdata(pdev, phy);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun phy->cfg_clk = devm_clk_get(dev, "cfg");
156*4882a593Smuzhiyun if (IS_ERR(phy->cfg_clk)) {
157*4882a593Smuzhiyun dev_err(dev, "Failed to get sata cfg clock\n");
158*4882a593Smuzhiyun return PTR_ERR(phy->cfg_clk);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun ret = clk_prepare_enable(phy->cfg_clk);
162*4882a593Smuzhiyun if (ret)
163*4882a593Smuzhiyun return ret;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
166*4882a593Smuzhiyun if (IS_ERR(phy_provider)) {
167*4882a593Smuzhiyun clk_disable_unprepare(phy->cfg_clk);
168*4882a593Smuzhiyun dev_err(dev, "%s: failed to register phy\n", __func__);
169*4882a593Smuzhiyun return PTR_ERR(phy_provider);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
qcom_ipq806x_sata_phy_remove(struct platform_device * pdev)175*4882a593Smuzhiyun static int qcom_ipq806x_sata_phy_remove(struct platform_device *pdev)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct qcom_ipq806x_sata_phy *phy = platform_get_drvdata(pdev);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun clk_disable_unprepare(phy->cfg_clk);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static const struct of_device_id qcom_ipq806x_sata_phy_of_match[] = {
185*4882a593Smuzhiyun { .compatible = "qcom,ipq806x-sata-phy" },
186*4882a593Smuzhiyun { },
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_ipq806x_sata_phy_of_match);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static struct platform_driver qcom_ipq806x_sata_phy_driver = {
191*4882a593Smuzhiyun .probe = qcom_ipq806x_sata_phy_probe,
192*4882a593Smuzhiyun .remove = qcom_ipq806x_sata_phy_remove,
193*4882a593Smuzhiyun .driver = {
194*4882a593Smuzhiyun .name = "qcom-ipq806x-sata-phy",
195*4882a593Smuzhiyun .of_match_table = qcom_ipq806x_sata_phy_of_match,
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun module_platform_driver(qcom_ipq806x_sata_phy_driver);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM IPQ806x SATA PHY driver");
201*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
202