1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/iopoll.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/time.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/phy/phy.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* PHY registers */
19*4882a593Smuzhiyun #define UNIPHY_PLL_REFCLK_CFG 0x000
20*4882a593Smuzhiyun #define UNIPHY_PLL_PWRGEN_CFG 0x014
21*4882a593Smuzhiyun #define UNIPHY_PLL_GLB_CFG 0x020
22*4882a593Smuzhiyun #define UNIPHY_PLL_SDM_CFG0 0x038
23*4882a593Smuzhiyun #define UNIPHY_PLL_SDM_CFG1 0x03C
24*4882a593Smuzhiyun #define UNIPHY_PLL_SDM_CFG2 0x040
25*4882a593Smuzhiyun #define UNIPHY_PLL_SDM_CFG3 0x044
26*4882a593Smuzhiyun #define UNIPHY_PLL_SDM_CFG4 0x048
27*4882a593Smuzhiyun #define UNIPHY_PLL_SSC_CFG0 0x04C
28*4882a593Smuzhiyun #define UNIPHY_PLL_SSC_CFG1 0x050
29*4882a593Smuzhiyun #define UNIPHY_PLL_SSC_CFG2 0x054
30*4882a593Smuzhiyun #define UNIPHY_PLL_SSC_CFG3 0x058
31*4882a593Smuzhiyun #define UNIPHY_PLL_LKDET_CFG0 0x05C
32*4882a593Smuzhiyun #define UNIPHY_PLL_LKDET_CFG1 0x060
33*4882a593Smuzhiyun #define UNIPHY_PLL_LKDET_CFG2 0x064
34*4882a593Smuzhiyun #define UNIPHY_PLL_CAL_CFG0 0x06C
35*4882a593Smuzhiyun #define UNIPHY_PLL_CAL_CFG8 0x08C
36*4882a593Smuzhiyun #define UNIPHY_PLL_CAL_CFG9 0x090
37*4882a593Smuzhiyun #define UNIPHY_PLL_CAL_CFG10 0x094
38*4882a593Smuzhiyun #define UNIPHY_PLL_CAL_CFG11 0x098
39*4882a593Smuzhiyun #define UNIPHY_PLL_STATUS 0x0C0
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define SATA_PHY_SER_CTRL 0x100
42*4882a593Smuzhiyun #define SATA_PHY_TX_DRIV_CTRL0 0x104
43*4882a593Smuzhiyun #define SATA_PHY_TX_DRIV_CTRL1 0x108
44*4882a593Smuzhiyun #define SATA_PHY_TX_IMCAL0 0x11C
45*4882a593Smuzhiyun #define SATA_PHY_TX_IMCAL2 0x124
46*4882a593Smuzhiyun #define SATA_PHY_RX_IMCAL0 0x128
47*4882a593Smuzhiyun #define SATA_PHY_EQUAL 0x13C
48*4882a593Smuzhiyun #define SATA_PHY_OOB_TERM 0x144
49*4882a593Smuzhiyun #define SATA_PHY_CDR_CTRL0 0x148
50*4882a593Smuzhiyun #define SATA_PHY_CDR_CTRL1 0x14C
51*4882a593Smuzhiyun #define SATA_PHY_CDR_CTRL2 0x150
52*4882a593Smuzhiyun #define SATA_PHY_CDR_CTRL3 0x154
53*4882a593Smuzhiyun #define SATA_PHY_PI_CTRL0 0x168
54*4882a593Smuzhiyun #define SATA_PHY_POW_DWN_CTRL0 0x180
55*4882a593Smuzhiyun #define SATA_PHY_POW_DWN_CTRL1 0x184
56*4882a593Smuzhiyun #define SATA_PHY_TX_DATA_CTRL 0x188
57*4882a593Smuzhiyun #define SATA_PHY_ALIGNP 0x1A4
58*4882a593Smuzhiyun #define SATA_PHY_TX_IMCAL_STAT 0x1E4
59*4882a593Smuzhiyun #define SATA_PHY_RX_IMCAL_STAT 0x1E8
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define UNIPHY_PLL_LOCK BIT(0)
62*4882a593Smuzhiyun #define SATA_PHY_TX_CAL BIT(0)
63*4882a593Smuzhiyun #define SATA_PHY_RX_CAL BIT(0)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* default timeout set to 1 sec */
66*4882a593Smuzhiyun #define TIMEOUT_MS 10000
67*4882a593Smuzhiyun #define DELAY_INTERVAL_US 100
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct qcom_apq8064_sata_phy {
70*4882a593Smuzhiyun void __iomem *mmio;
71*4882a593Smuzhiyun struct clk *cfg_clk;
72*4882a593Smuzhiyun struct device *dev;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Helper function to do poll and timeout */
poll_timeout(void __iomem * addr,u32 mask)76*4882a593Smuzhiyun static int poll_timeout(void __iomem *addr, u32 mask)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun u32 val;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return readl_relaxed_poll_timeout(addr, val, (val & mask),
81*4882a593Smuzhiyun DELAY_INTERVAL_US, TIMEOUT_MS * 1000);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
qcom_apq8064_sata_phy_init(struct phy * generic_phy)84*4882a593Smuzhiyun static int qcom_apq8064_sata_phy_init(struct phy *generic_phy)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct qcom_apq8064_sata_phy *phy = phy_get_drvdata(generic_phy);
87*4882a593Smuzhiyun void __iomem *base = phy->mmio;
88*4882a593Smuzhiyun int ret = 0;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* SATA phy initialization */
91*4882a593Smuzhiyun writel_relaxed(0x01, base + SATA_PHY_SER_CTRL);
92*4882a593Smuzhiyun writel_relaxed(0xB1, base + SATA_PHY_POW_DWN_CTRL0);
93*4882a593Smuzhiyun /* Make sure the power down happens before power up */
94*4882a593Smuzhiyun mb();
95*4882a593Smuzhiyun usleep_range(10, 60);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun writel_relaxed(0x01, base + SATA_PHY_POW_DWN_CTRL0);
98*4882a593Smuzhiyun writel_relaxed(0x3E, base + SATA_PHY_POW_DWN_CTRL1);
99*4882a593Smuzhiyun writel_relaxed(0x01, base + SATA_PHY_RX_IMCAL0);
100*4882a593Smuzhiyun writel_relaxed(0x01, base + SATA_PHY_TX_IMCAL0);
101*4882a593Smuzhiyun writel_relaxed(0x02, base + SATA_PHY_TX_IMCAL2);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Write UNIPHYPLL registers to configure PLL */
104*4882a593Smuzhiyun writel_relaxed(0x04, base + UNIPHY_PLL_REFCLK_CFG);
105*4882a593Smuzhiyun writel_relaxed(0x00, base + UNIPHY_PLL_PWRGEN_CFG);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun writel_relaxed(0x0A, base + UNIPHY_PLL_CAL_CFG0);
108*4882a593Smuzhiyun writel_relaxed(0xF3, base + UNIPHY_PLL_CAL_CFG8);
109*4882a593Smuzhiyun writel_relaxed(0x01, base + UNIPHY_PLL_CAL_CFG9);
110*4882a593Smuzhiyun writel_relaxed(0xED, base + UNIPHY_PLL_CAL_CFG10);
111*4882a593Smuzhiyun writel_relaxed(0x02, base + UNIPHY_PLL_CAL_CFG11);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun writel_relaxed(0x36, base + UNIPHY_PLL_SDM_CFG0);
114*4882a593Smuzhiyun writel_relaxed(0x0D, base + UNIPHY_PLL_SDM_CFG1);
115*4882a593Smuzhiyun writel_relaxed(0xA3, base + UNIPHY_PLL_SDM_CFG2);
116*4882a593Smuzhiyun writel_relaxed(0xF0, base + UNIPHY_PLL_SDM_CFG3);
117*4882a593Smuzhiyun writel_relaxed(0x00, base + UNIPHY_PLL_SDM_CFG4);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun writel_relaxed(0x19, base + UNIPHY_PLL_SSC_CFG0);
120*4882a593Smuzhiyun writel_relaxed(0xE1, base + UNIPHY_PLL_SSC_CFG1);
121*4882a593Smuzhiyun writel_relaxed(0x00, base + UNIPHY_PLL_SSC_CFG2);
122*4882a593Smuzhiyun writel_relaxed(0x11, base + UNIPHY_PLL_SSC_CFG3);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun writel_relaxed(0x04, base + UNIPHY_PLL_LKDET_CFG0);
125*4882a593Smuzhiyun writel_relaxed(0xFF, base + UNIPHY_PLL_LKDET_CFG1);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun writel_relaxed(0x02, base + UNIPHY_PLL_GLB_CFG);
128*4882a593Smuzhiyun /* make sure global config LDO power down happens before power up */
129*4882a593Smuzhiyun mb();
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun writel_relaxed(0x03, base + UNIPHY_PLL_GLB_CFG);
132*4882a593Smuzhiyun writel_relaxed(0x05, base + UNIPHY_PLL_LKDET_CFG2);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* PLL Lock wait */
135*4882a593Smuzhiyun ret = poll_timeout(base + UNIPHY_PLL_STATUS, UNIPHY_PLL_LOCK);
136*4882a593Smuzhiyun if (ret) {
137*4882a593Smuzhiyun dev_err(phy->dev, "poll timeout UNIPHY_PLL_STATUS\n");
138*4882a593Smuzhiyun return ret;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* TX Calibration */
142*4882a593Smuzhiyun ret = poll_timeout(base + SATA_PHY_TX_IMCAL_STAT, SATA_PHY_TX_CAL);
143*4882a593Smuzhiyun if (ret) {
144*4882a593Smuzhiyun dev_err(phy->dev, "poll timeout SATA_PHY_TX_IMCAL_STAT\n");
145*4882a593Smuzhiyun return ret;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* RX Calibration */
149*4882a593Smuzhiyun ret = poll_timeout(base + SATA_PHY_RX_IMCAL_STAT, SATA_PHY_RX_CAL);
150*4882a593Smuzhiyun if (ret) {
151*4882a593Smuzhiyun dev_err(phy->dev, "poll timeout SATA_PHY_RX_IMCAL_STAT\n");
152*4882a593Smuzhiyun return ret;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* SATA phy calibrated succesfully, power up to functional mode */
156*4882a593Smuzhiyun writel_relaxed(0x3E, base + SATA_PHY_POW_DWN_CTRL1);
157*4882a593Smuzhiyun writel_relaxed(0x01, base + SATA_PHY_RX_IMCAL0);
158*4882a593Smuzhiyun writel_relaxed(0x01, base + SATA_PHY_TX_IMCAL0);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun writel_relaxed(0x00, base + SATA_PHY_POW_DWN_CTRL1);
161*4882a593Smuzhiyun writel_relaxed(0x59, base + SATA_PHY_CDR_CTRL0);
162*4882a593Smuzhiyun writel_relaxed(0x04, base + SATA_PHY_CDR_CTRL1);
163*4882a593Smuzhiyun writel_relaxed(0x00, base + SATA_PHY_CDR_CTRL2);
164*4882a593Smuzhiyun writel_relaxed(0x00, base + SATA_PHY_PI_CTRL0);
165*4882a593Smuzhiyun writel_relaxed(0x00, base + SATA_PHY_CDR_CTRL3);
166*4882a593Smuzhiyun writel_relaxed(0x01, base + SATA_PHY_POW_DWN_CTRL0);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun writel_relaxed(0x11, base + SATA_PHY_TX_DATA_CTRL);
169*4882a593Smuzhiyun writel_relaxed(0x43, base + SATA_PHY_ALIGNP);
170*4882a593Smuzhiyun writel_relaxed(0x04, base + SATA_PHY_OOB_TERM);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun writel_relaxed(0x01, base + SATA_PHY_EQUAL);
173*4882a593Smuzhiyun writel_relaxed(0x09, base + SATA_PHY_TX_DRIV_CTRL0);
174*4882a593Smuzhiyun writel_relaxed(0x09, base + SATA_PHY_TX_DRIV_CTRL1);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
qcom_apq8064_sata_phy_exit(struct phy * generic_phy)179*4882a593Smuzhiyun static int qcom_apq8064_sata_phy_exit(struct phy *generic_phy)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct qcom_apq8064_sata_phy *phy = phy_get_drvdata(generic_phy);
182*4882a593Smuzhiyun void __iomem *base = phy->mmio;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Power down PHY */
185*4882a593Smuzhiyun writel_relaxed(0xF8, base + SATA_PHY_POW_DWN_CTRL0);
186*4882a593Smuzhiyun writel_relaxed(0xFE, base + SATA_PHY_POW_DWN_CTRL1);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Power down PLL block */
189*4882a593Smuzhiyun writel_relaxed(0x00, base + UNIPHY_PLL_GLB_CFG);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static const struct phy_ops qcom_apq8064_sata_phy_ops = {
195*4882a593Smuzhiyun .init = qcom_apq8064_sata_phy_init,
196*4882a593Smuzhiyun .exit = qcom_apq8064_sata_phy_exit,
197*4882a593Smuzhiyun .owner = THIS_MODULE,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
qcom_apq8064_sata_phy_probe(struct platform_device * pdev)200*4882a593Smuzhiyun static int qcom_apq8064_sata_phy_probe(struct platform_device *pdev)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct qcom_apq8064_sata_phy *phy;
203*4882a593Smuzhiyun struct device *dev = &pdev->dev;
204*4882a593Smuzhiyun struct resource *res;
205*4882a593Smuzhiyun struct phy_provider *phy_provider;
206*4882a593Smuzhiyun struct phy *generic_phy;
207*4882a593Smuzhiyun int ret;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
210*4882a593Smuzhiyun if (!phy)
211*4882a593Smuzhiyun return -ENOMEM;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
214*4882a593Smuzhiyun phy->mmio = devm_ioremap_resource(dev, res);
215*4882a593Smuzhiyun if (IS_ERR(phy->mmio))
216*4882a593Smuzhiyun return PTR_ERR(phy->mmio);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun generic_phy = devm_phy_create(dev, NULL, &qcom_apq8064_sata_phy_ops);
219*4882a593Smuzhiyun if (IS_ERR(generic_phy)) {
220*4882a593Smuzhiyun dev_err(dev, "%s: failed to create phy\n", __func__);
221*4882a593Smuzhiyun return PTR_ERR(generic_phy);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun phy->dev = dev;
225*4882a593Smuzhiyun phy_set_drvdata(generic_phy, phy);
226*4882a593Smuzhiyun platform_set_drvdata(pdev, phy);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun phy->cfg_clk = devm_clk_get(dev, "cfg");
229*4882a593Smuzhiyun if (IS_ERR(phy->cfg_clk)) {
230*4882a593Smuzhiyun dev_err(dev, "Failed to get sata cfg clock\n");
231*4882a593Smuzhiyun return PTR_ERR(phy->cfg_clk);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun ret = clk_prepare_enable(phy->cfg_clk);
235*4882a593Smuzhiyun if (ret)
236*4882a593Smuzhiyun return ret;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
239*4882a593Smuzhiyun if (IS_ERR(phy_provider)) {
240*4882a593Smuzhiyun clk_disable_unprepare(phy->cfg_clk);
241*4882a593Smuzhiyun dev_err(dev, "%s: failed to register phy\n", __func__);
242*4882a593Smuzhiyun return PTR_ERR(phy_provider);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
qcom_apq8064_sata_phy_remove(struct platform_device * pdev)248*4882a593Smuzhiyun static int qcom_apq8064_sata_phy_remove(struct platform_device *pdev)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct qcom_apq8064_sata_phy *phy = platform_get_drvdata(pdev);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun clk_disable_unprepare(phy->cfg_clk);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static const struct of_device_id qcom_apq8064_sata_phy_of_match[] = {
258*4882a593Smuzhiyun { .compatible = "qcom,apq8064-sata-phy" },
259*4882a593Smuzhiyun { },
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_apq8064_sata_phy_of_match);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static struct platform_driver qcom_apq8064_sata_phy_driver = {
264*4882a593Smuzhiyun .probe = qcom_apq8064_sata_phy_probe,
265*4882a593Smuzhiyun .remove = qcom_apq8064_sata_phy_remove,
266*4882a593Smuzhiyun .driver = {
267*4882a593Smuzhiyun .name = "qcom-apq8064-sata-phy",
268*4882a593Smuzhiyun .of_match_table = qcom_apq8064_sata_phy_of_match,
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun module_platform_driver(qcom_apq8064_sata_phy_driver);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM apq8064 SATA PHY driver");
274*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
275