xref: /OK3568_Linux_fs/kernel/drivers/phy/phy-pistachio-usb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * IMG Pistachio USB PHY driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015 Google, Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/phy/phy.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <dt-bindings/phy/phy-pistachio-usb.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define USB_PHY_CONTROL1				0x04
22*4882a593Smuzhiyun #define USB_PHY_CONTROL1_FSEL_SHIFT			2
23*4882a593Smuzhiyun #define USB_PHY_CONTROL1_FSEL_MASK			0x7
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define USB_PHY_STRAP_CONTROL				0x10
26*4882a593Smuzhiyun #define USB_PHY_STRAP_CONTROL_REFCLK_SHIFT		4
27*4882a593Smuzhiyun #define USB_PHY_STRAP_CONTROL_REFCLK_MASK		0x3
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define USB_PHY_STATUS					0x14
30*4882a593Smuzhiyun #define USB_PHY_STATUS_RX_PHY_CLK			BIT(9)
31*4882a593Smuzhiyun #define USB_PHY_STATUS_RX_UTMI_CLK			BIT(8)
32*4882a593Smuzhiyun #define USB_PHY_STATUS_VBUS_FAULT			BIT(7)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct pistachio_usb_phy {
35*4882a593Smuzhiyun 	struct device *dev;
36*4882a593Smuzhiyun 	struct regmap *cr_top;
37*4882a593Smuzhiyun 	struct clk *phy_clk;
38*4882a593Smuzhiyun 	unsigned int refclk;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const unsigned long fsel_rate_map[] = {
42*4882a593Smuzhiyun 	9600000,
43*4882a593Smuzhiyun 	10000000,
44*4882a593Smuzhiyun 	12000000,
45*4882a593Smuzhiyun 	19200000,
46*4882a593Smuzhiyun 	20000000,
47*4882a593Smuzhiyun 	24000000,
48*4882a593Smuzhiyun 	0,
49*4882a593Smuzhiyun 	50000000,
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
pistachio_usb_phy_power_on(struct phy * phy)52*4882a593Smuzhiyun static int pistachio_usb_phy_power_on(struct phy *phy)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct pistachio_usb_phy *p_phy = phy_get_drvdata(phy);
55*4882a593Smuzhiyun 	unsigned long timeout, rate;
56*4882a593Smuzhiyun 	unsigned int i;
57*4882a593Smuzhiyun 	int ret;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	ret = clk_prepare_enable(p_phy->phy_clk);
60*4882a593Smuzhiyun 	if (ret < 0) {
61*4882a593Smuzhiyun 		dev_err(p_phy->dev, "Failed to enable PHY clock: %d\n", ret);
62*4882a593Smuzhiyun 		return ret;
63*4882a593Smuzhiyun 	}
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	regmap_update_bits(p_phy->cr_top, USB_PHY_STRAP_CONTROL,
66*4882a593Smuzhiyun 			   USB_PHY_STRAP_CONTROL_REFCLK_MASK <<
67*4882a593Smuzhiyun 			   USB_PHY_STRAP_CONTROL_REFCLK_SHIFT,
68*4882a593Smuzhiyun 			   p_phy->refclk << USB_PHY_STRAP_CONTROL_REFCLK_SHIFT);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	rate = clk_get_rate(p_phy->phy_clk);
71*4882a593Smuzhiyun 	if (p_phy->refclk == REFCLK_XO_CRYSTAL && rate != 12000000) {
72*4882a593Smuzhiyun 		dev_err(p_phy->dev, "Unsupported rate for XO crystal: %ld\n",
73*4882a593Smuzhiyun 			rate);
74*4882a593Smuzhiyun 		ret = -EINVAL;
75*4882a593Smuzhiyun 		goto disable_clk;
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fsel_rate_map); i++) {
79*4882a593Smuzhiyun 		if (rate == fsel_rate_map[i])
80*4882a593Smuzhiyun 			break;
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(fsel_rate_map)) {
83*4882a593Smuzhiyun 		dev_err(p_phy->dev, "Unsupported clock rate: %lu\n", rate);
84*4882a593Smuzhiyun 		ret = -EINVAL;
85*4882a593Smuzhiyun 		goto disable_clk;
86*4882a593Smuzhiyun 	}
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	regmap_update_bits(p_phy->cr_top, USB_PHY_CONTROL1,
89*4882a593Smuzhiyun 			   USB_PHY_CONTROL1_FSEL_MASK <<
90*4882a593Smuzhiyun 			   USB_PHY_CONTROL1_FSEL_SHIFT,
91*4882a593Smuzhiyun 			   i << USB_PHY_CONTROL1_FSEL_SHIFT);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(200);
94*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
95*4882a593Smuzhiyun 		unsigned int val;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 		regmap_read(p_phy->cr_top, USB_PHY_STATUS, &val);
98*4882a593Smuzhiyun 		if (val & USB_PHY_STATUS_VBUS_FAULT) {
99*4882a593Smuzhiyun 			dev_err(p_phy->dev, "VBUS fault detected\n");
100*4882a593Smuzhiyun 			ret = -EIO;
101*4882a593Smuzhiyun 			goto disable_clk;
102*4882a593Smuzhiyun 		}
103*4882a593Smuzhiyun 		if ((val & USB_PHY_STATUS_RX_PHY_CLK) &&
104*4882a593Smuzhiyun 		    (val & USB_PHY_STATUS_RX_UTMI_CLK))
105*4882a593Smuzhiyun 			return 0;
106*4882a593Smuzhiyun 		usleep_range(1000, 1500);
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	dev_err(p_phy->dev, "Timed out waiting for PHY to power on\n");
110*4882a593Smuzhiyun 	ret = -ETIMEDOUT;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun disable_clk:
113*4882a593Smuzhiyun 	clk_disable_unprepare(p_phy->phy_clk);
114*4882a593Smuzhiyun 	return ret;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
pistachio_usb_phy_power_off(struct phy * phy)117*4882a593Smuzhiyun static int pistachio_usb_phy_power_off(struct phy *phy)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct pistachio_usb_phy *p_phy = phy_get_drvdata(phy);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	clk_disable_unprepare(p_phy->phy_clk);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static const struct phy_ops pistachio_usb_phy_ops = {
127*4882a593Smuzhiyun 	.power_on = pistachio_usb_phy_power_on,
128*4882a593Smuzhiyun 	.power_off = pistachio_usb_phy_power_off,
129*4882a593Smuzhiyun 	.owner = THIS_MODULE,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
pistachio_usb_phy_probe(struct platform_device * pdev)132*4882a593Smuzhiyun static int pistachio_usb_phy_probe(struct platform_device *pdev)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	struct pistachio_usb_phy *p_phy;
135*4882a593Smuzhiyun 	struct phy_provider *provider;
136*4882a593Smuzhiyun 	struct phy *phy;
137*4882a593Smuzhiyun 	int ret;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	p_phy = devm_kzalloc(&pdev->dev, sizeof(*p_phy), GFP_KERNEL);
140*4882a593Smuzhiyun 	if (!p_phy)
141*4882a593Smuzhiyun 		return -ENOMEM;
142*4882a593Smuzhiyun 	p_phy->dev = &pdev->dev;
143*4882a593Smuzhiyun 	platform_set_drvdata(pdev, p_phy);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	p_phy->cr_top = syscon_regmap_lookup_by_phandle(p_phy->dev->of_node,
146*4882a593Smuzhiyun 							"img,cr-top");
147*4882a593Smuzhiyun 	if (IS_ERR(p_phy->cr_top)) {
148*4882a593Smuzhiyun 		dev_err(p_phy->dev, "Failed to get CR_TOP registers: %ld\n",
149*4882a593Smuzhiyun 			PTR_ERR(p_phy->cr_top));
150*4882a593Smuzhiyun 		return PTR_ERR(p_phy->cr_top);
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	p_phy->phy_clk = devm_clk_get(p_phy->dev, "usb_phy");
154*4882a593Smuzhiyun 	if (IS_ERR(p_phy->phy_clk)) {
155*4882a593Smuzhiyun 		dev_err(p_phy->dev, "Failed to get usb_phy clock: %ld\n",
156*4882a593Smuzhiyun 			PTR_ERR(p_phy->phy_clk));
157*4882a593Smuzhiyun 		return PTR_ERR(p_phy->phy_clk);
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	ret = of_property_read_u32(p_phy->dev->of_node, "img,refclk",
161*4882a593Smuzhiyun 				   &p_phy->refclk);
162*4882a593Smuzhiyun 	if (ret < 0) {
163*4882a593Smuzhiyun 		dev_err(p_phy->dev, "No reference clock selector specified\n");
164*4882a593Smuzhiyun 		return ret;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	phy = devm_phy_create(p_phy->dev, NULL, &pistachio_usb_phy_ops);
168*4882a593Smuzhiyun 	if (IS_ERR(phy)) {
169*4882a593Smuzhiyun 		dev_err(p_phy->dev, "Failed to create PHY: %ld\n",
170*4882a593Smuzhiyun 			PTR_ERR(phy));
171*4882a593Smuzhiyun 		return PTR_ERR(phy);
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 	phy_set_drvdata(phy, p_phy);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	provider = devm_of_phy_provider_register(p_phy->dev,
176*4882a593Smuzhiyun 						 of_phy_simple_xlate);
177*4882a593Smuzhiyun 	if (IS_ERR(provider)) {
178*4882a593Smuzhiyun 		dev_err(p_phy->dev, "Failed to register PHY provider: %ld\n",
179*4882a593Smuzhiyun 			PTR_ERR(provider));
180*4882a593Smuzhiyun 		return PTR_ERR(provider);
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static const struct of_device_id pistachio_usb_phy_of_match[] = {
187*4882a593Smuzhiyun 	{ .compatible = "img,pistachio-usb-phy", },
188*4882a593Smuzhiyun 	{ },
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pistachio_usb_phy_of_match);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static struct platform_driver pistachio_usb_phy_driver = {
193*4882a593Smuzhiyun 	.probe		= pistachio_usb_phy_probe,
194*4882a593Smuzhiyun 	.driver		= {
195*4882a593Smuzhiyun 		.name	= "pistachio-usb-phy",
196*4882a593Smuzhiyun 		.of_match_table = pistachio_usb_phy_of_match,
197*4882a593Smuzhiyun 	},
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun module_platform_driver(pistachio_usb_phy_driver);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun MODULE_AUTHOR("Andrew Bresticker <abrestic@chromium.org>");
202*4882a593Smuzhiyun MODULE_DESCRIPTION("IMG Pistachio USB2.0 PHY driver");
203*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
204