1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2013 NVIDIA Corporation
4*4882a593Smuzhiyun * Copyright (C) 2018 Cadence Design Systems Inc.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/errno.h>
8*4882a593Smuzhiyun #include <linux/export.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/time64.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/phy/phy.h>
13*4882a593Smuzhiyun #include <linux/phy/phy-mipi-dphy.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define PSEC_PER_SEC 1000000000000LL
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun * Minimum D-PHY timings based on MIPI D-PHY specification. Derived
19*4882a593Smuzhiyun * from the valid ranges specified in Section 6.9, Table 14, Page 41
20*4882a593Smuzhiyun * of the D-PHY specification (v2.1).
21*4882a593Smuzhiyun */
phy_mipi_dphy_get_default_config(unsigned long pixel_clock,unsigned int bpp,unsigned int lanes,struct phy_configure_opts_mipi_dphy * cfg)22*4882a593Smuzhiyun int phy_mipi_dphy_get_default_config(unsigned long pixel_clock,
23*4882a593Smuzhiyun unsigned int bpp,
24*4882a593Smuzhiyun unsigned int lanes,
25*4882a593Smuzhiyun struct phy_configure_opts_mipi_dphy *cfg)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun unsigned long long hs_clk_rate;
28*4882a593Smuzhiyun unsigned long long ui;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun if (!cfg)
31*4882a593Smuzhiyun return -EINVAL;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun hs_clk_rate = pixel_clock * bpp;
34*4882a593Smuzhiyun do_div(hs_clk_rate, lanes);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun ui = ALIGN(PSEC_PER_SEC, hs_clk_rate);
37*4882a593Smuzhiyun do_div(ui, hs_clk_rate);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun cfg->clk_miss = 0;
40*4882a593Smuzhiyun cfg->clk_post = 60000 + 52 * ui;
41*4882a593Smuzhiyun cfg->clk_pre = 8000;
42*4882a593Smuzhiyun cfg->clk_prepare = 38000;
43*4882a593Smuzhiyun cfg->clk_settle = 95000;
44*4882a593Smuzhiyun cfg->clk_term_en = 0;
45*4882a593Smuzhiyun cfg->clk_trail = 60000;
46*4882a593Smuzhiyun cfg->clk_zero = 262000;
47*4882a593Smuzhiyun cfg->d_term_en = 0;
48*4882a593Smuzhiyun cfg->eot = 0;
49*4882a593Smuzhiyun cfg->hs_exit = 100000;
50*4882a593Smuzhiyun cfg->hs_prepare = 40000 + 4 * ui;
51*4882a593Smuzhiyun cfg->hs_zero = 105000 + 6 * ui;
52*4882a593Smuzhiyun cfg->hs_settle = 85000 + 6 * ui;
53*4882a593Smuzhiyun cfg->hs_skip = 40000;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * The MIPI D-PHY specification (Section 6.9, v1.2, Table 14, Page 40)
57*4882a593Smuzhiyun * contains this formula as:
58*4882a593Smuzhiyun *
59*4882a593Smuzhiyun * T_HS-TRAIL = max(n * 8 * ui, 60 + n * 4 * ui)
60*4882a593Smuzhiyun *
61*4882a593Smuzhiyun * where n = 1 for forward-direction HS mode and n = 4 for reverse-
62*4882a593Smuzhiyun * direction HS mode. There's only one setting and this function does
63*4882a593Smuzhiyun * not parameterize on anything other that ui, so this code will
64*4882a593Smuzhiyun * assumes that reverse-direction HS mode is supported and uses n = 4.
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun cfg->hs_trail = max(4 * 8 * ui, 60000 + 4 * 4 * ui);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun cfg->init = 100;
69*4882a593Smuzhiyun cfg->lpx = 50000;
70*4882a593Smuzhiyun cfg->ta_get = 5 * cfg->lpx;
71*4882a593Smuzhiyun cfg->ta_go = 4 * cfg->lpx;
72*4882a593Smuzhiyun cfg->ta_sure = cfg->lpx;
73*4882a593Smuzhiyun cfg->wakeup = 1000;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun cfg->hs_clk_rate = hs_clk_rate;
76*4882a593Smuzhiyun cfg->lanes = lanes;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun return 0;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun EXPORT_SYMBOL(phy_mipi_dphy_get_default_config);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun * Validate D-PHY configuration according to MIPI D-PHY specification
84*4882a593Smuzhiyun * (v1.2, Section Section 6.9 "Global Operation Timing Parameters").
85*4882a593Smuzhiyun */
phy_mipi_dphy_config_validate(struct phy_configure_opts_mipi_dphy * cfg)86*4882a593Smuzhiyun int phy_mipi_dphy_config_validate(struct phy_configure_opts_mipi_dphy *cfg)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun unsigned long long ui;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (!cfg)
91*4882a593Smuzhiyun return -EINVAL;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun ui = ALIGN(PSEC_PER_SEC, cfg->hs_clk_rate);
94*4882a593Smuzhiyun do_div(ui, cfg->hs_clk_rate);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (cfg->clk_miss > 60000)
97*4882a593Smuzhiyun return -EINVAL;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun if (cfg->clk_post < (60000 + 52 * ui))
100*4882a593Smuzhiyun return -EINVAL;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (cfg->clk_pre < 8000)
103*4882a593Smuzhiyun return -EINVAL;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (cfg->clk_prepare < 38000 || cfg->clk_prepare > 95000)
106*4882a593Smuzhiyun return -EINVAL;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (cfg->clk_settle < 95000 || cfg->clk_settle > 300000)
109*4882a593Smuzhiyun return -EINVAL;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (cfg->clk_term_en > 38000)
112*4882a593Smuzhiyun return -EINVAL;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (cfg->clk_trail < 60000)
115*4882a593Smuzhiyun return -EINVAL;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if ((cfg->clk_prepare + cfg->clk_zero) < 300000)
118*4882a593Smuzhiyun return -EINVAL;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if (cfg->d_term_en > (35000 + 4 * ui))
121*4882a593Smuzhiyun return -EINVAL;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (cfg->eot > (105000 + 12 * ui))
124*4882a593Smuzhiyun return -EINVAL;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (cfg->hs_exit < 100000)
127*4882a593Smuzhiyun return -EINVAL;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (cfg->hs_prepare < (40000 + 4 * ui) ||
130*4882a593Smuzhiyun cfg->hs_prepare > (85000 + 6 * ui))
131*4882a593Smuzhiyun return -EINVAL;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if ((cfg->hs_prepare + cfg->hs_zero) < (145000 + 10 * ui))
134*4882a593Smuzhiyun return -EINVAL;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if ((cfg->hs_settle < (85000 + 6 * ui)) ||
137*4882a593Smuzhiyun (cfg->hs_settle > (145000 + 10 * ui)))
138*4882a593Smuzhiyun return -EINVAL;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (cfg->hs_skip < 40000 || cfg->hs_skip > (55000 + 4 * ui))
141*4882a593Smuzhiyun return -EINVAL;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (cfg->hs_trail < max(8 * ui, 60000 + 4 * ui))
144*4882a593Smuzhiyun return -EINVAL;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (cfg->init < 100)
147*4882a593Smuzhiyun return -EINVAL;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (cfg->lpx < 50000)
150*4882a593Smuzhiyun return -EINVAL;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (cfg->ta_get != (5 * cfg->lpx))
153*4882a593Smuzhiyun return -EINVAL;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (cfg->ta_go != (4 * cfg->lpx))
156*4882a593Smuzhiyun return -EINVAL;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if (cfg->ta_sure < cfg->lpx || cfg->ta_sure > (2 * cfg->lpx))
159*4882a593Smuzhiyun return -EINVAL;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (cfg->wakeup < 1000)
162*4882a593Smuzhiyun return -EINVAL;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun EXPORT_SYMBOL(phy_mipi_dphy_config_validate);
167