xref: /OK3568_Linux_fs/kernel/drivers/phy/mediatek/phy-mtk-xsphy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * MediaTek USB3.1 gen2 xsphy Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2018 MediaTek Inc.
6*4882a593Smuzhiyun  * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <dt-bindings/phy/phy.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/iopoll.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/phy/phy.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* u2 phy banks */
21*4882a593Smuzhiyun #define SSUSB_SIFSLV_MISC		0x000
22*4882a593Smuzhiyun #define SSUSB_SIFSLV_U2FREQ		0x100
23*4882a593Smuzhiyun #define SSUSB_SIFSLV_U2PHY_COM	0x300
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* u3 phy shared banks */
26*4882a593Smuzhiyun #define SSPXTP_SIFSLV_DIG_GLB		0x000
27*4882a593Smuzhiyun #define SSPXTP_SIFSLV_PHYA_GLB		0x100
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* u3 phy banks */
30*4882a593Smuzhiyun #define SSPXTP_SIFSLV_DIG_LN_TOP	0x000
31*4882a593Smuzhiyun #define SSPXTP_SIFSLV_DIG_LN_TX0	0x100
32*4882a593Smuzhiyun #define SSPXTP_SIFSLV_DIG_LN_RX0	0x200
33*4882a593Smuzhiyun #define SSPXTP_SIFSLV_DIG_LN_DAIF	0x300
34*4882a593Smuzhiyun #define SSPXTP_SIFSLV_PHYA_LN		0x400
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define XSP_U2FREQ_FMCR0	((SSUSB_SIFSLV_U2FREQ) + 0x00)
37*4882a593Smuzhiyun #define P2F_RG_FREQDET_EN	BIT(24)
38*4882a593Smuzhiyun #define P2F_RG_CYCLECNT		GENMASK(23, 0)
39*4882a593Smuzhiyun #define P2F_RG_CYCLECNT_VAL(x)	((P2F_RG_CYCLECNT) & (x))
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define XSP_U2FREQ_MMONR0  ((SSUSB_SIFSLV_U2FREQ) + 0x0c)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define XSP_U2FREQ_FMMONR1	((SSUSB_SIFSLV_U2FREQ) + 0x10)
44*4882a593Smuzhiyun #define P2F_RG_FRCK_EN		BIT(8)
45*4882a593Smuzhiyun #define P2F_USB_FM_VALID	BIT(0)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define XSP_USBPHYACR0	((SSUSB_SIFSLV_U2PHY_COM) + 0x00)
48*4882a593Smuzhiyun #define P2A0_RG_INTR_EN	BIT(5)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define XSP_USBPHYACR1		((SSUSB_SIFSLV_U2PHY_COM) + 0x04)
51*4882a593Smuzhiyun #define P2A1_RG_INTR_CAL		GENMASK(23, 19)
52*4882a593Smuzhiyun #define P2A1_RG_INTR_CAL_VAL(x)	((0x1f & (x)) << 19)
53*4882a593Smuzhiyun #define P2A1_RG_VRT_SEL			GENMASK(14, 12)
54*4882a593Smuzhiyun #define P2A1_RG_VRT_SEL_VAL(x)	((0x7 & (x)) << 12)
55*4882a593Smuzhiyun #define P2A1_RG_TERM_SEL		GENMASK(10, 8)
56*4882a593Smuzhiyun #define P2A1_RG_TERM_SEL_VAL(x)	((0x7 & (x)) << 8)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define XSP_USBPHYACR5		((SSUSB_SIFSLV_U2PHY_COM) + 0x014)
59*4882a593Smuzhiyun #define P2A5_RG_HSTX_SRCAL_EN	BIT(15)
60*4882a593Smuzhiyun #define P2A5_RG_HSTX_SRCTRL		GENMASK(14, 12)
61*4882a593Smuzhiyun #define P2A5_RG_HSTX_SRCTRL_VAL(x)	((0x7 & (x)) << 12)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define XSP_USBPHYACR6		((SSUSB_SIFSLV_U2PHY_COM) + 0x018)
64*4882a593Smuzhiyun #define P2A6_RG_BC11_SW_EN	BIT(23)
65*4882a593Smuzhiyun #define P2A6_RG_OTG_VBUSCMP_EN	BIT(20)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define XSP_U2PHYDTM1		((SSUSB_SIFSLV_U2PHY_COM) + 0x06C)
68*4882a593Smuzhiyun #define P2D_FORCE_IDDIG		BIT(9)
69*4882a593Smuzhiyun #define P2D_RG_VBUSVALID	BIT(5)
70*4882a593Smuzhiyun #define P2D_RG_SESSEND		BIT(4)
71*4882a593Smuzhiyun #define P2D_RG_AVALID		BIT(2)
72*4882a593Smuzhiyun #define P2D_RG_IDDIG		BIT(1)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define SSPXTP_PHYA_GLB_00		((SSPXTP_SIFSLV_PHYA_GLB) + 0x00)
75*4882a593Smuzhiyun #define RG_XTP_GLB_BIAS_INTR_CTRL		GENMASK(21, 16)
76*4882a593Smuzhiyun #define RG_XTP_GLB_BIAS_INTR_CTRL_VAL(x)	((0x3f & (x)) << 16)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define SSPXTP_PHYA_LN_04	((SSPXTP_SIFSLV_PHYA_LN) + 0x04)
79*4882a593Smuzhiyun #define RG_XTP_LN0_TX_IMPSEL		GENMASK(4, 0)
80*4882a593Smuzhiyun #define RG_XTP_LN0_TX_IMPSEL_VAL(x)	(0x1f & (x))
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define SSPXTP_PHYA_LN_14	((SSPXTP_SIFSLV_PHYA_LN) + 0x014)
83*4882a593Smuzhiyun #define RG_XTP_LN0_RX_IMPSEL		GENMASK(4, 0)
84*4882a593Smuzhiyun #define RG_XTP_LN0_RX_IMPSEL_VAL(x)	(0x1f & (x))
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define XSP_REF_CLK		26	/* MHZ */
87*4882a593Smuzhiyun #define XSP_SLEW_RATE_COEF	17
88*4882a593Smuzhiyun #define XSP_SR_COEF_DIVISOR	1000
89*4882a593Smuzhiyun #define XSP_FM_DET_CYCLE_CNT	1024
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun struct xsphy_instance {
92*4882a593Smuzhiyun 	struct phy *phy;
93*4882a593Smuzhiyun 	void __iomem *port_base;
94*4882a593Smuzhiyun 	struct clk *ref_clk;	/* reference clock of anolog phy */
95*4882a593Smuzhiyun 	u32 index;
96*4882a593Smuzhiyun 	u32 type;
97*4882a593Smuzhiyun 	/* only for HQA test */
98*4882a593Smuzhiyun 	int efuse_intr;
99*4882a593Smuzhiyun 	int efuse_tx_imp;
100*4882a593Smuzhiyun 	int efuse_rx_imp;
101*4882a593Smuzhiyun 	/* u2 eye diagram */
102*4882a593Smuzhiyun 	int eye_src;
103*4882a593Smuzhiyun 	int eye_vrt;
104*4882a593Smuzhiyun 	int eye_term;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun struct mtk_xsphy {
108*4882a593Smuzhiyun 	struct device *dev;
109*4882a593Smuzhiyun 	void __iomem *glb_base;	/* only shared u3 sif */
110*4882a593Smuzhiyun 	struct xsphy_instance **phys;
111*4882a593Smuzhiyun 	int nphys;
112*4882a593Smuzhiyun 	int src_ref_clk; /* MHZ, reference clock for slew rate calibrate */
113*4882a593Smuzhiyun 	int src_coef;    /* coefficient for slew rate calibrate */
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
u2_phy_slew_rate_calibrate(struct mtk_xsphy * xsphy,struct xsphy_instance * inst)116*4882a593Smuzhiyun static void u2_phy_slew_rate_calibrate(struct mtk_xsphy *xsphy,
117*4882a593Smuzhiyun 					struct xsphy_instance *inst)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	void __iomem *pbase = inst->port_base;
120*4882a593Smuzhiyun 	int calib_val;
121*4882a593Smuzhiyun 	int fm_out;
122*4882a593Smuzhiyun 	u32 tmp;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* use force value */
125*4882a593Smuzhiyun 	if (inst->eye_src)
126*4882a593Smuzhiyun 		return;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* enable USB ring oscillator */
129*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_USBPHYACR5);
130*4882a593Smuzhiyun 	tmp |= P2A5_RG_HSTX_SRCAL_EN;
131*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_USBPHYACR5);
132*4882a593Smuzhiyun 	udelay(1);	/* wait clock stable */
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* enable free run clock */
135*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_U2FREQ_FMMONR1);
136*4882a593Smuzhiyun 	tmp |= P2F_RG_FRCK_EN;
137*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_U2FREQ_FMMONR1);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* set cycle count as 1024 */
140*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_U2FREQ_FMCR0);
141*4882a593Smuzhiyun 	tmp &= ~(P2F_RG_CYCLECNT);
142*4882a593Smuzhiyun 	tmp |= P2F_RG_CYCLECNT_VAL(XSP_FM_DET_CYCLE_CNT);
143*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_U2FREQ_FMCR0);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* enable frequency meter */
146*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_U2FREQ_FMCR0);
147*4882a593Smuzhiyun 	tmp |= P2F_RG_FREQDET_EN;
148*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_U2FREQ_FMCR0);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* ignore return value */
151*4882a593Smuzhiyun 	readl_poll_timeout(pbase + XSP_U2FREQ_FMMONR1, tmp,
152*4882a593Smuzhiyun 			   (tmp & P2F_USB_FM_VALID), 10, 200);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	fm_out = readl(pbase + XSP_U2FREQ_MMONR0);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* disable frequency meter */
157*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_U2FREQ_FMCR0);
158*4882a593Smuzhiyun 	tmp &= ~P2F_RG_FREQDET_EN;
159*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_U2FREQ_FMCR0);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* disable free run clock */
162*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_U2FREQ_FMMONR1);
163*4882a593Smuzhiyun 	tmp &= ~P2F_RG_FRCK_EN;
164*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_U2FREQ_FMMONR1);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (fm_out) {
167*4882a593Smuzhiyun 		/* (1024 / FM_OUT) x reference clock frequency x coefficient */
168*4882a593Smuzhiyun 		tmp = xsphy->src_ref_clk * xsphy->src_coef;
169*4882a593Smuzhiyun 		tmp = (tmp * XSP_FM_DET_CYCLE_CNT) / fm_out;
170*4882a593Smuzhiyun 		calib_val = DIV_ROUND_CLOSEST(tmp, XSP_SR_COEF_DIVISOR);
171*4882a593Smuzhiyun 	} else {
172*4882a593Smuzhiyun 		/* if FM detection fail, set default value */
173*4882a593Smuzhiyun 		calib_val = 3;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 	dev_dbg(xsphy->dev, "phy.%d, fm_out:%d, calib:%d (clk:%d, coef:%d)\n",
176*4882a593Smuzhiyun 		inst->index, fm_out, calib_val,
177*4882a593Smuzhiyun 		xsphy->src_ref_clk, xsphy->src_coef);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* set HS slew rate */
180*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_USBPHYACR5);
181*4882a593Smuzhiyun 	tmp &= ~P2A5_RG_HSTX_SRCTRL;
182*4882a593Smuzhiyun 	tmp |= P2A5_RG_HSTX_SRCTRL_VAL(calib_val);
183*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_USBPHYACR5);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* disable USB ring oscillator */
186*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_USBPHYACR5);
187*4882a593Smuzhiyun 	tmp &= ~P2A5_RG_HSTX_SRCAL_EN;
188*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_USBPHYACR5);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
u2_phy_instance_init(struct mtk_xsphy * xsphy,struct xsphy_instance * inst)191*4882a593Smuzhiyun static void u2_phy_instance_init(struct mtk_xsphy *xsphy,
192*4882a593Smuzhiyun 				 struct xsphy_instance *inst)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	void __iomem *pbase = inst->port_base;
195*4882a593Smuzhiyun 	u32 tmp;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* DP/DM BC1.1 path Disable */
198*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_USBPHYACR6);
199*4882a593Smuzhiyun 	tmp &= ~P2A6_RG_BC11_SW_EN;
200*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_USBPHYACR6);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_USBPHYACR0);
203*4882a593Smuzhiyun 	tmp |= P2A0_RG_INTR_EN;
204*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_USBPHYACR0);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
u2_phy_instance_power_on(struct mtk_xsphy * xsphy,struct xsphy_instance * inst)207*4882a593Smuzhiyun static void u2_phy_instance_power_on(struct mtk_xsphy *xsphy,
208*4882a593Smuzhiyun 				     struct xsphy_instance *inst)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	void __iomem *pbase = inst->port_base;
211*4882a593Smuzhiyun 	u32 index = inst->index;
212*4882a593Smuzhiyun 	u32 tmp;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_USBPHYACR6);
215*4882a593Smuzhiyun 	tmp |= P2A6_RG_OTG_VBUSCMP_EN;
216*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_USBPHYACR6);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_U2PHYDTM1);
219*4882a593Smuzhiyun 	tmp |= P2D_RG_VBUSVALID | P2D_RG_AVALID;
220*4882a593Smuzhiyun 	tmp &= ~P2D_RG_SESSEND;
221*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_U2PHYDTM1);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	dev_dbg(xsphy->dev, "%s(%d)\n", __func__, index);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
u2_phy_instance_power_off(struct mtk_xsphy * xsphy,struct xsphy_instance * inst)226*4882a593Smuzhiyun static void u2_phy_instance_power_off(struct mtk_xsphy *xsphy,
227*4882a593Smuzhiyun 				      struct xsphy_instance *inst)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	void __iomem *pbase = inst->port_base;
230*4882a593Smuzhiyun 	u32 index = inst->index;
231*4882a593Smuzhiyun 	u32 tmp;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_USBPHYACR6);
234*4882a593Smuzhiyun 	tmp &= ~P2A6_RG_OTG_VBUSCMP_EN;
235*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_USBPHYACR6);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	tmp = readl(pbase + XSP_U2PHYDTM1);
238*4882a593Smuzhiyun 	tmp &= ~(P2D_RG_VBUSVALID | P2D_RG_AVALID);
239*4882a593Smuzhiyun 	tmp |= P2D_RG_SESSEND;
240*4882a593Smuzhiyun 	writel(tmp, pbase + XSP_U2PHYDTM1);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	dev_dbg(xsphy->dev, "%s(%d)\n", __func__, index);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
u2_phy_instance_set_mode(struct mtk_xsphy * xsphy,struct xsphy_instance * inst,enum phy_mode mode)245*4882a593Smuzhiyun static void u2_phy_instance_set_mode(struct mtk_xsphy *xsphy,
246*4882a593Smuzhiyun 				     struct xsphy_instance *inst,
247*4882a593Smuzhiyun 				     enum phy_mode mode)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	u32 tmp;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	tmp = readl(inst->port_base + XSP_U2PHYDTM1);
252*4882a593Smuzhiyun 	switch (mode) {
253*4882a593Smuzhiyun 	case PHY_MODE_USB_DEVICE:
254*4882a593Smuzhiyun 		tmp |= P2D_FORCE_IDDIG | P2D_RG_IDDIG;
255*4882a593Smuzhiyun 		break;
256*4882a593Smuzhiyun 	case PHY_MODE_USB_HOST:
257*4882a593Smuzhiyun 		tmp |= P2D_FORCE_IDDIG;
258*4882a593Smuzhiyun 		tmp &= ~P2D_RG_IDDIG;
259*4882a593Smuzhiyun 		break;
260*4882a593Smuzhiyun 	case PHY_MODE_USB_OTG:
261*4882a593Smuzhiyun 		tmp &= ~(P2D_FORCE_IDDIG | P2D_RG_IDDIG);
262*4882a593Smuzhiyun 		break;
263*4882a593Smuzhiyun 	default:
264*4882a593Smuzhiyun 		return;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 	writel(tmp, inst->port_base + XSP_U2PHYDTM1);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
phy_parse_property(struct mtk_xsphy * xsphy,struct xsphy_instance * inst)269*4882a593Smuzhiyun static void phy_parse_property(struct mtk_xsphy *xsphy,
270*4882a593Smuzhiyun 				struct xsphy_instance *inst)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct device *dev = &inst->phy->dev;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	switch (inst->type) {
275*4882a593Smuzhiyun 	case PHY_TYPE_USB2:
276*4882a593Smuzhiyun 		device_property_read_u32(dev, "mediatek,efuse-intr",
277*4882a593Smuzhiyun 					 &inst->efuse_intr);
278*4882a593Smuzhiyun 		device_property_read_u32(dev, "mediatek,eye-src",
279*4882a593Smuzhiyun 					 &inst->eye_src);
280*4882a593Smuzhiyun 		device_property_read_u32(dev, "mediatek,eye-vrt",
281*4882a593Smuzhiyun 					 &inst->eye_vrt);
282*4882a593Smuzhiyun 		device_property_read_u32(dev, "mediatek,eye-term",
283*4882a593Smuzhiyun 					 &inst->eye_term);
284*4882a593Smuzhiyun 		dev_dbg(dev, "intr:%d, src:%d, vrt:%d, term:%d\n",
285*4882a593Smuzhiyun 			inst->efuse_intr, inst->eye_src,
286*4882a593Smuzhiyun 			inst->eye_vrt, inst->eye_term);
287*4882a593Smuzhiyun 		break;
288*4882a593Smuzhiyun 	case PHY_TYPE_USB3:
289*4882a593Smuzhiyun 		device_property_read_u32(dev, "mediatek,efuse-intr",
290*4882a593Smuzhiyun 					 &inst->efuse_intr);
291*4882a593Smuzhiyun 		device_property_read_u32(dev, "mediatek,efuse-tx-imp",
292*4882a593Smuzhiyun 					 &inst->efuse_tx_imp);
293*4882a593Smuzhiyun 		device_property_read_u32(dev, "mediatek,efuse-rx-imp",
294*4882a593Smuzhiyun 					 &inst->efuse_rx_imp);
295*4882a593Smuzhiyun 		dev_dbg(dev, "intr:%d, tx-imp:%d, rx-imp:%d\n",
296*4882a593Smuzhiyun 			inst->efuse_intr, inst->efuse_tx_imp,
297*4882a593Smuzhiyun 			inst->efuse_rx_imp);
298*4882a593Smuzhiyun 		break;
299*4882a593Smuzhiyun 	default:
300*4882a593Smuzhiyun 		dev_err(xsphy->dev, "incompatible phy type\n");
301*4882a593Smuzhiyun 		return;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
u2_phy_props_set(struct mtk_xsphy * xsphy,struct xsphy_instance * inst)305*4882a593Smuzhiyun static void u2_phy_props_set(struct mtk_xsphy *xsphy,
306*4882a593Smuzhiyun 			     struct xsphy_instance *inst)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	void __iomem *pbase = inst->port_base;
309*4882a593Smuzhiyun 	u32 tmp;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (inst->efuse_intr) {
312*4882a593Smuzhiyun 		tmp = readl(pbase + XSP_USBPHYACR1);
313*4882a593Smuzhiyun 		tmp &= ~P2A1_RG_INTR_CAL;
314*4882a593Smuzhiyun 		tmp |= P2A1_RG_INTR_CAL_VAL(inst->efuse_intr);
315*4882a593Smuzhiyun 		writel(tmp, pbase + XSP_USBPHYACR1);
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (inst->eye_src) {
319*4882a593Smuzhiyun 		tmp = readl(pbase + XSP_USBPHYACR5);
320*4882a593Smuzhiyun 		tmp &= ~P2A5_RG_HSTX_SRCTRL;
321*4882a593Smuzhiyun 		tmp |= P2A5_RG_HSTX_SRCTRL_VAL(inst->eye_src);
322*4882a593Smuzhiyun 		writel(tmp, pbase + XSP_USBPHYACR5);
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (inst->eye_vrt) {
326*4882a593Smuzhiyun 		tmp = readl(pbase + XSP_USBPHYACR1);
327*4882a593Smuzhiyun 		tmp &= ~P2A1_RG_VRT_SEL;
328*4882a593Smuzhiyun 		tmp |= P2A1_RG_VRT_SEL_VAL(inst->eye_vrt);
329*4882a593Smuzhiyun 		writel(tmp, pbase + XSP_USBPHYACR1);
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	if (inst->eye_term) {
333*4882a593Smuzhiyun 		tmp = readl(pbase + XSP_USBPHYACR1);
334*4882a593Smuzhiyun 		tmp &= ~P2A1_RG_TERM_SEL;
335*4882a593Smuzhiyun 		tmp |= P2A1_RG_TERM_SEL_VAL(inst->eye_term);
336*4882a593Smuzhiyun 		writel(tmp, pbase + XSP_USBPHYACR1);
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
u3_phy_props_set(struct mtk_xsphy * xsphy,struct xsphy_instance * inst)340*4882a593Smuzhiyun static void u3_phy_props_set(struct mtk_xsphy *xsphy,
341*4882a593Smuzhiyun 			     struct xsphy_instance *inst)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	void __iomem *pbase = inst->port_base;
344*4882a593Smuzhiyun 	u32 tmp;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	if (inst->efuse_intr) {
347*4882a593Smuzhiyun 		tmp = readl(xsphy->glb_base + SSPXTP_PHYA_GLB_00);
348*4882a593Smuzhiyun 		tmp &= ~RG_XTP_GLB_BIAS_INTR_CTRL;
349*4882a593Smuzhiyun 		tmp |= RG_XTP_GLB_BIAS_INTR_CTRL_VAL(inst->efuse_intr);
350*4882a593Smuzhiyun 		writel(tmp, xsphy->glb_base + SSPXTP_PHYA_GLB_00);
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	if (inst->efuse_tx_imp) {
354*4882a593Smuzhiyun 		tmp = readl(pbase + SSPXTP_PHYA_LN_04);
355*4882a593Smuzhiyun 		tmp &= ~RG_XTP_LN0_TX_IMPSEL;
356*4882a593Smuzhiyun 		tmp |= RG_XTP_LN0_TX_IMPSEL_VAL(inst->efuse_tx_imp);
357*4882a593Smuzhiyun 		writel(tmp, pbase + SSPXTP_PHYA_LN_04);
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (inst->efuse_rx_imp) {
361*4882a593Smuzhiyun 		tmp = readl(pbase + SSPXTP_PHYA_LN_14);
362*4882a593Smuzhiyun 		tmp &= ~RG_XTP_LN0_RX_IMPSEL;
363*4882a593Smuzhiyun 		tmp |= RG_XTP_LN0_RX_IMPSEL_VAL(inst->efuse_rx_imp);
364*4882a593Smuzhiyun 		writel(tmp, pbase + SSPXTP_PHYA_LN_14);
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
mtk_phy_init(struct phy * phy)368*4882a593Smuzhiyun static int mtk_phy_init(struct phy *phy)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	struct xsphy_instance *inst = phy_get_drvdata(phy);
371*4882a593Smuzhiyun 	struct mtk_xsphy *xsphy = dev_get_drvdata(phy->dev.parent);
372*4882a593Smuzhiyun 	int ret;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	ret = clk_prepare_enable(inst->ref_clk);
375*4882a593Smuzhiyun 	if (ret) {
376*4882a593Smuzhiyun 		dev_err(xsphy->dev, "failed to enable ref_clk\n");
377*4882a593Smuzhiyun 		return ret;
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	switch (inst->type) {
381*4882a593Smuzhiyun 	case PHY_TYPE_USB2:
382*4882a593Smuzhiyun 		u2_phy_instance_init(xsphy, inst);
383*4882a593Smuzhiyun 		u2_phy_props_set(xsphy, inst);
384*4882a593Smuzhiyun 		break;
385*4882a593Smuzhiyun 	case PHY_TYPE_USB3:
386*4882a593Smuzhiyun 		u3_phy_props_set(xsphy, inst);
387*4882a593Smuzhiyun 		break;
388*4882a593Smuzhiyun 	default:
389*4882a593Smuzhiyun 		dev_err(xsphy->dev, "incompatible phy type\n");
390*4882a593Smuzhiyun 		clk_disable_unprepare(inst->ref_clk);
391*4882a593Smuzhiyun 		return -EINVAL;
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
mtk_phy_power_on(struct phy * phy)397*4882a593Smuzhiyun static int mtk_phy_power_on(struct phy *phy)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	struct xsphy_instance *inst = phy_get_drvdata(phy);
400*4882a593Smuzhiyun 	struct mtk_xsphy *xsphy = dev_get_drvdata(phy->dev.parent);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (inst->type == PHY_TYPE_USB2) {
403*4882a593Smuzhiyun 		u2_phy_instance_power_on(xsphy, inst);
404*4882a593Smuzhiyun 		u2_phy_slew_rate_calibrate(xsphy, inst);
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
mtk_phy_power_off(struct phy * phy)410*4882a593Smuzhiyun static int mtk_phy_power_off(struct phy *phy)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	struct xsphy_instance *inst = phy_get_drvdata(phy);
413*4882a593Smuzhiyun 	struct mtk_xsphy *xsphy = dev_get_drvdata(phy->dev.parent);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (inst->type == PHY_TYPE_USB2)
416*4882a593Smuzhiyun 		u2_phy_instance_power_off(xsphy, inst);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
mtk_phy_exit(struct phy * phy)421*4882a593Smuzhiyun static int mtk_phy_exit(struct phy *phy)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct xsphy_instance *inst = phy_get_drvdata(phy);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	clk_disable_unprepare(inst->ref_clk);
426*4882a593Smuzhiyun 	return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
mtk_phy_set_mode(struct phy * phy,enum phy_mode mode,int submode)429*4882a593Smuzhiyun static int mtk_phy_set_mode(struct phy *phy, enum phy_mode mode, int submode)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	struct xsphy_instance *inst = phy_get_drvdata(phy);
432*4882a593Smuzhiyun 	struct mtk_xsphy *xsphy = dev_get_drvdata(phy->dev.parent);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	if (inst->type == PHY_TYPE_USB2)
435*4882a593Smuzhiyun 		u2_phy_instance_set_mode(xsphy, inst, mode);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
mtk_phy_xlate(struct device * dev,struct of_phandle_args * args)440*4882a593Smuzhiyun static struct phy *mtk_phy_xlate(struct device *dev,
441*4882a593Smuzhiyun 				 struct of_phandle_args *args)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	struct mtk_xsphy *xsphy = dev_get_drvdata(dev);
444*4882a593Smuzhiyun 	struct xsphy_instance *inst = NULL;
445*4882a593Smuzhiyun 	struct device_node *phy_np = args->np;
446*4882a593Smuzhiyun 	int index;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (args->args_count != 1) {
449*4882a593Smuzhiyun 		dev_err(dev, "invalid number of cells in 'phy' property\n");
450*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	for (index = 0; index < xsphy->nphys; index++)
454*4882a593Smuzhiyun 		if (phy_np == xsphy->phys[index]->phy->dev.of_node) {
455*4882a593Smuzhiyun 			inst = xsphy->phys[index];
456*4882a593Smuzhiyun 			break;
457*4882a593Smuzhiyun 		}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	if (!inst) {
460*4882a593Smuzhiyun 		dev_err(dev, "failed to find appropriate phy\n");
461*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	inst->type = args->args[0];
465*4882a593Smuzhiyun 	if (!(inst->type == PHY_TYPE_USB2 ||
466*4882a593Smuzhiyun 	      inst->type == PHY_TYPE_USB3)) {
467*4882a593Smuzhiyun 		dev_err(dev, "unsupported phy type: %d\n", inst->type);
468*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	phy_parse_property(xsphy, inst);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return inst->phy;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static const struct phy_ops mtk_xsphy_ops = {
477*4882a593Smuzhiyun 	.init		= mtk_phy_init,
478*4882a593Smuzhiyun 	.exit		= mtk_phy_exit,
479*4882a593Smuzhiyun 	.power_on	= mtk_phy_power_on,
480*4882a593Smuzhiyun 	.power_off	= mtk_phy_power_off,
481*4882a593Smuzhiyun 	.set_mode	= mtk_phy_set_mode,
482*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun static const struct of_device_id mtk_xsphy_id_table[] = {
486*4882a593Smuzhiyun 	{ .compatible = "mediatek,xsphy", },
487*4882a593Smuzhiyun 	{ },
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mtk_xsphy_id_table);
490*4882a593Smuzhiyun 
mtk_xsphy_probe(struct platform_device * pdev)491*4882a593Smuzhiyun static int mtk_xsphy_probe(struct platform_device *pdev)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
494*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
495*4882a593Smuzhiyun 	struct device_node *child_np;
496*4882a593Smuzhiyun 	struct phy_provider *provider;
497*4882a593Smuzhiyun 	struct resource *glb_res;
498*4882a593Smuzhiyun 	struct mtk_xsphy *xsphy;
499*4882a593Smuzhiyun 	struct resource res;
500*4882a593Smuzhiyun 	int port, retval;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	xsphy = devm_kzalloc(dev, sizeof(*xsphy), GFP_KERNEL);
503*4882a593Smuzhiyun 	if (!xsphy)
504*4882a593Smuzhiyun 		return -ENOMEM;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	xsphy->nphys = of_get_child_count(np);
507*4882a593Smuzhiyun 	xsphy->phys = devm_kcalloc(dev, xsphy->nphys,
508*4882a593Smuzhiyun 				       sizeof(*xsphy->phys), GFP_KERNEL);
509*4882a593Smuzhiyun 	if (!xsphy->phys)
510*4882a593Smuzhiyun 		return -ENOMEM;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	xsphy->dev = dev;
513*4882a593Smuzhiyun 	platform_set_drvdata(pdev, xsphy);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	glb_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
516*4882a593Smuzhiyun 	/* optional, may not exist if no u3 phys */
517*4882a593Smuzhiyun 	if (glb_res) {
518*4882a593Smuzhiyun 		/* get banks shared by multiple u3 phys */
519*4882a593Smuzhiyun 		xsphy->glb_base = devm_ioremap_resource(dev, glb_res);
520*4882a593Smuzhiyun 		if (IS_ERR(xsphy->glb_base)) {
521*4882a593Smuzhiyun 			dev_err(dev, "failed to remap glb regs\n");
522*4882a593Smuzhiyun 			return PTR_ERR(xsphy->glb_base);
523*4882a593Smuzhiyun 		}
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	xsphy->src_ref_clk = XSP_REF_CLK;
527*4882a593Smuzhiyun 	xsphy->src_coef = XSP_SLEW_RATE_COEF;
528*4882a593Smuzhiyun 	/* update parameters of slew rate calibrate if exist */
529*4882a593Smuzhiyun 	device_property_read_u32(dev, "mediatek,src-ref-clk-mhz",
530*4882a593Smuzhiyun 				 &xsphy->src_ref_clk);
531*4882a593Smuzhiyun 	device_property_read_u32(dev, "mediatek,src-coef", &xsphy->src_coef);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	port = 0;
534*4882a593Smuzhiyun 	for_each_child_of_node(np, child_np) {
535*4882a593Smuzhiyun 		struct xsphy_instance *inst;
536*4882a593Smuzhiyun 		struct phy *phy;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 		inst = devm_kzalloc(dev, sizeof(*inst), GFP_KERNEL);
539*4882a593Smuzhiyun 		if (!inst) {
540*4882a593Smuzhiyun 			retval = -ENOMEM;
541*4882a593Smuzhiyun 			goto put_child;
542*4882a593Smuzhiyun 		}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 		xsphy->phys[port] = inst;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 		phy = devm_phy_create(dev, child_np, &mtk_xsphy_ops);
547*4882a593Smuzhiyun 		if (IS_ERR(phy)) {
548*4882a593Smuzhiyun 			dev_err(dev, "failed to create phy\n");
549*4882a593Smuzhiyun 			retval = PTR_ERR(phy);
550*4882a593Smuzhiyun 			goto put_child;
551*4882a593Smuzhiyun 		}
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		retval = of_address_to_resource(child_np, 0, &res);
554*4882a593Smuzhiyun 		if (retval) {
555*4882a593Smuzhiyun 			dev_err(dev, "failed to get address resource(id-%d)\n",
556*4882a593Smuzhiyun 				port);
557*4882a593Smuzhiyun 			goto put_child;
558*4882a593Smuzhiyun 		}
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 		inst->port_base = devm_ioremap_resource(&phy->dev, &res);
561*4882a593Smuzhiyun 		if (IS_ERR(inst->port_base)) {
562*4882a593Smuzhiyun 			dev_err(dev, "failed to remap phy regs\n");
563*4882a593Smuzhiyun 			retval = PTR_ERR(inst->port_base);
564*4882a593Smuzhiyun 			goto put_child;
565*4882a593Smuzhiyun 		}
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 		inst->phy = phy;
568*4882a593Smuzhiyun 		inst->index = port;
569*4882a593Smuzhiyun 		phy_set_drvdata(phy, inst);
570*4882a593Smuzhiyun 		port++;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 		inst->ref_clk = devm_clk_get(&phy->dev, "ref");
573*4882a593Smuzhiyun 		if (IS_ERR(inst->ref_clk)) {
574*4882a593Smuzhiyun 			dev_err(dev, "failed to get ref_clk(id-%d)\n", port);
575*4882a593Smuzhiyun 			retval = PTR_ERR(inst->ref_clk);
576*4882a593Smuzhiyun 			goto put_child;
577*4882a593Smuzhiyun 		}
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	provider = devm_of_phy_provider_register(dev, mtk_phy_xlate);
581*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(provider);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun put_child:
584*4882a593Smuzhiyun 	of_node_put(child_np);
585*4882a593Smuzhiyun 	return retval;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun static struct platform_driver mtk_xsphy_driver = {
589*4882a593Smuzhiyun 	.probe		= mtk_xsphy_probe,
590*4882a593Smuzhiyun 	.driver		= {
591*4882a593Smuzhiyun 		.name	= "mtk-xsphy",
592*4882a593Smuzhiyun 		.of_match_table = mtk_xsphy_id_table,
593*4882a593Smuzhiyun 	},
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun module_platform_driver(mtk_xsphy_driver);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun MODULE_AUTHOR("Chunfeng Yun <chunfeng.yun@mediatek.com>");
599*4882a593Smuzhiyun MODULE_DESCRIPTION("MediaTek USB XS-PHY driver");
600*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
601