xref: /OK3568_Linux_fs/kernel/drivers/phy/mediatek/phy-mtk-ufs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2019 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Stanley Chu <stanley.chu@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/phy/phy.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* mphy register and offsets */
15*4882a593Smuzhiyun #define MP_GLB_DIG_8C               0x008C
16*4882a593Smuzhiyun #define FRC_PLL_ISO_EN              BIT(8)
17*4882a593Smuzhiyun #define PLL_ISO_EN                  BIT(9)
18*4882a593Smuzhiyun #define FRC_FRC_PWR_ON              BIT(10)
19*4882a593Smuzhiyun #define PLL_PWR_ON                  BIT(11)
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define MP_LN_DIG_RX_9C             0xA09C
22*4882a593Smuzhiyun #define FSM_DIFZ_FRC                BIT(18)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define MP_LN_DIG_RX_AC             0xA0AC
25*4882a593Smuzhiyun #define FRC_RX_SQ_EN                BIT(0)
26*4882a593Smuzhiyun #define RX_SQ_EN                    BIT(1)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define MP_LN_RX_44                 0xB044
29*4882a593Smuzhiyun #define FRC_CDR_PWR_ON              BIT(17)
30*4882a593Smuzhiyun #define CDR_PWR_ON                  BIT(18)
31*4882a593Smuzhiyun #define FRC_CDR_ISO_EN              BIT(19)
32*4882a593Smuzhiyun #define CDR_ISO_EN                  BIT(20)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct ufs_mtk_phy {
35*4882a593Smuzhiyun 	struct device *dev;
36*4882a593Smuzhiyun 	void __iomem *mmio;
37*4882a593Smuzhiyun 	struct clk *mp_clk;
38*4882a593Smuzhiyun 	struct clk *unipro_clk;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
mphy_readl(struct ufs_mtk_phy * phy,u32 reg)41*4882a593Smuzhiyun static inline u32 mphy_readl(struct ufs_mtk_phy *phy, u32 reg)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	return readl(phy->mmio + reg);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
mphy_writel(struct ufs_mtk_phy * phy,u32 val,u32 reg)46*4882a593Smuzhiyun static inline void mphy_writel(struct ufs_mtk_phy *phy, u32 val, u32 reg)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	writel(val, phy->mmio + reg);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
mphy_set_bit(struct ufs_mtk_phy * phy,u32 reg,u32 bit)51*4882a593Smuzhiyun static void mphy_set_bit(struct ufs_mtk_phy *phy, u32 reg, u32 bit)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	u32 val;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	val = mphy_readl(phy, reg);
56*4882a593Smuzhiyun 	val |= bit;
57*4882a593Smuzhiyun 	mphy_writel(phy, val, reg);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
mphy_clr_bit(struct ufs_mtk_phy * phy,u32 reg,u32 bit)60*4882a593Smuzhiyun static void mphy_clr_bit(struct ufs_mtk_phy *phy, u32 reg, u32 bit)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	u32 val;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	val = mphy_readl(phy, reg);
65*4882a593Smuzhiyun 	val &= ~bit;
66*4882a593Smuzhiyun 	mphy_writel(phy, val, reg);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
get_ufs_mtk_phy(struct phy * generic_phy)69*4882a593Smuzhiyun static struct ufs_mtk_phy *get_ufs_mtk_phy(struct phy *generic_phy)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	return (struct ufs_mtk_phy *)phy_get_drvdata(generic_phy);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
ufs_mtk_phy_clk_init(struct ufs_mtk_phy * phy)74*4882a593Smuzhiyun static int ufs_mtk_phy_clk_init(struct ufs_mtk_phy *phy)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct device *dev = phy->dev;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	phy->unipro_clk = devm_clk_get(dev, "unipro");
79*4882a593Smuzhiyun 	if (IS_ERR(phy->unipro_clk)) {
80*4882a593Smuzhiyun 		dev_err(dev, "failed to get clock: unipro");
81*4882a593Smuzhiyun 		return PTR_ERR(phy->unipro_clk);
82*4882a593Smuzhiyun 	}
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	phy->mp_clk = devm_clk_get(dev, "mp");
85*4882a593Smuzhiyun 	if (IS_ERR(phy->mp_clk)) {
86*4882a593Smuzhiyun 		dev_err(dev, "failed to get clock: mp");
87*4882a593Smuzhiyun 		return PTR_ERR(phy->mp_clk);
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
ufs_mtk_phy_set_active(struct ufs_mtk_phy * phy)93*4882a593Smuzhiyun static void ufs_mtk_phy_set_active(struct ufs_mtk_phy *phy)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	/* release DA_MP_PLL_PWR_ON */
96*4882a593Smuzhiyun 	mphy_set_bit(phy, MP_GLB_DIG_8C, PLL_PWR_ON);
97*4882a593Smuzhiyun 	mphy_clr_bit(phy, MP_GLB_DIG_8C, FRC_FRC_PWR_ON);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* release DA_MP_PLL_ISO_EN */
100*4882a593Smuzhiyun 	mphy_clr_bit(phy, MP_GLB_DIG_8C, PLL_ISO_EN);
101*4882a593Smuzhiyun 	mphy_clr_bit(phy, MP_GLB_DIG_8C, FRC_PLL_ISO_EN);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* release DA_MP_CDR_PWR_ON */
104*4882a593Smuzhiyun 	mphy_set_bit(phy, MP_LN_RX_44, CDR_PWR_ON);
105*4882a593Smuzhiyun 	mphy_clr_bit(phy, MP_LN_RX_44, FRC_CDR_PWR_ON);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* release DA_MP_CDR_ISO_EN */
108*4882a593Smuzhiyun 	mphy_clr_bit(phy, MP_LN_RX_44, CDR_ISO_EN);
109*4882a593Smuzhiyun 	mphy_clr_bit(phy, MP_LN_RX_44, FRC_CDR_ISO_EN);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/* release DA_MP_RX0_SQ_EN */
112*4882a593Smuzhiyun 	mphy_set_bit(phy, MP_LN_DIG_RX_AC, RX_SQ_EN);
113*4882a593Smuzhiyun 	mphy_clr_bit(phy, MP_LN_DIG_RX_AC, FRC_RX_SQ_EN);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* delay 1us to wait DIFZ stable */
116*4882a593Smuzhiyun 	udelay(1);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* release DIFZ */
119*4882a593Smuzhiyun 	mphy_clr_bit(phy, MP_LN_DIG_RX_9C, FSM_DIFZ_FRC);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
ufs_mtk_phy_set_deep_hibern(struct ufs_mtk_phy * phy)122*4882a593Smuzhiyun static void ufs_mtk_phy_set_deep_hibern(struct ufs_mtk_phy *phy)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	/* force DIFZ */
125*4882a593Smuzhiyun 	mphy_set_bit(phy, MP_LN_DIG_RX_9C, FSM_DIFZ_FRC);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* force DA_MP_RX0_SQ_EN */
128*4882a593Smuzhiyun 	mphy_set_bit(phy, MP_LN_DIG_RX_AC, FRC_RX_SQ_EN);
129*4882a593Smuzhiyun 	mphy_clr_bit(phy, MP_LN_DIG_RX_AC, RX_SQ_EN);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* force DA_MP_CDR_ISO_EN */
132*4882a593Smuzhiyun 	mphy_set_bit(phy, MP_LN_RX_44, FRC_CDR_ISO_EN);
133*4882a593Smuzhiyun 	mphy_set_bit(phy, MP_LN_RX_44, CDR_ISO_EN);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* force DA_MP_CDR_PWR_ON */
136*4882a593Smuzhiyun 	mphy_set_bit(phy, MP_LN_RX_44, FRC_CDR_PWR_ON);
137*4882a593Smuzhiyun 	mphy_clr_bit(phy, MP_LN_RX_44, CDR_PWR_ON);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* force DA_MP_PLL_ISO_EN */
140*4882a593Smuzhiyun 	mphy_set_bit(phy, MP_GLB_DIG_8C, FRC_PLL_ISO_EN);
141*4882a593Smuzhiyun 	mphy_set_bit(phy, MP_GLB_DIG_8C, PLL_ISO_EN);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* force DA_MP_PLL_PWR_ON */
144*4882a593Smuzhiyun 	mphy_set_bit(phy, MP_GLB_DIG_8C, FRC_FRC_PWR_ON);
145*4882a593Smuzhiyun 	mphy_clr_bit(phy, MP_GLB_DIG_8C, PLL_PWR_ON);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
ufs_mtk_phy_power_on(struct phy * generic_phy)148*4882a593Smuzhiyun static int ufs_mtk_phy_power_on(struct phy *generic_phy)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	struct ufs_mtk_phy *phy = get_ufs_mtk_phy(generic_phy);
151*4882a593Smuzhiyun 	int ret;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	ret = clk_prepare_enable(phy->unipro_clk);
154*4882a593Smuzhiyun 	if (ret) {
155*4882a593Smuzhiyun 		dev_err(phy->dev, "unipro_clk enable failed %d\n", ret);
156*4882a593Smuzhiyun 		goto out;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	ret = clk_prepare_enable(phy->mp_clk);
160*4882a593Smuzhiyun 	if (ret) {
161*4882a593Smuzhiyun 		dev_err(phy->dev, "mp_clk enable failed %d\n", ret);
162*4882a593Smuzhiyun 		goto out_unprepare_unipro_clk;
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	ufs_mtk_phy_set_active(phy);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return 0;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun out_unprepare_unipro_clk:
170*4882a593Smuzhiyun 	clk_disable_unprepare(phy->unipro_clk);
171*4882a593Smuzhiyun out:
172*4882a593Smuzhiyun 	return ret;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
ufs_mtk_phy_power_off(struct phy * generic_phy)175*4882a593Smuzhiyun static int ufs_mtk_phy_power_off(struct phy *generic_phy)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct ufs_mtk_phy *phy = get_ufs_mtk_phy(generic_phy);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	ufs_mtk_phy_set_deep_hibern(phy);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	clk_disable_unprepare(phy->unipro_clk);
182*4882a593Smuzhiyun 	clk_disable_unprepare(phy->mp_clk);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static const struct phy_ops ufs_mtk_phy_ops = {
188*4882a593Smuzhiyun 	.power_on       = ufs_mtk_phy_power_on,
189*4882a593Smuzhiyun 	.power_off      = ufs_mtk_phy_power_off,
190*4882a593Smuzhiyun 	.owner          = THIS_MODULE,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
ufs_mtk_phy_probe(struct platform_device * pdev)193*4882a593Smuzhiyun static int ufs_mtk_phy_probe(struct platform_device *pdev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
196*4882a593Smuzhiyun 	struct phy *generic_phy;
197*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
198*4882a593Smuzhiyun 	struct resource *res;
199*4882a593Smuzhiyun 	struct ufs_mtk_phy *phy;
200*4882a593Smuzhiyun 	int ret;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
203*4882a593Smuzhiyun 	if (!phy)
204*4882a593Smuzhiyun 		return -ENOMEM;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
207*4882a593Smuzhiyun 	phy->mmio = devm_ioremap_resource(dev, res);
208*4882a593Smuzhiyun 	if (IS_ERR(phy->mmio))
209*4882a593Smuzhiyun 		return PTR_ERR(phy->mmio);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	phy->dev = dev;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	ret = ufs_mtk_phy_clk_init(phy);
214*4882a593Smuzhiyun 	if (ret)
215*4882a593Smuzhiyun 		return ret;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	generic_phy = devm_phy_create(dev, NULL, &ufs_mtk_phy_ops);
218*4882a593Smuzhiyun 	if (IS_ERR(generic_phy))
219*4882a593Smuzhiyun 		return PTR_ERR(generic_phy);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	phy_set_drvdata(generic_phy, phy);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(phy_provider);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static const struct of_device_id ufs_mtk_phy_of_match[] = {
229*4882a593Smuzhiyun 	{.compatible = "mediatek,mt8183-ufsphy"},
230*4882a593Smuzhiyun 	{},
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ufs_mtk_phy_of_match);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static struct platform_driver ufs_mtk_phy_driver = {
235*4882a593Smuzhiyun 	.probe = ufs_mtk_phy_probe,
236*4882a593Smuzhiyun 	.driver = {
237*4882a593Smuzhiyun 		.of_match_table = ufs_mtk_phy_of_match,
238*4882a593Smuzhiyun 		.name = "ufs_mtk_phy",
239*4882a593Smuzhiyun 	},
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun module_platform_driver(ufs_mtk_phy_driver);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun MODULE_DESCRIPTION("Universal Flash Storage (UFS) MediaTek MPHY");
244*4882a593Smuzhiyun MODULE_AUTHOR("Stanley Chu <stanley.chu@mediatek.com>");
245*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
246