xref: /OK3568_Linux_fs/kernel/drivers/phy/mediatek/phy-mtk-tphy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2015 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <dt-bindings/phy/phy.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/iopoll.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/phy/phy.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* version V1 sub-banks offset base address */
20*4882a593Smuzhiyun /* banks shared by multiple phys */
21*4882a593Smuzhiyun #define SSUSB_SIFSLV_V1_SPLLC		0x000	/* shared by u3 phys */
22*4882a593Smuzhiyun #define SSUSB_SIFSLV_V1_U2FREQ		0x100	/* shared by u2 phys */
23*4882a593Smuzhiyun #define SSUSB_SIFSLV_V1_CHIP		0x300	/* shared by u3 phys */
24*4882a593Smuzhiyun /* u2 phy bank */
25*4882a593Smuzhiyun #define SSUSB_SIFSLV_V1_U2PHY_COM	0x000
26*4882a593Smuzhiyun /* u3/pcie/sata phy banks */
27*4882a593Smuzhiyun #define SSUSB_SIFSLV_V1_U3PHYD		0x000
28*4882a593Smuzhiyun #define SSUSB_SIFSLV_V1_U3PHYA		0x200
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* version V2 sub-banks offset base address */
31*4882a593Smuzhiyun /* u2 phy banks */
32*4882a593Smuzhiyun #define SSUSB_SIFSLV_V2_MISC		0x000
33*4882a593Smuzhiyun #define SSUSB_SIFSLV_V2_U2FREQ		0x100
34*4882a593Smuzhiyun #define SSUSB_SIFSLV_V2_U2PHY_COM	0x300
35*4882a593Smuzhiyun /* u3/pcie/sata phy banks */
36*4882a593Smuzhiyun #define SSUSB_SIFSLV_V2_SPLLC		0x000
37*4882a593Smuzhiyun #define SSUSB_SIFSLV_V2_CHIP		0x100
38*4882a593Smuzhiyun #define SSUSB_SIFSLV_V2_U3PHYD		0x200
39*4882a593Smuzhiyun #define SSUSB_SIFSLV_V2_U3PHYA		0x400
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define U3P_USBPHYACR0		0x000
42*4882a593Smuzhiyun #define PA0_RG_U2PLL_FORCE_ON		BIT(15)
43*4882a593Smuzhiyun #define PA0_RG_USB20_INTR_EN		BIT(5)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define U3P_USBPHYACR1		0x004
46*4882a593Smuzhiyun #define PA1_RG_INTR_CAL		GENMASK(23, 19)
47*4882a593Smuzhiyun #define PA1_RG_INTR_CAL_VAL(x)	((0x1f & (x)) << 19)
48*4882a593Smuzhiyun #define PA1_RG_VRT_SEL			GENMASK(14, 12)
49*4882a593Smuzhiyun #define PA1_RG_VRT_SEL_VAL(x)	((0x7 & (x)) << 12)
50*4882a593Smuzhiyun #define PA1_RG_TERM_SEL		GENMASK(10, 8)
51*4882a593Smuzhiyun #define PA1_RG_TERM_SEL_VAL(x)	((0x7 & (x)) << 8)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define U3P_USBPHYACR2		0x008
54*4882a593Smuzhiyun #define PA2_RG_SIF_U2PLL_FORCE_EN	BIT(18)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define U3P_USBPHYACR5		0x014
57*4882a593Smuzhiyun #define PA5_RG_U2_HSTX_SRCAL_EN	BIT(15)
58*4882a593Smuzhiyun #define PA5_RG_U2_HSTX_SRCTRL		GENMASK(14, 12)
59*4882a593Smuzhiyun #define PA5_RG_U2_HSTX_SRCTRL_VAL(x)	((0x7 & (x)) << 12)
60*4882a593Smuzhiyun #define PA5_RG_U2_HS_100U_U3_EN	BIT(11)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define U3P_USBPHYACR6		0x018
63*4882a593Smuzhiyun #define PA6_RG_U2_BC11_SW_EN		BIT(23)
64*4882a593Smuzhiyun #define PA6_RG_U2_OTG_VBUSCMP_EN	BIT(20)
65*4882a593Smuzhiyun #define PA6_RG_U2_DISCTH		GENMASK(7, 4)
66*4882a593Smuzhiyun #define PA6_RG_U2_DISCTH_VAL(x)	((0xf & (x)) << 4)
67*4882a593Smuzhiyun #define PA6_RG_U2_SQTH		GENMASK(3, 0)
68*4882a593Smuzhiyun #define PA6_RG_U2_SQTH_VAL(x)	(0xf & (x))
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define U3P_U2PHYACR4		0x020
71*4882a593Smuzhiyun #define P2C_RG_USB20_GPIO_CTL		BIT(9)
72*4882a593Smuzhiyun #define P2C_USB20_GPIO_MODE		BIT(8)
73*4882a593Smuzhiyun #define P2C_U2_GPIO_CTR_MSK	(P2C_RG_USB20_GPIO_CTL | P2C_USB20_GPIO_MODE)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define U3D_U2PHYDCR0		0x060
76*4882a593Smuzhiyun #define P2C_RG_SIF_U2PLL_FORCE_ON	BIT(24)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define U3P_U2PHYDTM0		0x068
79*4882a593Smuzhiyun #define P2C_FORCE_UART_EN		BIT(26)
80*4882a593Smuzhiyun #define P2C_FORCE_DATAIN		BIT(23)
81*4882a593Smuzhiyun #define P2C_FORCE_DM_PULLDOWN		BIT(21)
82*4882a593Smuzhiyun #define P2C_FORCE_DP_PULLDOWN		BIT(20)
83*4882a593Smuzhiyun #define P2C_FORCE_XCVRSEL		BIT(19)
84*4882a593Smuzhiyun #define P2C_FORCE_SUSPENDM		BIT(18)
85*4882a593Smuzhiyun #define P2C_FORCE_TERMSEL		BIT(17)
86*4882a593Smuzhiyun #define P2C_RG_DATAIN			GENMASK(13, 10)
87*4882a593Smuzhiyun #define P2C_RG_DATAIN_VAL(x)		((0xf & (x)) << 10)
88*4882a593Smuzhiyun #define P2C_RG_DMPULLDOWN		BIT(7)
89*4882a593Smuzhiyun #define P2C_RG_DPPULLDOWN		BIT(6)
90*4882a593Smuzhiyun #define P2C_RG_XCVRSEL			GENMASK(5, 4)
91*4882a593Smuzhiyun #define P2C_RG_XCVRSEL_VAL(x)		((0x3 & (x)) << 4)
92*4882a593Smuzhiyun #define P2C_RG_SUSPENDM			BIT(3)
93*4882a593Smuzhiyun #define P2C_RG_TERMSEL			BIT(2)
94*4882a593Smuzhiyun #define P2C_DTM0_PART_MASK \
95*4882a593Smuzhiyun 		(P2C_FORCE_DATAIN | P2C_FORCE_DM_PULLDOWN | \
96*4882a593Smuzhiyun 		P2C_FORCE_DP_PULLDOWN | P2C_FORCE_XCVRSEL | \
97*4882a593Smuzhiyun 		P2C_FORCE_TERMSEL | P2C_RG_DMPULLDOWN | \
98*4882a593Smuzhiyun 		P2C_RG_DPPULLDOWN | P2C_RG_TERMSEL)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define U3P_U2PHYDTM1		0x06C
101*4882a593Smuzhiyun #define P2C_RG_UART_EN			BIT(16)
102*4882a593Smuzhiyun #define P2C_FORCE_IDDIG		BIT(9)
103*4882a593Smuzhiyun #define P2C_RG_VBUSVALID		BIT(5)
104*4882a593Smuzhiyun #define P2C_RG_SESSEND			BIT(4)
105*4882a593Smuzhiyun #define P2C_RG_AVALID			BIT(2)
106*4882a593Smuzhiyun #define P2C_RG_IDDIG			BIT(1)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define U3P_U2PHYBC12C		0x080
109*4882a593Smuzhiyun #define P2C_RG_CHGDT_EN		BIT(0)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define U3P_U3_CHIP_GPIO_CTLD		0x0c
112*4882a593Smuzhiyun #define P3C_REG_IP_SW_RST		BIT(31)
113*4882a593Smuzhiyun #define P3C_MCU_BUS_CK_GATE_EN		BIT(30)
114*4882a593Smuzhiyun #define P3C_FORCE_IP_SW_RST		BIT(29)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define U3P_U3_CHIP_GPIO_CTLE		0x10
117*4882a593Smuzhiyun #define P3C_RG_SWRST_U3_PHYD		BIT(25)
118*4882a593Smuzhiyun #define P3C_RG_SWRST_U3_PHYD_FORCE_EN	BIT(24)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define U3P_U3_PHYA_REG0	0x000
121*4882a593Smuzhiyun #define P3A_RG_CLKDRV_OFF		GENMASK(3, 2)
122*4882a593Smuzhiyun #define P3A_RG_CLKDRV_OFF_VAL(x)	((0x3 & (x)) << 2)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define U3P_U3_PHYA_REG1	0x004
125*4882a593Smuzhiyun #define P3A_RG_CLKDRV_AMP		GENMASK(31, 29)
126*4882a593Smuzhiyun #define P3A_RG_CLKDRV_AMP_VAL(x)	((0x7 & (x)) << 29)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define U3P_U3_PHYA_REG6	0x018
129*4882a593Smuzhiyun #define P3A_RG_TX_EIDLE_CM		GENMASK(31, 28)
130*4882a593Smuzhiyun #define P3A_RG_TX_EIDLE_CM_VAL(x)	((0xf & (x)) << 28)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define U3P_U3_PHYA_REG9	0x024
133*4882a593Smuzhiyun #define P3A_RG_RX_DAC_MUX		GENMASK(5, 1)
134*4882a593Smuzhiyun #define P3A_RG_RX_DAC_MUX_VAL(x)	((0x1f & (x)) << 1)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define U3P_U3_PHYA_DA_REG0	0x100
137*4882a593Smuzhiyun #define P3A_RG_XTAL_EXT_PE2H		GENMASK(17, 16)
138*4882a593Smuzhiyun #define P3A_RG_XTAL_EXT_PE2H_VAL(x)	((0x3 & (x)) << 16)
139*4882a593Smuzhiyun #define P3A_RG_XTAL_EXT_PE1H		GENMASK(13, 12)
140*4882a593Smuzhiyun #define P3A_RG_XTAL_EXT_PE1H_VAL(x)	((0x3 & (x)) << 12)
141*4882a593Smuzhiyun #define P3A_RG_XTAL_EXT_EN_U3		GENMASK(11, 10)
142*4882a593Smuzhiyun #define P3A_RG_XTAL_EXT_EN_U3_VAL(x)	((0x3 & (x)) << 10)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define U3P_U3_PHYA_DA_REG4	0x108
145*4882a593Smuzhiyun #define P3A_RG_PLL_DIVEN_PE2H		GENMASK(21, 19)
146*4882a593Smuzhiyun #define P3A_RG_PLL_BC_PE2H		GENMASK(7, 6)
147*4882a593Smuzhiyun #define P3A_RG_PLL_BC_PE2H_VAL(x)	((0x3 & (x)) << 6)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define U3P_U3_PHYA_DA_REG5	0x10c
150*4882a593Smuzhiyun #define P3A_RG_PLL_BR_PE2H		GENMASK(29, 28)
151*4882a593Smuzhiyun #define P3A_RG_PLL_BR_PE2H_VAL(x)	((0x3 & (x)) << 28)
152*4882a593Smuzhiyun #define P3A_RG_PLL_IC_PE2H		GENMASK(15, 12)
153*4882a593Smuzhiyun #define P3A_RG_PLL_IC_PE2H_VAL(x)	((0xf & (x)) << 12)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define U3P_U3_PHYA_DA_REG6	0x110
156*4882a593Smuzhiyun #define P3A_RG_PLL_IR_PE2H		GENMASK(19, 16)
157*4882a593Smuzhiyun #define P3A_RG_PLL_IR_PE2H_VAL(x)	((0xf & (x)) << 16)
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define U3P_U3_PHYA_DA_REG7	0x114
160*4882a593Smuzhiyun #define P3A_RG_PLL_BP_PE2H		GENMASK(19, 16)
161*4882a593Smuzhiyun #define P3A_RG_PLL_BP_PE2H_VAL(x)	((0xf & (x)) << 16)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define U3P_U3_PHYA_DA_REG20	0x13c
164*4882a593Smuzhiyun #define P3A_RG_PLL_DELTA1_PE2H		GENMASK(31, 16)
165*4882a593Smuzhiyun #define P3A_RG_PLL_DELTA1_PE2H_VAL(x)	((0xffff & (x)) << 16)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define U3P_U3_PHYA_DA_REG25	0x148
168*4882a593Smuzhiyun #define P3A_RG_PLL_DELTA_PE2H		GENMASK(15, 0)
169*4882a593Smuzhiyun #define P3A_RG_PLL_DELTA_PE2H_VAL(x)	(0xffff & (x))
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define U3P_U3_PHYD_LFPS1		0x00c
172*4882a593Smuzhiyun #define P3D_RG_FWAKE_TH		GENMASK(21, 16)
173*4882a593Smuzhiyun #define P3D_RG_FWAKE_TH_VAL(x)	((0x3f & (x)) << 16)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define U3P_U3_PHYD_CDR1		0x05c
176*4882a593Smuzhiyun #define P3D_RG_CDR_BIR_LTD1		GENMASK(28, 24)
177*4882a593Smuzhiyun #define P3D_RG_CDR_BIR_LTD1_VAL(x)	((0x1f & (x)) << 24)
178*4882a593Smuzhiyun #define P3D_RG_CDR_BIR_LTD0		GENMASK(12, 8)
179*4882a593Smuzhiyun #define P3D_RG_CDR_BIR_LTD0_VAL(x)	((0x1f & (x)) << 8)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define U3P_U3_PHYD_RXDET1		0x128
182*4882a593Smuzhiyun #define P3D_RG_RXDET_STB2_SET		GENMASK(17, 9)
183*4882a593Smuzhiyun #define P3D_RG_RXDET_STB2_SET_VAL(x)	((0x1ff & (x)) << 9)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define U3P_U3_PHYD_RXDET2		0x12c
186*4882a593Smuzhiyun #define P3D_RG_RXDET_STB2_SET_P3	GENMASK(8, 0)
187*4882a593Smuzhiyun #define P3D_RG_RXDET_STB2_SET_P3_VAL(x)	(0x1ff & (x))
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define U3P_SPLLC_XTALCTL3		0x018
190*4882a593Smuzhiyun #define XC3_RG_U3_XTAL_RX_PWD		BIT(9)
191*4882a593Smuzhiyun #define XC3_RG_U3_FRC_XTAL_RX_PWD	BIT(8)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define U3P_U2FREQ_FMCR0	0x00
194*4882a593Smuzhiyun #define P2F_RG_MONCLK_SEL	GENMASK(27, 26)
195*4882a593Smuzhiyun #define P2F_RG_MONCLK_SEL_VAL(x)	((0x3 & (x)) << 26)
196*4882a593Smuzhiyun #define P2F_RG_FREQDET_EN	BIT(24)
197*4882a593Smuzhiyun #define P2F_RG_CYCLECNT		GENMASK(23, 0)
198*4882a593Smuzhiyun #define P2F_RG_CYCLECNT_VAL(x)	((P2F_RG_CYCLECNT) & (x))
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define U3P_U2FREQ_VALUE	0x0c
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define U3P_U2FREQ_FMMONR1	0x10
203*4882a593Smuzhiyun #define P2F_USB_FM_VALID	BIT(0)
204*4882a593Smuzhiyun #define P2F_RG_FRCK_EN		BIT(8)
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define U3P_REF_CLK		26	/* MHZ */
207*4882a593Smuzhiyun #define U3P_SLEW_RATE_COEF	28
208*4882a593Smuzhiyun #define U3P_SR_COEF_DIVISOR	1000
209*4882a593Smuzhiyun #define U3P_FM_DET_CYCLE_CNT	1024
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* SATA register setting */
212*4882a593Smuzhiyun #define PHYD_CTRL_SIGNAL_MODE4		0x1c
213*4882a593Smuzhiyun /* CDR Charge Pump P-path current adjustment */
214*4882a593Smuzhiyun #define RG_CDR_BICLTD1_GEN1_MSK		GENMASK(23, 20)
215*4882a593Smuzhiyun #define RG_CDR_BICLTD1_GEN1_VAL(x)	((0xf & (x)) << 20)
216*4882a593Smuzhiyun #define RG_CDR_BICLTD0_GEN1_MSK		GENMASK(11, 8)
217*4882a593Smuzhiyun #define RG_CDR_BICLTD0_GEN1_VAL(x)	((0xf & (x)) << 8)
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define PHYD_DESIGN_OPTION2		0x24
220*4882a593Smuzhiyun /* Symbol lock count selection */
221*4882a593Smuzhiyun #define RG_LOCK_CNT_SEL_MSK		GENMASK(5, 4)
222*4882a593Smuzhiyun #define RG_LOCK_CNT_SEL_VAL(x)		((0x3 & (x)) << 4)
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define PHYD_DESIGN_OPTION9	0x40
225*4882a593Smuzhiyun /* COMWAK GAP width window */
226*4882a593Smuzhiyun #define RG_TG_MAX_MSK		GENMASK(20, 16)
227*4882a593Smuzhiyun #define RG_TG_MAX_VAL(x)	((0x1f & (x)) << 16)
228*4882a593Smuzhiyun /* COMINIT GAP width window */
229*4882a593Smuzhiyun #define RG_T2_MAX_MSK		GENMASK(13, 8)
230*4882a593Smuzhiyun #define RG_T2_MAX_VAL(x)	((0x3f & (x)) << 8)
231*4882a593Smuzhiyun /* COMWAK GAP width window */
232*4882a593Smuzhiyun #define RG_TG_MIN_MSK		GENMASK(7, 5)
233*4882a593Smuzhiyun #define RG_TG_MIN_VAL(x)	((0x7 & (x)) << 5)
234*4882a593Smuzhiyun /* COMINIT GAP width window */
235*4882a593Smuzhiyun #define RG_T2_MIN_MSK		GENMASK(4, 0)
236*4882a593Smuzhiyun #define RG_T2_MIN_VAL(x)	(0x1f & (x))
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define ANA_RG_CTRL_SIGNAL1		0x4c
239*4882a593Smuzhiyun /* TX driver tail current control for 0dB de-empahsis mdoe for Gen1 speed */
240*4882a593Smuzhiyun #define RG_IDRV_0DB_GEN1_MSK		GENMASK(13, 8)
241*4882a593Smuzhiyun #define RG_IDRV_0DB_GEN1_VAL(x)		((0x3f & (x)) << 8)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define ANA_RG_CTRL_SIGNAL4		0x58
244*4882a593Smuzhiyun #define RG_CDR_BICLTR_GEN1_MSK		GENMASK(23, 20)
245*4882a593Smuzhiyun #define RG_CDR_BICLTR_GEN1_VAL(x)	((0xf & (x)) << 20)
246*4882a593Smuzhiyun /* Loop filter R1 resistance adjustment for Gen1 speed */
247*4882a593Smuzhiyun #define RG_CDR_BR_GEN2_MSK		GENMASK(10, 8)
248*4882a593Smuzhiyun #define RG_CDR_BR_GEN2_VAL(x)		((0x7 & (x)) << 8)
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define ANA_RG_CTRL_SIGNAL6		0x60
251*4882a593Smuzhiyun /* I-path capacitance adjustment for Gen1 */
252*4882a593Smuzhiyun #define RG_CDR_BC_GEN1_MSK		GENMASK(28, 24)
253*4882a593Smuzhiyun #define RG_CDR_BC_GEN1_VAL(x)		((0x1f & (x)) << 24)
254*4882a593Smuzhiyun #define RG_CDR_BIRLTR_GEN1_MSK		GENMASK(4, 0)
255*4882a593Smuzhiyun #define RG_CDR_BIRLTR_GEN1_VAL(x)	(0x1f & (x))
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define ANA_EQ_EYE_CTRL_SIGNAL1		0x6c
258*4882a593Smuzhiyun /* RX Gen1 LEQ tuning step */
259*4882a593Smuzhiyun #define RG_EQ_DLEQ_LFI_GEN1_MSK		GENMASK(11, 8)
260*4882a593Smuzhiyun #define RG_EQ_DLEQ_LFI_GEN1_VAL(x)	((0xf & (x)) << 8)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define ANA_EQ_EYE_CTRL_SIGNAL4		0xd8
263*4882a593Smuzhiyun #define RG_CDR_BIRLTD0_GEN1_MSK		GENMASK(20, 16)
264*4882a593Smuzhiyun #define RG_CDR_BIRLTD0_GEN1_VAL(x)	((0x1f & (x)) << 16)
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #define ANA_EQ_EYE_CTRL_SIGNAL5		0xdc
267*4882a593Smuzhiyun #define RG_CDR_BIRLTD0_GEN3_MSK		GENMASK(4, 0)
268*4882a593Smuzhiyun #define RG_CDR_BIRLTD0_GEN3_VAL(x)	(0x1f & (x))
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun enum mtk_phy_version {
271*4882a593Smuzhiyun 	MTK_PHY_V1 = 1,
272*4882a593Smuzhiyun 	MTK_PHY_V2,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun struct mtk_phy_pdata {
276*4882a593Smuzhiyun 	/* avoid RX sensitivity level degradation only for mt8173 */
277*4882a593Smuzhiyun 	bool avoid_rx_sen_degradation;
278*4882a593Smuzhiyun 	enum mtk_phy_version version;
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun struct u2phy_banks {
282*4882a593Smuzhiyun 	void __iomem *misc;
283*4882a593Smuzhiyun 	void __iomem *fmreg;
284*4882a593Smuzhiyun 	void __iomem *com;
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun struct u3phy_banks {
288*4882a593Smuzhiyun 	void __iomem *spllc;
289*4882a593Smuzhiyun 	void __iomem *chip;
290*4882a593Smuzhiyun 	void __iomem *phyd; /* include u3phyd_bank2 */
291*4882a593Smuzhiyun 	void __iomem *phya; /* include u3phya_da */
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun struct mtk_phy_instance {
295*4882a593Smuzhiyun 	struct phy *phy;
296*4882a593Smuzhiyun 	void __iomem *port_base;
297*4882a593Smuzhiyun 	union {
298*4882a593Smuzhiyun 		struct u2phy_banks u2_banks;
299*4882a593Smuzhiyun 		struct u3phy_banks u3_banks;
300*4882a593Smuzhiyun 	};
301*4882a593Smuzhiyun 	struct clk *ref_clk;	/* reference clock of (digital) phy */
302*4882a593Smuzhiyun 	struct clk *da_ref_clk;	/* reference clock of analog phy */
303*4882a593Smuzhiyun 	u32 index;
304*4882a593Smuzhiyun 	u8 type;
305*4882a593Smuzhiyun 	int eye_src;
306*4882a593Smuzhiyun 	int eye_vrt;
307*4882a593Smuzhiyun 	int eye_term;
308*4882a593Smuzhiyun 	int intr;
309*4882a593Smuzhiyun 	int discth;
310*4882a593Smuzhiyun 	bool bc12_en;
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun struct mtk_tphy {
314*4882a593Smuzhiyun 	struct device *dev;
315*4882a593Smuzhiyun 	void __iomem *sif_base;	/* only shared sif */
316*4882a593Smuzhiyun 	const struct mtk_phy_pdata *pdata;
317*4882a593Smuzhiyun 	struct mtk_phy_instance **phys;
318*4882a593Smuzhiyun 	int nphys;
319*4882a593Smuzhiyun 	int src_ref_clk; /* MHZ, reference clock for slew rate calibrate */
320*4882a593Smuzhiyun 	int src_coef; /* coefficient for slew rate calibrate */
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
hs_slew_rate_calibrate(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)323*4882a593Smuzhiyun static void hs_slew_rate_calibrate(struct mtk_tphy *tphy,
324*4882a593Smuzhiyun 	struct mtk_phy_instance *instance)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct u2phy_banks *u2_banks = &instance->u2_banks;
327*4882a593Smuzhiyun 	void __iomem *fmreg = u2_banks->fmreg;
328*4882a593Smuzhiyun 	void __iomem *com = u2_banks->com;
329*4882a593Smuzhiyun 	int calibration_val;
330*4882a593Smuzhiyun 	int fm_out;
331*4882a593Smuzhiyun 	u32 tmp;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* use force value */
334*4882a593Smuzhiyun 	if (instance->eye_src)
335*4882a593Smuzhiyun 		return;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* enable USB ring oscillator */
338*4882a593Smuzhiyun 	tmp = readl(com + U3P_USBPHYACR5);
339*4882a593Smuzhiyun 	tmp |= PA5_RG_U2_HSTX_SRCAL_EN;
340*4882a593Smuzhiyun 	writel(tmp, com + U3P_USBPHYACR5);
341*4882a593Smuzhiyun 	udelay(1);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/*enable free run clock */
344*4882a593Smuzhiyun 	tmp = readl(fmreg + U3P_U2FREQ_FMMONR1);
345*4882a593Smuzhiyun 	tmp |= P2F_RG_FRCK_EN;
346*4882a593Smuzhiyun 	writel(tmp, fmreg + U3P_U2FREQ_FMMONR1);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	/* set cycle count as 1024, and select u2 channel */
349*4882a593Smuzhiyun 	tmp = readl(fmreg + U3P_U2FREQ_FMCR0);
350*4882a593Smuzhiyun 	tmp &= ~(P2F_RG_CYCLECNT | P2F_RG_MONCLK_SEL);
351*4882a593Smuzhiyun 	tmp |= P2F_RG_CYCLECNT_VAL(U3P_FM_DET_CYCLE_CNT);
352*4882a593Smuzhiyun 	if (tphy->pdata->version == MTK_PHY_V1)
353*4882a593Smuzhiyun 		tmp |= P2F_RG_MONCLK_SEL_VAL(instance->index >> 1);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	writel(tmp, fmreg + U3P_U2FREQ_FMCR0);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* enable frequency meter */
358*4882a593Smuzhiyun 	tmp = readl(fmreg + U3P_U2FREQ_FMCR0);
359*4882a593Smuzhiyun 	tmp |= P2F_RG_FREQDET_EN;
360*4882a593Smuzhiyun 	writel(tmp, fmreg + U3P_U2FREQ_FMCR0);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* ignore return value */
363*4882a593Smuzhiyun 	readl_poll_timeout(fmreg + U3P_U2FREQ_FMMONR1, tmp,
364*4882a593Smuzhiyun 			   (tmp & P2F_USB_FM_VALID), 10, 200);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	fm_out = readl(fmreg + U3P_U2FREQ_VALUE);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	/* disable frequency meter */
369*4882a593Smuzhiyun 	tmp = readl(fmreg + U3P_U2FREQ_FMCR0);
370*4882a593Smuzhiyun 	tmp &= ~P2F_RG_FREQDET_EN;
371*4882a593Smuzhiyun 	writel(tmp, fmreg + U3P_U2FREQ_FMCR0);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/*disable free run clock */
374*4882a593Smuzhiyun 	tmp = readl(fmreg + U3P_U2FREQ_FMMONR1);
375*4882a593Smuzhiyun 	tmp &= ~P2F_RG_FRCK_EN;
376*4882a593Smuzhiyun 	writel(tmp, fmreg + U3P_U2FREQ_FMMONR1);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	if (fm_out) {
379*4882a593Smuzhiyun 		/* ( 1024 / FM_OUT ) x reference clock frequency x coef */
380*4882a593Smuzhiyun 		tmp = tphy->src_ref_clk * tphy->src_coef;
381*4882a593Smuzhiyun 		tmp = (tmp * U3P_FM_DET_CYCLE_CNT) / fm_out;
382*4882a593Smuzhiyun 		calibration_val = DIV_ROUND_CLOSEST(tmp, U3P_SR_COEF_DIVISOR);
383*4882a593Smuzhiyun 	} else {
384*4882a593Smuzhiyun 		/* if FM detection fail, set default value */
385*4882a593Smuzhiyun 		calibration_val = 4;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 	dev_dbg(tphy->dev, "phy:%d, fm_out:%d, calib:%d (clk:%d, coef:%d)\n",
388*4882a593Smuzhiyun 		instance->index, fm_out, calibration_val,
389*4882a593Smuzhiyun 		tphy->src_ref_clk, tphy->src_coef);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* set HS slew rate */
392*4882a593Smuzhiyun 	tmp = readl(com + U3P_USBPHYACR5);
393*4882a593Smuzhiyun 	tmp &= ~PA5_RG_U2_HSTX_SRCTRL;
394*4882a593Smuzhiyun 	tmp |= PA5_RG_U2_HSTX_SRCTRL_VAL(calibration_val);
395*4882a593Smuzhiyun 	writel(tmp, com + U3P_USBPHYACR5);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* disable USB ring oscillator */
398*4882a593Smuzhiyun 	tmp = readl(com + U3P_USBPHYACR5);
399*4882a593Smuzhiyun 	tmp &= ~PA5_RG_U2_HSTX_SRCAL_EN;
400*4882a593Smuzhiyun 	writel(tmp, com + U3P_USBPHYACR5);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
u3_phy_instance_init(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)403*4882a593Smuzhiyun static void u3_phy_instance_init(struct mtk_tphy *tphy,
404*4882a593Smuzhiyun 	struct mtk_phy_instance *instance)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	struct u3phy_banks *u3_banks = &instance->u3_banks;
407*4882a593Smuzhiyun 	u32 tmp;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* gating PCIe Analog XTAL clock */
410*4882a593Smuzhiyun 	tmp = readl(u3_banks->spllc + U3P_SPLLC_XTALCTL3);
411*4882a593Smuzhiyun 	tmp |= XC3_RG_U3_XTAL_RX_PWD | XC3_RG_U3_FRC_XTAL_RX_PWD;
412*4882a593Smuzhiyun 	writel(tmp, u3_banks->spllc + U3P_SPLLC_XTALCTL3);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	/* gating XSQ */
415*4882a593Smuzhiyun 	tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG0);
416*4882a593Smuzhiyun 	tmp &= ~P3A_RG_XTAL_EXT_EN_U3;
417*4882a593Smuzhiyun 	tmp |= P3A_RG_XTAL_EXT_EN_U3_VAL(2);
418*4882a593Smuzhiyun 	writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG0);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	tmp = readl(u3_banks->phya + U3P_U3_PHYA_REG9);
421*4882a593Smuzhiyun 	tmp &= ~P3A_RG_RX_DAC_MUX;
422*4882a593Smuzhiyun 	tmp |= P3A_RG_RX_DAC_MUX_VAL(4);
423*4882a593Smuzhiyun 	writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG9);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	tmp = readl(u3_banks->phya + U3P_U3_PHYA_REG6);
426*4882a593Smuzhiyun 	tmp &= ~P3A_RG_TX_EIDLE_CM;
427*4882a593Smuzhiyun 	tmp |= P3A_RG_TX_EIDLE_CM_VAL(0xe);
428*4882a593Smuzhiyun 	writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG6);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	tmp = readl(u3_banks->phyd + U3P_U3_PHYD_CDR1);
431*4882a593Smuzhiyun 	tmp &= ~(P3D_RG_CDR_BIR_LTD0 | P3D_RG_CDR_BIR_LTD1);
432*4882a593Smuzhiyun 	tmp |= P3D_RG_CDR_BIR_LTD0_VAL(0xc) | P3D_RG_CDR_BIR_LTD1_VAL(0x3);
433*4882a593Smuzhiyun 	writel(tmp, u3_banks->phyd + U3P_U3_PHYD_CDR1);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	tmp = readl(u3_banks->phyd + U3P_U3_PHYD_LFPS1);
436*4882a593Smuzhiyun 	tmp &= ~P3D_RG_FWAKE_TH;
437*4882a593Smuzhiyun 	tmp |= P3D_RG_FWAKE_TH_VAL(0x34);
438*4882a593Smuzhiyun 	writel(tmp, u3_banks->phyd + U3P_U3_PHYD_LFPS1);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RXDET1);
441*4882a593Smuzhiyun 	tmp &= ~P3D_RG_RXDET_STB2_SET;
442*4882a593Smuzhiyun 	tmp |= P3D_RG_RXDET_STB2_SET_VAL(0x10);
443*4882a593Smuzhiyun 	writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RXDET1);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RXDET2);
446*4882a593Smuzhiyun 	tmp &= ~P3D_RG_RXDET_STB2_SET_P3;
447*4882a593Smuzhiyun 	tmp |= P3D_RG_RXDET_STB2_SET_P3_VAL(0x10);
448*4882a593Smuzhiyun 	writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RXDET2);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	dev_dbg(tphy->dev, "%s(%d)\n", __func__, instance->index);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
u2_phy_instance_init(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)453*4882a593Smuzhiyun static void u2_phy_instance_init(struct mtk_tphy *tphy,
454*4882a593Smuzhiyun 	struct mtk_phy_instance *instance)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	struct u2phy_banks *u2_banks = &instance->u2_banks;
457*4882a593Smuzhiyun 	void __iomem *com = u2_banks->com;
458*4882a593Smuzhiyun 	u32 index = instance->index;
459*4882a593Smuzhiyun 	u32 tmp;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	/* switch to USB function, and enable usb pll */
462*4882a593Smuzhiyun 	tmp = readl(com + U3P_U2PHYDTM0);
463*4882a593Smuzhiyun 	tmp &= ~(P2C_FORCE_UART_EN | P2C_FORCE_SUSPENDM);
464*4882a593Smuzhiyun 	tmp |= P2C_RG_XCVRSEL_VAL(1) | P2C_RG_DATAIN_VAL(0);
465*4882a593Smuzhiyun 	writel(tmp, com + U3P_U2PHYDTM0);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	tmp = readl(com + U3P_U2PHYDTM1);
468*4882a593Smuzhiyun 	tmp &= ~P2C_RG_UART_EN;
469*4882a593Smuzhiyun 	writel(tmp, com + U3P_U2PHYDTM1);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	tmp = readl(com + U3P_USBPHYACR0);
472*4882a593Smuzhiyun 	tmp |= PA0_RG_USB20_INTR_EN;
473*4882a593Smuzhiyun 	writel(tmp, com + U3P_USBPHYACR0);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* disable switch 100uA current to SSUSB */
476*4882a593Smuzhiyun 	tmp = readl(com + U3P_USBPHYACR5);
477*4882a593Smuzhiyun 	tmp &= ~PA5_RG_U2_HS_100U_U3_EN;
478*4882a593Smuzhiyun 	writel(tmp, com + U3P_USBPHYACR5);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	if (!index) {
481*4882a593Smuzhiyun 		tmp = readl(com + U3P_U2PHYACR4);
482*4882a593Smuzhiyun 		tmp &= ~P2C_U2_GPIO_CTR_MSK;
483*4882a593Smuzhiyun 		writel(tmp, com + U3P_U2PHYACR4);
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	if (tphy->pdata->avoid_rx_sen_degradation) {
487*4882a593Smuzhiyun 		if (!index) {
488*4882a593Smuzhiyun 			tmp = readl(com + U3P_USBPHYACR2);
489*4882a593Smuzhiyun 			tmp |= PA2_RG_SIF_U2PLL_FORCE_EN;
490*4882a593Smuzhiyun 			writel(tmp, com + U3P_USBPHYACR2);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 			tmp = readl(com + U3D_U2PHYDCR0);
493*4882a593Smuzhiyun 			tmp &= ~P2C_RG_SIF_U2PLL_FORCE_ON;
494*4882a593Smuzhiyun 			writel(tmp, com + U3D_U2PHYDCR0);
495*4882a593Smuzhiyun 		} else {
496*4882a593Smuzhiyun 			tmp = readl(com + U3D_U2PHYDCR0);
497*4882a593Smuzhiyun 			tmp |= P2C_RG_SIF_U2PLL_FORCE_ON;
498*4882a593Smuzhiyun 			writel(tmp, com + U3D_U2PHYDCR0);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 			tmp = readl(com + U3P_U2PHYDTM0);
501*4882a593Smuzhiyun 			tmp |= P2C_RG_SUSPENDM | P2C_FORCE_SUSPENDM;
502*4882a593Smuzhiyun 			writel(tmp, com + U3P_U2PHYDTM0);
503*4882a593Smuzhiyun 		}
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	tmp = readl(com + U3P_USBPHYACR6);
507*4882a593Smuzhiyun 	tmp &= ~PA6_RG_U2_BC11_SW_EN;	/* DP/DM BC1.1 path Disable */
508*4882a593Smuzhiyun 	tmp &= ~PA6_RG_U2_SQTH;
509*4882a593Smuzhiyun 	tmp |= PA6_RG_U2_SQTH_VAL(2);
510*4882a593Smuzhiyun 	writel(tmp, com + U3P_USBPHYACR6);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	dev_dbg(tphy->dev, "%s(%d)\n", __func__, index);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
u2_phy_instance_power_on(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)515*4882a593Smuzhiyun static void u2_phy_instance_power_on(struct mtk_tphy *tphy,
516*4882a593Smuzhiyun 	struct mtk_phy_instance *instance)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	struct u2phy_banks *u2_banks = &instance->u2_banks;
519*4882a593Smuzhiyun 	void __iomem *com = u2_banks->com;
520*4882a593Smuzhiyun 	u32 index = instance->index;
521*4882a593Smuzhiyun 	u32 tmp;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	tmp = readl(com + U3P_U2PHYDTM0);
524*4882a593Smuzhiyun 	tmp &= ~(P2C_RG_XCVRSEL | P2C_RG_DATAIN | P2C_DTM0_PART_MASK);
525*4882a593Smuzhiyun 	writel(tmp, com + U3P_U2PHYDTM0);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* OTG Enable */
528*4882a593Smuzhiyun 	tmp = readl(com + U3P_USBPHYACR6);
529*4882a593Smuzhiyun 	tmp |= PA6_RG_U2_OTG_VBUSCMP_EN;
530*4882a593Smuzhiyun 	writel(tmp, com + U3P_USBPHYACR6);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	tmp = readl(com + U3P_U2PHYDTM1);
533*4882a593Smuzhiyun 	tmp |= P2C_RG_VBUSVALID | P2C_RG_AVALID;
534*4882a593Smuzhiyun 	tmp &= ~P2C_RG_SESSEND;
535*4882a593Smuzhiyun 	writel(tmp, com + U3P_U2PHYDTM1);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	if (tphy->pdata->avoid_rx_sen_degradation && index) {
538*4882a593Smuzhiyun 		tmp = readl(com + U3D_U2PHYDCR0);
539*4882a593Smuzhiyun 		tmp |= P2C_RG_SIF_U2PLL_FORCE_ON;
540*4882a593Smuzhiyun 		writel(tmp, com + U3D_U2PHYDCR0);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 		tmp = readl(com + U3P_U2PHYDTM0);
543*4882a593Smuzhiyun 		tmp |= P2C_RG_SUSPENDM | P2C_FORCE_SUSPENDM;
544*4882a593Smuzhiyun 		writel(tmp, com + U3P_U2PHYDTM0);
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 	dev_dbg(tphy->dev, "%s(%d)\n", __func__, index);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
u2_phy_instance_power_off(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)549*4882a593Smuzhiyun static void u2_phy_instance_power_off(struct mtk_tphy *tphy,
550*4882a593Smuzhiyun 	struct mtk_phy_instance *instance)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	struct u2phy_banks *u2_banks = &instance->u2_banks;
553*4882a593Smuzhiyun 	void __iomem *com = u2_banks->com;
554*4882a593Smuzhiyun 	u32 index = instance->index;
555*4882a593Smuzhiyun 	u32 tmp;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	tmp = readl(com + U3P_U2PHYDTM0);
558*4882a593Smuzhiyun 	tmp &= ~(P2C_RG_XCVRSEL | P2C_RG_DATAIN);
559*4882a593Smuzhiyun 	writel(tmp, com + U3P_U2PHYDTM0);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* OTG Disable */
562*4882a593Smuzhiyun 	tmp = readl(com + U3P_USBPHYACR6);
563*4882a593Smuzhiyun 	tmp &= ~PA6_RG_U2_OTG_VBUSCMP_EN;
564*4882a593Smuzhiyun 	writel(tmp, com + U3P_USBPHYACR6);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	tmp = readl(com + U3P_U2PHYDTM1);
567*4882a593Smuzhiyun 	tmp &= ~(P2C_RG_VBUSVALID | P2C_RG_AVALID);
568*4882a593Smuzhiyun 	tmp |= P2C_RG_SESSEND;
569*4882a593Smuzhiyun 	writel(tmp, com + U3P_U2PHYDTM1);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	if (tphy->pdata->avoid_rx_sen_degradation && index) {
572*4882a593Smuzhiyun 		tmp = readl(com + U3P_U2PHYDTM0);
573*4882a593Smuzhiyun 		tmp &= ~(P2C_RG_SUSPENDM | P2C_FORCE_SUSPENDM);
574*4882a593Smuzhiyun 		writel(tmp, com + U3P_U2PHYDTM0);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 		tmp = readl(com + U3D_U2PHYDCR0);
577*4882a593Smuzhiyun 		tmp &= ~P2C_RG_SIF_U2PLL_FORCE_ON;
578*4882a593Smuzhiyun 		writel(tmp, com + U3D_U2PHYDCR0);
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	dev_dbg(tphy->dev, "%s(%d)\n", __func__, index);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
u2_phy_instance_exit(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)584*4882a593Smuzhiyun static void u2_phy_instance_exit(struct mtk_tphy *tphy,
585*4882a593Smuzhiyun 	struct mtk_phy_instance *instance)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	struct u2phy_banks *u2_banks = &instance->u2_banks;
588*4882a593Smuzhiyun 	void __iomem *com = u2_banks->com;
589*4882a593Smuzhiyun 	u32 index = instance->index;
590*4882a593Smuzhiyun 	u32 tmp;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if (tphy->pdata->avoid_rx_sen_degradation && index) {
593*4882a593Smuzhiyun 		tmp = readl(com + U3D_U2PHYDCR0);
594*4882a593Smuzhiyun 		tmp &= ~P2C_RG_SIF_U2PLL_FORCE_ON;
595*4882a593Smuzhiyun 		writel(tmp, com + U3D_U2PHYDCR0);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		tmp = readl(com + U3P_U2PHYDTM0);
598*4882a593Smuzhiyun 		tmp &= ~P2C_FORCE_SUSPENDM;
599*4882a593Smuzhiyun 		writel(tmp, com + U3P_U2PHYDTM0);
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
u2_phy_instance_set_mode(struct mtk_tphy * tphy,struct mtk_phy_instance * instance,enum phy_mode mode)603*4882a593Smuzhiyun static void u2_phy_instance_set_mode(struct mtk_tphy *tphy,
604*4882a593Smuzhiyun 				     struct mtk_phy_instance *instance,
605*4882a593Smuzhiyun 				     enum phy_mode mode)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	struct u2phy_banks *u2_banks = &instance->u2_banks;
608*4882a593Smuzhiyun 	u32 tmp;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	tmp = readl(u2_banks->com + U3P_U2PHYDTM1);
611*4882a593Smuzhiyun 	switch (mode) {
612*4882a593Smuzhiyun 	case PHY_MODE_USB_DEVICE:
613*4882a593Smuzhiyun 		tmp |= P2C_FORCE_IDDIG | P2C_RG_IDDIG;
614*4882a593Smuzhiyun 		break;
615*4882a593Smuzhiyun 	case PHY_MODE_USB_HOST:
616*4882a593Smuzhiyun 		tmp |= P2C_FORCE_IDDIG;
617*4882a593Smuzhiyun 		tmp &= ~P2C_RG_IDDIG;
618*4882a593Smuzhiyun 		break;
619*4882a593Smuzhiyun 	case PHY_MODE_USB_OTG:
620*4882a593Smuzhiyun 		tmp &= ~(P2C_FORCE_IDDIG | P2C_RG_IDDIG);
621*4882a593Smuzhiyun 		break;
622*4882a593Smuzhiyun 	default:
623*4882a593Smuzhiyun 		return;
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun 	writel(tmp, u2_banks->com + U3P_U2PHYDTM1);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
pcie_phy_instance_init(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)628*4882a593Smuzhiyun static void pcie_phy_instance_init(struct mtk_tphy *tphy,
629*4882a593Smuzhiyun 	struct mtk_phy_instance *instance)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	struct u3phy_banks *u3_banks = &instance->u3_banks;
632*4882a593Smuzhiyun 	u32 tmp;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	if (tphy->pdata->version != MTK_PHY_V1)
635*4882a593Smuzhiyun 		return;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG0);
638*4882a593Smuzhiyun 	tmp &= ~(P3A_RG_XTAL_EXT_PE1H | P3A_RG_XTAL_EXT_PE2H);
639*4882a593Smuzhiyun 	tmp |= P3A_RG_XTAL_EXT_PE1H_VAL(0x2) | P3A_RG_XTAL_EXT_PE2H_VAL(0x2);
640*4882a593Smuzhiyun 	writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG0);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	/* ref clk drive */
643*4882a593Smuzhiyun 	tmp = readl(u3_banks->phya + U3P_U3_PHYA_REG1);
644*4882a593Smuzhiyun 	tmp &= ~P3A_RG_CLKDRV_AMP;
645*4882a593Smuzhiyun 	tmp |= P3A_RG_CLKDRV_AMP_VAL(0x4);
646*4882a593Smuzhiyun 	writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG1);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	tmp = readl(u3_banks->phya + U3P_U3_PHYA_REG0);
649*4882a593Smuzhiyun 	tmp &= ~P3A_RG_CLKDRV_OFF;
650*4882a593Smuzhiyun 	tmp |= P3A_RG_CLKDRV_OFF_VAL(0x1);
651*4882a593Smuzhiyun 	writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG0);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	/* SSC delta -5000ppm */
654*4882a593Smuzhiyun 	tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG20);
655*4882a593Smuzhiyun 	tmp &= ~P3A_RG_PLL_DELTA1_PE2H;
656*4882a593Smuzhiyun 	tmp |= P3A_RG_PLL_DELTA1_PE2H_VAL(0x3c);
657*4882a593Smuzhiyun 	writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG20);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG25);
660*4882a593Smuzhiyun 	tmp &= ~P3A_RG_PLL_DELTA_PE2H;
661*4882a593Smuzhiyun 	tmp |= P3A_RG_PLL_DELTA_PE2H_VAL(0x36);
662*4882a593Smuzhiyun 	writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG25);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* change pll BW 0.6M */
665*4882a593Smuzhiyun 	tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG5);
666*4882a593Smuzhiyun 	tmp &= ~(P3A_RG_PLL_BR_PE2H | P3A_RG_PLL_IC_PE2H);
667*4882a593Smuzhiyun 	tmp |= P3A_RG_PLL_BR_PE2H_VAL(0x1) | P3A_RG_PLL_IC_PE2H_VAL(0x1);
668*4882a593Smuzhiyun 	writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG5);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG4);
671*4882a593Smuzhiyun 	tmp &= ~(P3A_RG_PLL_DIVEN_PE2H | P3A_RG_PLL_BC_PE2H);
672*4882a593Smuzhiyun 	tmp |= P3A_RG_PLL_BC_PE2H_VAL(0x3);
673*4882a593Smuzhiyun 	writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG4);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG6);
676*4882a593Smuzhiyun 	tmp &= ~P3A_RG_PLL_IR_PE2H;
677*4882a593Smuzhiyun 	tmp |= P3A_RG_PLL_IR_PE2H_VAL(0x2);
678*4882a593Smuzhiyun 	writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG6);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG7);
681*4882a593Smuzhiyun 	tmp &= ~P3A_RG_PLL_BP_PE2H;
682*4882a593Smuzhiyun 	tmp |= P3A_RG_PLL_BP_PE2H_VAL(0xa);
683*4882a593Smuzhiyun 	writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG7);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* Tx Detect Rx Timing: 10us -> 5us */
686*4882a593Smuzhiyun 	tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RXDET1);
687*4882a593Smuzhiyun 	tmp &= ~P3D_RG_RXDET_STB2_SET;
688*4882a593Smuzhiyun 	tmp |= P3D_RG_RXDET_STB2_SET_VAL(0x10);
689*4882a593Smuzhiyun 	writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RXDET1);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RXDET2);
692*4882a593Smuzhiyun 	tmp &= ~P3D_RG_RXDET_STB2_SET_P3;
693*4882a593Smuzhiyun 	tmp |= P3D_RG_RXDET_STB2_SET_P3_VAL(0x10);
694*4882a593Smuzhiyun 	writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RXDET2);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	/* wait for PCIe subsys register to active */
697*4882a593Smuzhiyun 	usleep_range(2500, 3000);
698*4882a593Smuzhiyun 	dev_dbg(tphy->dev, "%s(%d)\n", __func__, instance->index);
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
pcie_phy_instance_power_on(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)701*4882a593Smuzhiyun static void pcie_phy_instance_power_on(struct mtk_tphy *tphy,
702*4882a593Smuzhiyun 	struct mtk_phy_instance *instance)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	struct u3phy_banks *bank = &instance->u3_banks;
705*4882a593Smuzhiyun 	u32 tmp;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	tmp = readl(bank->chip + U3P_U3_CHIP_GPIO_CTLD);
708*4882a593Smuzhiyun 	tmp &= ~(P3C_FORCE_IP_SW_RST | P3C_REG_IP_SW_RST);
709*4882a593Smuzhiyun 	writel(tmp, bank->chip + U3P_U3_CHIP_GPIO_CTLD);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	tmp = readl(bank->chip + U3P_U3_CHIP_GPIO_CTLE);
712*4882a593Smuzhiyun 	tmp &= ~(P3C_RG_SWRST_U3_PHYD_FORCE_EN | P3C_RG_SWRST_U3_PHYD);
713*4882a593Smuzhiyun 	writel(tmp, bank->chip + U3P_U3_CHIP_GPIO_CTLE);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
pcie_phy_instance_power_off(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)716*4882a593Smuzhiyun static void pcie_phy_instance_power_off(struct mtk_tphy *tphy,
717*4882a593Smuzhiyun 	struct mtk_phy_instance *instance)
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	struct u3phy_banks *bank = &instance->u3_banks;
721*4882a593Smuzhiyun 	u32 tmp;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	tmp = readl(bank->chip + U3P_U3_CHIP_GPIO_CTLD);
724*4882a593Smuzhiyun 	tmp |= P3C_FORCE_IP_SW_RST | P3C_REG_IP_SW_RST;
725*4882a593Smuzhiyun 	writel(tmp, bank->chip + U3P_U3_CHIP_GPIO_CTLD);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	tmp = readl(bank->chip + U3P_U3_CHIP_GPIO_CTLE);
728*4882a593Smuzhiyun 	tmp |= P3C_RG_SWRST_U3_PHYD_FORCE_EN | P3C_RG_SWRST_U3_PHYD;
729*4882a593Smuzhiyun 	writel(tmp, bank->chip + U3P_U3_CHIP_GPIO_CTLE);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun 
sata_phy_instance_init(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)732*4882a593Smuzhiyun static void sata_phy_instance_init(struct mtk_tphy *tphy,
733*4882a593Smuzhiyun 	struct mtk_phy_instance *instance)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	struct u3phy_banks *u3_banks = &instance->u3_banks;
736*4882a593Smuzhiyun 	void __iomem *phyd = u3_banks->phyd;
737*4882a593Smuzhiyun 	u32 tmp;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	/* charge current adjustment */
740*4882a593Smuzhiyun 	tmp = readl(phyd + ANA_RG_CTRL_SIGNAL6);
741*4882a593Smuzhiyun 	tmp &= ~(RG_CDR_BIRLTR_GEN1_MSK | RG_CDR_BC_GEN1_MSK);
742*4882a593Smuzhiyun 	tmp |= RG_CDR_BIRLTR_GEN1_VAL(0x6) | RG_CDR_BC_GEN1_VAL(0x1a);
743*4882a593Smuzhiyun 	writel(tmp, phyd + ANA_RG_CTRL_SIGNAL6);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	tmp = readl(phyd + ANA_EQ_EYE_CTRL_SIGNAL4);
746*4882a593Smuzhiyun 	tmp &= ~RG_CDR_BIRLTD0_GEN1_MSK;
747*4882a593Smuzhiyun 	tmp |= RG_CDR_BIRLTD0_GEN1_VAL(0x18);
748*4882a593Smuzhiyun 	writel(tmp, phyd + ANA_EQ_EYE_CTRL_SIGNAL4);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	tmp = readl(phyd + ANA_EQ_EYE_CTRL_SIGNAL5);
751*4882a593Smuzhiyun 	tmp &= ~RG_CDR_BIRLTD0_GEN3_MSK;
752*4882a593Smuzhiyun 	tmp |= RG_CDR_BIRLTD0_GEN3_VAL(0x06);
753*4882a593Smuzhiyun 	writel(tmp, phyd + ANA_EQ_EYE_CTRL_SIGNAL5);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	tmp = readl(phyd + ANA_RG_CTRL_SIGNAL4);
756*4882a593Smuzhiyun 	tmp &= ~(RG_CDR_BICLTR_GEN1_MSK | RG_CDR_BR_GEN2_MSK);
757*4882a593Smuzhiyun 	tmp |= RG_CDR_BICLTR_GEN1_VAL(0x0c) | RG_CDR_BR_GEN2_VAL(0x07);
758*4882a593Smuzhiyun 	writel(tmp, phyd + ANA_RG_CTRL_SIGNAL4);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	tmp = readl(phyd + PHYD_CTRL_SIGNAL_MODE4);
761*4882a593Smuzhiyun 	tmp &= ~(RG_CDR_BICLTD0_GEN1_MSK | RG_CDR_BICLTD1_GEN1_MSK);
762*4882a593Smuzhiyun 	tmp |= RG_CDR_BICLTD0_GEN1_VAL(0x08) | RG_CDR_BICLTD1_GEN1_VAL(0x02);
763*4882a593Smuzhiyun 	writel(tmp, phyd + PHYD_CTRL_SIGNAL_MODE4);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	tmp = readl(phyd + PHYD_DESIGN_OPTION2);
766*4882a593Smuzhiyun 	tmp &= ~RG_LOCK_CNT_SEL_MSK;
767*4882a593Smuzhiyun 	tmp |= RG_LOCK_CNT_SEL_VAL(0x02);
768*4882a593Smuzhiyun 	writel(tmp, phyd + PHYD_DESIGN_OPTION2);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	tmp = readl(phyd + PHYD_DESIGN_OPTION9);
771*4882a593Smuzhiyun 	tmp &= ~(RG_T2_MIN_MSK | RG_TG_MIN_MSK |
772*4882a593Smuzhiyun 		 RG_T2_MAX_MSK | RG_TG_MAX_MSK);
773*4882a593Smuzhiyun 	tmp |= RG_T2_MIN_VAL(0x12) | RG_TG_MIN_VAL(0x04) |
774*4882a593Smuzhiyun 	       RG_T2_MAX_VAL(0x31) | RG_TG_MAX_VAL(0x0e);
775*4882a593Smuzhiyun 	writel(tmp, phyd + PHYD_DESIGN_OPTION9);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	tmp = readl(phyd + ANA_RG_CTRL_SIGNAL1);
778*4882a593Smuzhiyun 	tmp &= ~RG_IDRV_0DB_GEN1_MSK;
779*4882a593Smuzhiyun 	tmp |= RG_IDRV_0DB_GEN1_VAL(0x20);
780*4882a593Smuzhiyun 	writel(tmp, phyd + ANA_RG_CTRL_SIGNAL1);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	tmp = readl(phyd + ANA_EQ_EYE_CTRL_SIGNAL1);
783*4882a593Smuzhiyun 	tmp &= ~RG_EQ_DLEQ_LFI_GEN1_MSK;
784*4882a593Smuzhiyun 	tmp |= RG_EQ_DLEQ_LFI_GEN1_VAL(0x03);
785*4882a593Smuzhiyun 	writel(tmp, phyd + ANA_EQ_EYE_CTRL_SIGNAL1);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	dev_dbg(tphy->dev, "%s(%d)\n", __func__, instance->index);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
phy_v1_banks_init(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)790*4882a593Smuzhiyun static void phy_v1_banks_init(struct mtk_tphy *tphy,
791*4882a593Smuzhiyun 			      struct mtk_phy_instance *instance)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	struct u2phy_banks *u2_banks = &instance->u2_banks;
794*4882a593Smuzhiyun 	struct u3phy_banks *u3_banks = &instance->u3_banks;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	switch (instance->type) {
797*4882a593Smuzhiyun 	case PHY_TYPE_USB2:
798*4882a593Smuzhiyun 		u2_banks->misc = NULL;
799*4882a593Smuzhiyun 		u2_banks->fmreg = tphy->sif_base + SSUSB_SIFSLV_V1_U2FREQ;
800*4882a593Smuzhiyun 		u2_banks->com = instance->port_base + SSUSB_SIFSLV_V1_U2PHY_COM;
801*4882a593Smuzhiyun 		break;
802*4882a593Smuzhiyun 	case PHY_TYPE_USB3:
803*4882a593Smuzhiyun 	case PHY_TYPE_PCIE:
804*4882a593Smuzhiyun 		u3_banks->spllc = tphy->sif_base + SSUSB_SIFSLV_V1_SPLLC;
805*4882a593Smuzhiyun 		u3_banks->chip = tphy->sif_base + SSUSB_SIFSLV_V1_CHIP;
806*4882a593Smuzhiyun 		u3_banks->phyd = instance->port_base + SSUSB_SIFSLV_V1_U3PHYD;
807*4882a593Smuzhiyun 		u3_banks->phya = instance->port_base + SSUSB_SIFSLV_V1_U3PHYA;
808*4882a593Smuzhiyun 		break;
809*4882a593Smuzhiyun 	case PHY_TYPE_SATA:
810*4882a593Smuzhiyun 		u3_banks->phyd = instance->port_base + SSUSB_SIFSLV_V1_U3PHYD;
811*4882a593Smuzhiyun 		break;
812*4882a593Smuzhiyun 	default:
813*4882a593Smuzhiyun 		dev_err(tphy->dev, "incompatible PHY type\n");
814*4882a593Smuzhiyun 		return;
815*4882a593Smuzhiyun 	}
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun 
phy_v2_banks_init(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)818*4882a593Smuzhiyun static void phy_v2_banks_init(struct mtk_tphy *tphy,
819*4882a593Smuzhiyun 			      struct mtk_phy_instance *instance)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	struct u2phy_banks *u2_banks = &instance->u2_banks;
822*4882a593Smuzhiyun 	struct u3phy_banks *u3_banks = &instance->u3_banks;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	switch (instance->type) {
825*4882a593Smuzhiyun 	case PHY_TYPE_USB2:
826*4882a593Smuzhiyun 		u2_banks->misc = instance->port_base + SSUSB_SIFSLV_V2_MISC;
827*4882a593Smuzhiyun 		u2_banks->fmreg = instance->port_base + SSUSB_SIFSLV_V2_U2FREQ;
828*4882a593Smuzhiyun 		u2_banks->com = instance->port_base + SSUSB_SIFSLV_V2_U2PHY_COM;
829*4882a593Smuzhiyun 		break;
830*4882a593Smuzhiyun 	case PHY_TYPE_USB3:
831*4882a593Smuzhiyun 	case PHY_TYPE_PCIE:
832*4882a593Smuzhiyun 		u3_banks->spllc = instance->port_base + SSUSB_SIFSLV_V2_SPLLC;
833*4882a593Smuzhiyun 		u3_banks->chip = instance->port_base + SSUSB_SIFSLV_V2_CHIP;
834*4882a593Smuzhiyun 		u3_banks->phyd = instance->port_base + SSUSB_SIFSLV_V2_U3PHYD;
835*4882a593Smuzhiyun 		u3_banks->phya = instance->port_base + SSUSB_SIFSLV_V2_U3PHYA;
836*4882a593Smuzhiyun 		break;
837*4882a593Smuzhiyun 	default:
838*4882a593Smuzhiyun 		dev_err(tphy->dev, "incompatible PHY type\n");
839*4882a593Smuzhiyun 		return;
840*4882a593Smuzhiyun 	}
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
phy_parse_property(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)843*4882a593Smuzhiyun static void phy_parse_property(struct mtk_tphy *tphy,
844*4882a593Smuzhiyun 				struct mtk_phy_instance *instance)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	struct device *dev = &instance->phy->dev;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	if (instance->type != PHY_TYPE_USB2)
849*4882a593Smuzhiyun 		return;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	instance->bc12_en = device_property_read_bool(dev, "mediatek,bc12");
852*4882a593Smuzhiyun 	device_property_read_u32(dev, "mediatek,eye-src",
853*4882a593Smuzhiyun 				 &instance->eye_src);
854*4882a593Smuzhiyun 	device_property_read_u32(dev, "mediatek,eye-vrt",
855*4882a593Smuzhiyun 				 &instance->eye_vrt);
856*4882a593Smuzhiyun 	device_property_read_u32(dev, "mediatek,eye-term",
857*4882a593Smuzhiyun 				 &instance->eye_term);
858*4882a593Smuzhiyun 	device_property_read_u32(dev, "mediatek,intr",
859*4882a593Smuzhiyun 				 &instance->intr);
860*4882a593Smuzhiyun 	device_property_read_u32(dev, "mediatek,discth",
861*4882a593Smuzhiyun 				 &instance->discth);
862*4882a593Smuzhiyun 	dev_dbg(dev, "bc12:%d, src:%d, vrt:%d, term:%d, intr:%d, disc:%d\n",
863*4882a593Smuzhiyun 		instance->bc12_en, instance->eye_src,
864*4882a593Smuzhiyun 		instance->eye_vrt, instance->eye_term,
865*4882a593Smuzhiyun 		instance->intr, instance->discth);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun 
u2_phy_props_set(struct mtk_tphy * tphy,struct mtk_phy_instance * instance)868*4882a593Smuzhiyun static void u2_phy_props_set(struct mtk_tphy *tphy,
869*4882a593Smuzhiyun 			     struct mtk_phy_instance *instance)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	struct u2phy_banks *u2_banks = &instance->u2_banks;
872*4882a593Smuzhiyun 	void __iomem *com = u2_banks->com;
873*4882a593Smuzhiyun 	u32 tmp;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	if (instance->bc12_en) {
876*4882a593Smuzhiyun 		tmp = readl(com + U3P_U2PHYBC12C);
877*4882a593Smuzhiyun 		tmp |= P2C_RG_CHGDT_EN;	/* BC1.2 path Enable */
878*4882a593Smuzhiyun 		writel(tmp, com + U3P_U2PHYBC12C);
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	if (instance->eye_src) {
882*4882a593Smuzhiyun 		tmp = readl(com + U3P_USBPHYACR5);
883*4882a593Smuzhiyun 		tmp &= ~PA5_RG_U2_HSTX_SRCTRL;
884*4882a593Smuzhiyun 		tmp |= PA5_RG_U2_HSTX_SRCTRL_VAL(instance->eye_src);
885*4882a593Smuzhiyun 		writel(tmp, com + U3P_USBPHYACR5);
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	if (instance->eye_vrt) {
889*4882a593Smuzhiyun 		tmp = readl(com + U3P_USBPHYACR1);
890*4882a593Smuzhiyun 		tmp &= ~PA1_RG_VRT_SEL;
891*4882a593Smuzhiyun 		tmp |= PA1_RG_VRT_SEL_VAL(instance->eye_vrt);
892*4882a593Smuzhiyun 		writel(tmp, com + U3P_USBPHYACR1);
893*4882a593Smuzhiyun 	}
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	if (instance->eye_term) {
896*4882a593Smuzhiyun 		tmp = readl(com + U3P_USBPHYACR1);
897*4882a593Smuzhiyun 		tmp &= ~PA1_RG_TERM_SEL;
898*4882a593Smuzhiyun 		tmp |= PA1_RG_TERM_SEL_VAL(instance->eye_term);
899*4882a593Smuzhiyun 		writel(tmp, com + U3P_USBPHYACR1);
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	if (instance->intr) {
903*4882a593Smuzhiyun 		tmp = readl(com + U3P_USBPHYACR1);
904*4882a593Smuzhiyun 		tmp &= ~PA1_RG_INTR_CAL;
905*4882a593Smuzhiyun 		tmp |= PA1_RG_INTR_CAL_VAL(instance->intr);
906*4882a593Smuzhiyun 		writel(tmp, com + U3P_USBPHYACR1);
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	if (instance->discth) {
910*4882a593Smuzhiyun 		tmp = readl(com + U3P_USBPHYACR6);
911*4882a593Smuzhiyun 		tmp &= ~PA6_RG_U2_DISCTH;
912*4882a593Smuzhiyun 		tmp |= PA6_RG_U2_DISCTH_VAL(instance->discth);
913*4882a593Smuzhiyun 		writel(tmp, com + U3P_USBPHYACR6);
914*4882a593Smuzhiyun 	}
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun 
mtk_phy_init(struct phy * phy)917*4882a593Smuzhiyun static int mtk_phy_init(struct phy *phy)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	struct mtk_phy_instance *instance = phy_get_drvdata(phy);
920*4882a593Smuzhiyun 	struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
921*4882a593Smuzhiyun 	int ret;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	ret = clk_prepare_enable(instance->ref_clk);
924*4882a593Smuzhiyun 	if (ret) {
925*4882a593Smuzhiyun 		dev_err(tphy->dev, "failed to enable ref_clk\n");
926*4882a593Smuzhiyun 		return ret;
927*4882a593Smuzhiyun 	}
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	ret = clk_prepare_enable(instance->da_ref_clk);
930*4882a593Smuzhiyun 	if (ret) {
931*4882a593Smuzhiyun 		dev_err(tphy->dev, "failed to enable da_ref\n");
932*4882a593Smuzhiyun 		clk_disable_unprepare(instance->ref_clk);
933*4882a593Smuzhiyun 		return ret;
934*4882a593Smuzhiyun 	}
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	switch (instance->type) {
937*4882a593Smuzhiyun 	case PHY_TYPE_USB2:
938*4882a593Smuzhiyun 		u2_phy_instance_init(tphy, instance);
939*4882a593Smuzhiyun 		u2_phy_props_set(tphy, instance);
940*4882a593Smuzhiyun 		break;
941*4882a593Smuzhiyun 	case PHY_TYPE_USB3:
942*4882a593Smuzhiyun 		u3_phy_instance_init(tphy, instance);
943*4882a593Smuzhiyun 		break;
944*4882a593Smuzhiyun 	case PHY_TYPE_PCIE:
945*4882a593Smuzhiyun 		pcie_phy_instance_init(tphy, instance);
946*4882a593Smuzhiyun 		break;
947*4882a593Smuzhiyun 	case PHY_TYPE_SATA:
948*4882a593Smuzhiyun 		sata_phy_instance_init(tphy, instance);
949*4882a593Smuzhiyun 		break;
950*4882a593Smuzhiyun 	default:
951*4882a593Smuzhiyun 		dev_err(tphy->dev, "incompatible PHY type\n");
952*4882a593Smuzhiyun 		clk_disable_unprepare(instance->ref_clk);
953*4882a593Smuzhiyun 		clk_disable_unprepare(instance->da_ref_clk);
954*4882a593Smuzhiyun 		return -EINVAL;
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	return 0;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
mtk_phy_power_on(struct phy * phy)960*4882a593Smuzhiyun static int mtk_phy_power_on(struct phy *phy)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	struct mtk_phy_instance *instance = phy_get_drvdata(phy);
963*4882a593Smuzhiyun 	struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	if (instance->type == PHY_TYPE_USB2) {
966*4882a593Smuzhiyun 		u2_phy_instance_power_on(tphy, instance);
967*4882a593Smuzhiyun 		hs_slew_rate_calibrate(tphy, instance);
968*4882a593Smuzhiyun 	} else if (instance->type == PHY_TYPE_PCIE) {
969*4882a593Smuzhiyun 		pcie_phy_instance_power_on(tphy, instance);
970*4882a593Smuzhiyun 	}
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	return 0;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun 
mtk_phy_power_off(struct phy * phy)975*4882a593Smuzhiyun static int mtk_phy_power_off(struct phy *phy)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	struct mtk_phy_instance *instance = phy_get_drvdata(phy);
978*4882a593Smuzhiyun 	struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	if (instance->type == PHY_TYPE_USB2)
981*4882a593Smuzhiyun 		u2_phy_instance_power_off(tphy, instance);
982*4882a593Smuzhiyun 	else if (instance->type == PHY_TYPE_PCIE)
983*4882a593Smuzhiyun 		pcie_phy_instance_power_off(tphy, instance);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	return 0;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
mtk_phy_exit(struct phy * phy)988*4882a593Smuzhiyun static int mtk_phy_exit(struct phy *phy)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun 	struct mtk_phy_instance *instance = phy_get_drvdata(phy);
991*4882a593Smuzhiyun 	struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	if (instance->type == PHY_TYPE_USB2)
994*4882a593Smuzhiyun 		u2_phy_instance_exit(tphy, instance);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	clk_disable_unprepare(instance->ref_clk);
997*4882a593Smuzhiyun 	clk_disable_unprepare(instance->da_ref_clk);
998*4882a593Smuzhiyun 	return 0;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun 
mtk_phy_set_mode(struct phy * phy,enum phy_mode mode,int submode)1001*4882a593Smuzhiyun static int mtk_phy_set_mode(struct phy *phy, enum phy_mode mode, int submode)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun 	struct mtk_phy_instance *instance = phy_get_drvdata(phy);
1004*4882a593Smuzhiyun 	struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	if (instance->type == PHY_TYPE_USB2)
1007*4882a593Smuzhiyun 		u2_phy_instance_set_mode(tphy, instance, mode);
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	return 0;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun 
mtk_phy_xlate(struct device * dev,struct of_phandle_args * args)1012*4882a593Smuzhiyun static struct phy *mtk_phy_xlate(struct device *dev,
1013*4882a593Smuzhiyun 					struct of_phandle_args *args)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun 	struct mtk_tphy *tphy = dev_get_drvdata(dev);
1016*4882a593Smuzhiyun 	struct mtk_phy_instance *instance = NULL;
1017*4882a593Smuzhiyun 	struct device_node *phy_np = args->np;
1018*4882a593Smuzhiyun 	int index;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	if (args->args_count != 1) {
1021*4882a593Smuzhiyun 		dev_err(dev, "invalid number of cells in 'phy' property\n");
1022*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1023*4882a593Smuzhiyun 	}
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	for (index = 0; index < tphy->nphys; index++)
1026*4882a593Smuzhiyun 		if (phy_np == tphy->phys[index]->phy->dev.of_node) {
1027*4882a593Smuzhiyun 			instance = tphy->phys[index];
1028*4882a593Smuzhiyun 			break;
1029*4882a593Smuzhiyun 		}
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	if (!instance) {
1032*4882a593Smuzhiyun 		dev_err(dev, "failed to find appropriate phy\n");
1033*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	instance->type = args->args[0];
1037*4882a593Smuzhiyun 	if (!(instance->type == PHY_TYPE_USB2 ||
1038*4882a593Smuzhiyun 	      instance->type == PHY_TYPE_USB3 ||
1039*4882a593Smuzhiyun 	      instance->type == PHY_TYPE_PCIE ||
1040*4882a593Smuzhiyun 	      instance->type == PHY_TYPE_SATA)) {
1041*4882a593Smuzhiyun 		dev_err(dev, "unsupported device type: %d\n", instance->type);
1042*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1043*4882a593Smuzhiyun 	}
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	if (tphy->pdata->version == MTK_PHY_V1) {
1046*4882a593Smuzhiyun 		phy_v1_banks_init(tphy, instance);
1047*4882a593Smuzhiyun 	} else if (tphy->pdata->version == MTK_PHY_V2) {
1048*4882a593Smuzhiyun 		phy_v2_banks_init(tphy, instance);
1049*4882a593Smuzhiyun 	} else {
1050*4882a593Smuzhiyun 		dev_err(dev, "phy version is not supported\n");
1051*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	phy_parse_property(tphy, instance);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	return instance->phy;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun static const struct phy_ops mtk_tphy_ops = {
1060*4882a593Smuzhiyun 	.init		= mtk_phy_init,
1061*4882a593Smuzhiyun 	.exit		= mtk_phy_exit,
1062*4882a593Smuzhiyun 	.power_on	= mtk_phy_power_on,
1063*4882a593Smuzhiyun 	.power_off	= mtk_phy_power_off,
1064*4882a593Smuzhiyun 	.set_mode	= mtk_phy_set_mode,
1065*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun static const struct mtk_phy_pdata tphy_v1_pdata = {
1069*4882a593Smuzhiyun 	.avoid_rx_sen_degradation = false,
1070*4882a593Smuzhiyun 	.version = MTK_PHY_V1,
1071*4882a593Smuzhiyun };
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun static const struct mtk_phy_pdata tphy_v2_pdata = {
1074*4882a593Smuzhiyun 	.avoid_rx_sen_degradation = false,
1075*4882a593Smuzhiyun 	.version = MTK_PHY_V2,
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun static const struct mtk_phy_pdata mt8173_pdata = {
1079*4882a593Smuzhiyun 	.avoid_rx_sen_degradation = true,
1080*4882a593Smuzhiyun 	.version = MTK_PHY_V1,
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun static const struct of_device_id mtk_tphy_id_table[] = {
1084*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt2701-u3phy", .data = &tphy_v1_pdata },
1085*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt2712-u3phy", .data = &tphy_v2_pdata },
1086*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8173-u3phy", .data = &mt8173_pdata },
1087*4882a593Smuzhiyun 	{ .compatible = "mediatek,generic-tphy-v1", .data = &tphy_v1_pdata },
1088*4882a593Smuzhiyun 	{ .compatible = "mediatek,generic-tphy-v2", .data = &tphy_v2_pdata },
1089*4882a593Smuzhiyun 	{ },
1090*4882a593Smuzhiyun };
1091*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mtk_tphy_id_table);
1092*4882a593Smuzhiyun 
mtk_tphy_probe(struct platform_device * pdev)1093*4882a593Smuzhiyun static int mtk_tphy_probe(struct platform_device *pdev)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1096*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1097*4882a593Smuzhiyun 	struct device_node *child_np;
1098*4882a593Smuzhiyun 	struct phy_provider *provider;
1099*4882a593Smuzhiyun 	struct resource *sif_res;
1100*4882a593Smuzhiyun 	struct mtk_tphy *tphy;
1101*4882a593Smuzhiyun 	struct resource res;
1102*4882a593Smuzhiyun 	int port, retval;
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	tphy = devm_kzalloc(dev, sizeof(*tphy), GFP_KERNEL);
1105*4882a593Smuzhiyun 	if (!tphy)
1106*4882a593Smuzhiyun 		return -ENOMEM;
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	tphy->pdata = of_device_get_match_data(dev);
1109*4882a593Smuzhiyun 	if (!tphy->pdata)
1110*4882a593Smuzhiyun 		return -EINVAL;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	tphy->nphys = of_get_child_count(np);
1113*4882a593Smuzhiyun 	tphy->phys = devm_kcalloc(dev, tphy->nphys,
1114*4882a593Smuzhiyun 				       sizeof(*tphy->phys), GFP_KERNEL);
1115*4882a593Smuzhiyun 	if (!tphy->phys)
1116*4882a593Smuzhiyun 		return -ENOMEM;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	tphy->dev = dev;
1119*4882a593Smuzhiyun 	platform_set_drvdata(pdev, tphy);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	sif_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1122*4882a593Smuzhiyun 	/* SATA phy of V1 needn't it if not shared with PCIe or USB */
1123*4882a593Smuzhiyun 	if (sif_res && tphy->pdata->version == MTK_PHY_V1) {
1124*4882a593Smuzhiyun 		/* get banks shared by multiple phys */
1125*4882a593Smuzhiyun 		tphy->sif_base = devm_ioremap_resource(dev, sif_res);
1126*4882a593Smuzhiyun 		if (IS_ERR(tphy->sif_base)) {
1127*4882a593Smuzhiyun 			dev_err(dev, "failed to remap sif regs\n");
1128*4882a593Smuzhiyun 			return PTR_ERR(tphy->sif_base);
1129*4882a593Smuzhiyun 		}
1130*4882a593Smuzhiyun 	}
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	tphy->src_ref_clk = U3P_REF_CLK;
1133*4882a593Smuzhiyun 	tphy->src_coef = U3P_SLEW_RATE_COEF;
1134*4882a593Smuzhiyun 	/* update parameters of slew rate calibrate if exist */
1135*4882a593Smuzhiyun 	device_property_read_u32(dev, "mediatek,src-ref-clk-mhz",
1136*4882a593Smuzhiyun 		&tphy->src_ref_clk);
1137*4882a593Smuzhiyun 	device_property_read_u32(dev, "mediatek,src-coef", &tphy->src_coef);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	port = 0;
1140*4882a593Smuzhiyun 	for_each_child_of_node(np, child_np) {
1141*4882a593Smuzhiyun 		struct mtk_phy_instance *instance;
1142*4882a593Smuzhiyun 		struct phy *phy;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 		instance = devm_kzalloc(dev, sizeof(*instance), GFP_KERNEL);
1145*4882a593Smuzhiyun 		if (!instance) {
1146*4882a593Smuzhiyun 			retval = -ENOMEM;
1147*4882a593Smuzhiyun 			goto put_child;
1148*4882a593Smuzhiyun 		}
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 		tphy->phys[port] = instance;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 		phy = devm_phy_create(dev, child_np, &mtk_tphy_ops);
1153*4882a593Smuzhiyun 		if (IS_ERR(phy)) {
1154*4882a593Smuzhiyun 			dev_err(dev, "failed to create phy\n");
1155*4882a593Smuzhiyun 			retval = PTR_ERR(phy);
1156*4882a593Smuzhiyun 			goto put_child;
1157*4882a593Smuzhiyun 		}
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 		retval = of_address_to_resource(child_np, 0, &res);
1160*4882a593Smuzhiyun 		if (retval) {
1161*4882a593Smuzhiyun 			dev_err(dev, "failed to get address resource(id-%d)\n",
1162*4882a593Smuzhiyun 				port);
1163*4882a593Smuzhiyun 			goto put_child;
1164*4882a593Smuzhiyun 		}
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 		instance->port_base = devm_ioremap_resource(&phy->dev, &res);
1167*4882a593Smuzhiyun 		if (IS_ERR(instance->port_base)) {
1168*4882a593Smuzhiyun 			dev_err(dev, "failed to remap phy regs\n");
1169*4882a593Smuzhiyun 			retval = PTR_ERR(instance->port_base);
1170*4882a593Smuzhiyun 			goto put_child;
1171*4882a593Smuzhiyun 		}
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 		instance->phy = phy;
1174*4882a593Smuzhiyun 		instance->index = port;
1175*4882a593Smuzhiyun 		phy_set_drvdata(phy, instance);
1176*4882a593Smuzhiyun 		port++;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 		instance->ref_clk = devm_clk_get_optional(&phy->dev, "ref");
1179*4882a593Smuzhiyun 		if (IS_ERR(instance->ref_clk)) {
1180*4882a593Smuzhiyun 			dev_err(dev, "failed to get ref_clk(id-%d)\n", port);
1181*4882a593Smuzhiyun 			retval = PTR_ERR(instance->ref_clk);
1182*4882a593Smuzhiyun 			goto put_child;
1183*4882a593Smuzhiyun 		}
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 		instance->da_ref_clk =
1186*4882a593Smuzhiyun 			devm_clk_get_optional(&phy->dev, "da_ref");
1187*4882a593Smuzhiyun 		if (IS_ERR(instance->da_ref_clk)) {
1188*4882a593Smuzhiyun 			dev_err(dev, "failed to get da_ref_clk(id-%d)\n", port);
1189*4882a593Smuzhiyun 			retval = PTR_ERR(instance->da_ref_clk);
1190*4882a593Smuzhiyun 			goto put_child;
1191*4882a593Smuzhiyun 		}
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	provider = devm_of_phy_provider_register(dev, mtk_phy_xlate);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(provider);
1197*4882a593Smuzhiyun put_child:
1198*4882a593Smuzhiyun 	of_node_put(child_np);
1199*4882a593Smuzhiyun 	return retval;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun static struct platform_driver mtk_tphy_driver = {
1203*4882a593Smuzhiyun 	.probe		= mtk_tphy_probe,
1204*4882a593Smuzhiyun 	.driver		= {
1205*4882a593Smuzhiyun 		.name	= "mtk-tphy",
1206*4882a593Smuzhiyun 		.of_match_table = mtk_tphy_id_table,
1207*4882a593Smuzhiyun 	},
1208*4882a593Smuzhiyun };
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun module_platform_driver(mtk_tphy_driver);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun MODULE_AUTHOR("Chunfeng Yun <chunfeng.yun@mediatek.com>");
1213*4882a593Smuzhiyun MODULE_DESCRIPTION("MediaTek T-PHY driver");
1214*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1215