xref: /OK3568_Linux_fs/kernel/drivers/phy/mediatek/phy-mtk-hdmi-mt8173.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Jie Qiu <jie.qiu@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include "phy-mtk-hdmi.h"
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define HDMI_CON0		0x00
10*4882a593Smuzhiyun #define RG_HDMITX_PLL_EN		BIT(31)
11*4882a593Smuzhiyun #define RG_HDMITX_PLL_FBKDIV		(0x7f << 24)
12*4882a593Smuzhiyun #define PLL_FBKDIV_SHIFT		24
13*4882a593Smuzhiyun #define RG_HDMITX_PLL_FBKSEL		(0x3 << 22)
14*4882a593Smuzhiyun #define PLL_FBKSEL_SHIFT		22
15*4882a593Smuzhiyun #define RG_HDMITX_PLL_PREDIV		(0x3 << 20)
16*4882a593Smuzhiyun #define PREDIV_SHIFT			20
17*4882a593Smuzhiyun #define RG_HDMITX_PLL_POSDIV		(0x3 << 18)
18*4882a593Smuzhiyun #define POSDIV_SHIFT			18
19*4882a593Smuzhiyun #define RG_HDMITX_PLL_RST_DLY		(0x3 << 16)
20*4882a593Smuzhiyun #define RG_HDMITX_PLL_IR		(0xf << 12)
21*4882a593Smuzhiyun #define PLL_IR_SHIFT			12
22*4882a593Smuzhiyun #define RG_HDMITX_PLL_IC		(0xf << 8)
23*4882a593Smuzhiyun #define PLL_IC_SHIFT			8
24*4882a593Smuzhiyun #define RG_HDMITX_PLL_BP		(0xf << 4)
25*4882a593Smuzhiyun #define PLL_BP_SHIFT			4
26*4882a593Smuzhiyun #define RG_HDMITX_PLL_BR		(0x3 << 2)
27*4882a593Smuzhiyun #define PLL_BR_SHIFT			2
28*4882a593Smuzhiyun #define RG_HDMITX_PLL_BC		(0x3 << 0)
29*4882a593Smuzhiyun #define PLL_BC_SHIFT			0
30*4882a593Smuzhiyun #define HDMI_CON1		0x04
31*4882a593Smuzhiyun #define RG_HDMITX_PLL_DIVEN		(0x7 << 29)
32*4882a593Smuzhiyun #define PLL_DIVEN_SHIFT			29
33*4882a593Smuzhiyun #define RG_HDMITX_PLL_AUTOK_EN		BIT(28)
34*4882a593Smuzhiyun #define RG_HDMITX_PLL_AUTOK_KF		(0x3 << 26)
35*4882a593Smuzhiyun #define RG_HDMITX_PLL_AUTOK_KS		(0x3 << 24)
36*4882a593Smuzhiyun #define RG_HDMITX_PLL_AUTOK_LOAD	BIT(23)
37*4882a593Smuzhiyun #define RG_HDMITX_PLL_BAND		(0x3f << 16)
38*4882a593Smuzhiyun #define RG_HDMITX_PLL_REF_SEL		BIT(15)
39*4882a593Smuzhiyun #define RG_HDMITX_PLL_BIAS_EN		BIT(14)
40*4882a593Smuzhiyun #define RG_HDMITX_PLL_BIAS_LPF_EN	BIT(13)
41*4882a593Smuzhiyun #define RG_HDMITX_PLL_TXDIV_EN		BIT(12)
42*4882a593Smuzhiyun #define RG_HDMITX_PLL_TXDIV		(0x3 << 10)
43*4882a593Smuzhiyun #define PLL_TXDIV_SHIFT			10
44*4882a593Smuzhiyun #define RG_HDMITX_PLL_LVROD_EN		BIT(9)
45*4882a593Smuzhiyun #define RG_HDMITX_PLL_MONVC_EN		BIT(8)
46*4882a593Smuzhiyun #define RG_HDMITX_PLL_MONCK_EN		BIT(7)
47*4882a593Smuzhiyun #define RG_HDMITX_PLL_MONREF_EN		BIT(6)
48*4882a593Smuzhiyun #define RG_HDMITX_PLL_TST_EN		BIT(5)
49*4882a593Smuzhiyun #define RG_HDMITX_PLL_TST_CK_EN		BIT(4)
50*4882a593Smuzhiyun #define RG_HDMITX_PLL_TST_SEL		(0xf << 0)
51*4882a593Smuzhiyun #define HDMI_CON2		0x08
52*4882a593Smuzhiyun #define RGS_HDMITX_PLL_AUTOK_BAND	(0x7f << 8)
53*4882a593Smuzhiyun #define RGS_HDMITX_PLL_AUTOK_FAIL	BIT(1)
54*4882a593Smuzhiyun #define RG_HDMITX_EN_TX_CKLDO		BIT(0)
55*4882a593Smuzhiyun #define HDMI_CON3		0x0c
56*4882a593Smuzhiyun #define RG_HDMITX_SER_EN		(0xf << 28)
57*4882a593Smuzhiyun #define RG_HDMITX_PRD_EN		(0xf << 24)
58*4882a593Smuzhiyun #define RG_HDMITX_PRD_IMP_EN		(0xf << 20)
59*4882a593Smuzhiyun #define RG_HDMITX_DRV_EN		(0xf << 16)
60*4882a593Smuzhiyun #define RG_HDMITX_DRV_IMP_EN		(0xf << 12)
61*4882a593Smuzhiyun #define DRV_IMP_EN_SHIFT		12
62*4882a593Smuzhiyun #define RG_HDMITX_MHLCK_FORCE		BIT(10)
63*4882a593Smuzhiyun #define RG_HDMITX_MHLCK_PPIX_EN		BIT(9)
64*4882a593Smuzhiyun #define RG_HDMITX_MHLCK_EN		BIT(8)
65*4882a593Smuzhiyun #define RG_HDMITX_SER_DIN_SEL		(0xf << 4)
66*4882a593Smuzhiyun #define RG_HDMITX_SER_5T1_BIST_EN	BIT(3)
67*4882a593Smuzhiyun #define RG_HDMITX_SER_BIST_TOG		BIT(2)
68*4882a593Smuzhiyun #define RG_HDMITX_SER_DIN_TOG		BIT(1)
69*4882a593Smuzhiyun #define RG_HDMITX_SER_CLKDIG_INV	BIT(0)
70*4882a593Smuzhiyun #define HDMI_CON4		0x10
71*4882a593Smuzhiyun #define RG_HDMITX_PRD_IBIAS_CLK		(0xf << 24)
72*4882a593Smuzhiyun #define RG_HDMITX_PRD_IBIAS_D2		(0xf << 16)
73*4882a593Smuzhiyun #define RG_HDMITX_PRD_IBIAS_D1		(0xf << 8)
74*4882a593Smuzhiyun #define RG_HDMITX_PRD_IBIAS_D0		(0xf << 0)
75*4882a593Smuzhiyun #define PRD_IBIAS_CLK_SHIFT		24
76*4882a593Smuzhiyun #define PRD_IBIAS_D2_SHIFT		16
77*4882a593Smuzhiyun #define PRD_IBIAS_D1_SHIFT		8
78*4882a593Smuzhiyun #define PRD_IBIAS_D0_SHIFT		0
79*4882a593Smuzhiyun #define HDMI_CON5		0x14
80*4882a593Smuzhiyun #define RG_HDMITX_DRV_IBIAS_CLK		(0x3f << 24)
81*4882a593Smuzhiyun #define RG_HDMITX_DRV_IBIAS_D2		(0x3f << 16)
82*4882a593Smuzhiyun #define RG_HDMITX_DRV_IBIAS_D1		(0x3f << 8)
83*4882a593Smuzhiyun #define RG_HDMITX_DRV_IBIAS_D0		(0x3f << 0)
84*4882a593Smuzhiyun #define DRV_IBIAS_CLK_SHIFT		24
85*4882a593Smuzhiyun #define DRV_IBIAS_D2_SHIFT		16
86*4882a593Smuzhiyun #define DRV_IBIAS_D1_SHIFT		8
87*4882a593Smuzhiyun #define DRV_IBIAS_D0_SHIFT		0
88*4882a593Smuzhiyun #define HDMI_CON6		0x18
89*4882a593Smuzhiyun #define RG_HDMITX_DRV_IMP_CLK		(0x3f << 24)
90*4882a593Smuzhiyun #define RG_HDMITX_DRV_IMP_D2		(0x3f << 16)
91*4882a593Smuzhiyun #define RG_HDMITX_DRV_IMP_D1		(0x3f << 8)
92*4882a593Smuzhiyun #define RG_HDMITX_DRV_IMP_D0		(0x3f << 0)
93*4882a593Smuzhiyun #define DRV_IMP_CLK_SHIFT		24
94*4882a593Smuzhiyun #define DRV_IMP_D2_SHIFT		16
95*4882a593Smuzhiyun #define DRV_IMP_D1_SHIFT		8
96*4882a593Smuzhiyun #define DRV_IMP_D0_SHIFT		0
97*4882a593Smuzhiyun #define HDMI_CON7		0x1c
98*4882a593Smuzhiyun #define RG_HDMITX_MHLCK_DRV_IBIAS	(0x1f << 27)
99*4882a593Smuzhiyun #define RG_HDMITX_SER_DIN		(0x3ff << 16)
100*4882a593Smuzhiyun #define RG_HDMITX_CHLDC_TST		(0xf << 12)
101*4882a593Smuzhiyun #define RG_HDMITX_CHLCK_TST		(0xf << 8)
102*4882a593Smuzhiyun #define RG_HDMITX_RESERVE		(0xff << 0)
103*4882a593Smuzhiyun #define HDMI_CON8		0x20
104*4882a593Smuzhiyun #define RGS_HDMITX_2T1_LEV		(0xf << 16)
105*4882a593Smuzhiyun #define RGS_HDMITX_2T1_EDG		(0xf << 12)
106*4882a593Smuzhiyun #define RGS_HDMITX_5T1_LEV		(0xf << 8)
107*4882a593Smuzhiyun #define RGS_HDMITX_5T1_EDG		(0xf << 4)
108*4882a593Smuzhiyun #define RGS_HDMITX_PLUG_TST		BIT(0)
109*4882a593Smuzhiyun 
mtk_hdmi_pll_prepare(struct clk_hw * hw)110*4882a593Smuzhiyun static int mtk_hdmi_pll_prepare(struct clk_hw *hw)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_AUTOK_EN);
115*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_PLL_POSDIV);
116*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON3, RG_HDMITX_MHLCK_EN);
117*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_BIAS_EN);
118*4882a593Smuzhiyun 	usleep_range(100, 150);
119*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_PLL_EN);
120*4882a593Smuzhiyun 	usleep_range(100, 150);
121*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_BIAS_LPF_EN);
122*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_TXDIV_EN);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
mtk_hdmi_pll_unprepare(struct clk_hw * hw)127*4882a593Smuzhiyun static void mtk_hdmi_pll_unprepare(struct clk_hw *hw)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_TXDIV_EN);
132*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_BIAS_LPF_EN);
133*4882a593Smuzhiyun 	usleep_range(100, 150);
134*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_PLL_EN);
135*4882a593Smuzhiyun 	usleep_range(100, 150);
136*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_BIAS_EN);
137*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_PLL_POSDIV);
138*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_AUTOK_EN);
139*4882a593Smuzhiyun 	usleep_range(100, 150);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
mtk_hdmi_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)142*4882a593Smuzhiyun static long mtk_hdmi_pll_round_rate(struct clk_hw *hw, unsigned long rate,
143*4882a593Smuzhiyun 				    unsigned long *parent_rate)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	hdmi_phy->pll_rate = rate;
148*4882a593Smuzhiyun 	if (rate <= 74250000)
149*4882a593Smuzhiyun 		*parent_rate = rate;
150*4882a593Smuzhiyun 	else
151*4882a593Smuzhiyun 		*parent_rate = rate / 2;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	return rate;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
mtk_hdmi_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)156*4882a593Smuzhiyun static int mtk_hdmi_pll_set_rate(struct clk_hw *hw, unsigned long rate,
157*4882a593Smuzhiyun 				 unsigned long parent_rate)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw);
160*4882a593Smuzhiyun 	unsigned int pre_div;
161*4882a593Smuzhiyun 	unsigned int div;
162*4882a593Smuzhiyun 	unsigned int pre_ibias;
163*4882a593Smuzhiyun 	unsigned int hdmi_ibias;
164*4882a593Smuzhiyun 	unsigned int imp_en;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	dev_dbg(hdmi_phy->dev, "%s: %lu Hz, parent: %lu Hz\n", __func__,
167*4882a593Smuzhiyun 		rate, parent_rate);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (rate <= 27000000) {
170*4882a593Smuzhiyun 		pre_div = 0;
171*4882a593Smuzhiyun 		div = 3;
172*4882a593Smuzhiyun 	} else if (rate <= 74250000) {
173*4882a593Smuzhiyun 		pre_div = 1;
174*4882a593Smuzhiyun 		div = 2;
175*4882a593Smuzhiyun 	} else {
176*4882a593Smuzhiyun 		pre_div = 1;
177*4882a593Smuzhiyun 		div = 1;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON0,
181*4882a593Smuzhiyun 			  (pre_div << PREDIV_SHIFT), RG_HDMITX_PLL_PREDIV);
182*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_PLL_POSDIV);
183*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON0,
184*4882a593Smuzhiyun 			  (0x1 << PLL_IC_SHIFT) | (0x1 << PLL_IR_SHIFT),
185*4882a593Smuzhiyun 			  RG_HDMITX_PLL_IC | RG_HDMITX_PLL_IR);
186*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON1,
187*4882a593Smuzhiyun 			  (div << PLL_TXDIV_SHIFT), RG_HDMITX_PLL_TXDIV);
188*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON0,
189*4882a593Smuzhiyun 			  (0x1 << PLL_FBKSEL_SHIFT) | (19 << PLL_FBKDIV_SHIFT),
190*4882a593Smuzhiyun 			  RG_HDMITX_PLL_FBKSEL | RG_HDMITX_PLL_FBKDIV);
191*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON1,
192*4882a593Smuzhiyun 			  (0x2 << PLL_DIVEN_SHIFT), RG_HDMITX_PLL_DIVEN);
193*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON0,
194*4882a593Smuzhiyun 			  (0xc << PLL_BP_SHIFT) | (0x2 << PLL_BC_SHIFT) |
195*4882a593Smuzhiyun 			  (0x1 << PLL_BR_SHIFT),
196*4882a593Smuzhiyun 			  RG_HDMITX_PLL_BP | RG_HDMITX_PLL_BC |
197*4882a593Smuzhiyun 			  RG_HDMITX_PLL_BR);
198*4882a593Smuzhiyun 	if (rate < 165000000) {
199*4882a593Smuzhiyun 		mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON3,
200*4882a593Smuzhiyun 					RG_HDMITX_PRD_IMP_EN);
201*4882a593Smuzhiyun 		pre_ibias = 0x3;
202*4882a593Smuzhiyun 		imp_en = 0x0;
203*4882a593Smuzhiyun 		hdmi_ibias = hdmi_phy->ibias;
204*4882a593Smuzhiyun 	} else {
205*4882a593Smuzhiyun 		mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON3,
206*4882a593Smuzhiyun 				      RG_HDMITX_PRD_IMP_EN);
207*4882a593Smuzhiyun 		pre_ibias = 0x6;
208*4882a593Smuzhiyun 		imp_en = 0xf;
209*4882a593Smuzhiyun 		hdmi_ibias = hdmi_phy->ibias_up;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON4,
212*4882a593Smuzhiyun 			  (pre_ibias << PRD_IBIAS_CLK_SHIFT) |
213*4882a593Smuzhiyun 			  (pre_ibias << PRD_IBIAS_D2_SHIFT) |
214*4882a593Smuzhiyun 			  (pre_ibias << PRD_IBIAS_D1_SHIFT) |
215*4882a593Smuzhiyun 			  (pre_ibias << PRD_IBIAS_D0_SHIFT),
216*4882a593Smuzhiyun 			  RG_HDMITX_PRD_IBIAS_CLK |
217*4882a593Smuzhiyun 			  RG_HDMITX_PRD_IBIAS_D2 |
218*4882a593Smuzhiyun 			  RG_HDMITX_PRD_IBIAS_D1 |
219*4882a593Smuzhiyun 			  RG_HDMITX_PRD_IBIAS_D0);
220*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON3,
221*4882a593Smuzhiyun 			  (imp_en << DRV_IMP_EN_SHIFT),
222*4882a593Smuzhiyun 			  RG_HDMITX_DRV_IMP_EN);
223*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON6,
224*4882a593Smuzhiyun 			  (hdmi_phy->drv_imp_clk << DRV_IMP_CLK_SHIFT) |
225*4882a593Smuzhiyun 			  (hdmi_phy->drv_imp_d2 << DRV_IMP_D2_SHIFT) |
226*4882a593Smuzhiyun 			  (hdmi_phy->drv_imp_d1 << DRV_IMP_D1_SHIFT) |
227*4882a593Smuzhiyun 			  (hdmi_phy->drv_imp_d0 << DRV_IMP_D0_SHIFT),
228*4882a593Smuzhiyun 			  RG_HDMITX_DRV_IMP_CLK | RG_HDMITX_DRV_IMP_D2 |
229*4882a593Smuzhiyun 			  RG_HDMITX_DRV_IMP_D1 | RG_HDMITX_DRV_IMP_D0);
230*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON5,
231*4882a593Smuzhiyun 			  (hdmi_ibias << DRV_IBIAS_CLK_SHIFT) |
232*4882a593Smuzhiyun 			  (hdmi_ibias << DRV_IBIAS_D2_SHIFT) |
233*4882a593Smuzhiyun 			  (hdmi_ibias << DRV_IBIAS_D1_SHIFT) |
234*4882a593Smuzhiyun 			  (hdmi_ibias << DRV_IBIAS_D0_SHIFT),
235*4882a593Smuzhiyun 			  RG_HDMITX_DRV_IBIAS_CLK |
236*4882a593Smuzhiyun 			  RG_HDMITX_DRV_IBIAS_D2 |
237*4882a593Smuzhiyun 			  RG_HDMITX_DRV_IBIAS_D1 |
238*4882a593Smuzhiyun 			  RG_HDMITX_DRV_IBIAS_D0);
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
mtk_hdmi_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)242*4882a593Smuzhiyun static unsigned long mtk_hdmi_pll_recalc_rate(struct clk_hw *hw,
243*4882a593Smuzhiyun 					      unsigned long parent_rate)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return hdmi_phy->pll_rate;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static const struct clk_ops mtk_hdmi_phy_pll_ops = {
251*4882a593Smuzhiyun 	.prepare = mtk_hdmi_pll_prepare,
252*4882a593Smuzhiyun 	.unprepare = mtk_hdmi_pll_unprepare,
253*4882a593Smuzhiyun 	.set_rate = mtk_hdmi_pll_set_rate,
254*4882a593Smuzhiyun 	.round_rate = mtk_hdmi_pll_round_rate,
255*4882a593Smuzhiyun 	.recalc_rate = mtk_hdmi_pll_recalc_rate,
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
mtk_hdmi_phy_enable_tmds(struct mtk_hdmi_phy * hdmi_phy)258*4882a593Smuzhiyun static void mtk_hdmi_phy_enable_tmds(struct mtk_hdmi_phy *hdmi_phy)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON3,
261*4882a593Smuzhiyun 			      RG_HDMITX_SER_EN | RG_HDMITX_PRD_EN |
262*4882a593Smuzhiyun 			      RG_HDMITX_DRV_EN);
263*4882a593Smuzhiyun 	usleep_range(100, 150);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
mtk_hdmi_phy_disable_tmds(struct mtk_hdmi_phy * hdmi_phy)266*4882a593Smuzhiyun static void mtk_hdmi_phy_disable_tmds(struct mtk_hdmi_phy *hdmi_phy)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON3,
269*4882a593Smuzhiyun 				RG_HDMITX_DRV_EN | RG_HDMITX_PRD_EN |
270*4882a593Smuzhiyun 				RG_HDMITX_SER_EN);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun struct mtk_hdmi_phy_conf mtk_hdmi_phy_8173_conf = {
274*4882a593Smuzhiyun 	.flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
275*4882a593Smuzhiyun 	.hdmi_phy_clk_ops = &mtk_hdmi_phy_pll_ops,
276*4882a593Smuzhiyun 	.hdmi_phy_enable_tmds = mtk_hdmi_phy_enable_tmds,
277*4882a593Smuzhiyun 	.hdmi_phy_disable_tmds = mtk_hdmi_phy_disable_tmds,
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun MODULE_AUTHOR("Jie Qiu <jie.qiu@mediatek.com>");
281*4882a593Smuzhiyun MODULE_DESCRIPTION("MediaTek MT8173 HDMI PHY Driver");
282*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
283