xref: /OK3568_Linux_fs/kernel/drivers/phy/mediatek/phy-mtk-hdmi-mt2701.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Chunhui Dai <chunhui.dai@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include "phy-mtk-hdmi.h"
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define HDMI_CON0	0x00
10*4882a593Smuzhiyun #define RG_HDMITX_DRV_IBIAS		0
11*4882a593Smuzhiyun #define RG_HDMITX_DRV_IBIAS_MASK	(0x3f << 0)
12*4882a593Smuzhiyun #define RG_HDMITX_EN_SER		12
13*4882a593Smuzhiyun #define RG_HDMITX_EN_SER_MASK		(0x0f << 12)
14*4882a593Smuzhiyun #define RG_HDMITX_EN_SLDO		16
15*4882a593Smuzhiyun #define RG_HDMITX_EN_SLDO_MASK		(0x0f << 16)
16*4882a593Smuzhiyun #define RG_HDMITX_EN_PRED		20
17*4882a593Smuzhiyun #define RG_HDMITX_EN_PRED_MASK		(0x0f << 20)
18*4882a593Smuzhiyun #define RG_HDMITX_EN_IMP		24
19*4882a593Smuzhiyun #define RG_HDMITX_EN_IMP_MASK		(0x0f << 24)
20*4882a593Smuzhiyun #define RG_HDMITX_EN_DRV		28
21*4882a593Smuzhiyun #define RG_HDMITX_EN_DRV_MASK		(0x0f << 28)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define HDMI_CON1	0x04
24*4882a593Smuzhiyun #define RG_HDMITX_PRED_IBIAS		18
25*4882a593Smuzhiyun #define RG_HDMITX_PRED_IBIAS_MASK	(0x0f << 18)
26*4882a593Smuzhiyun #define RG_HDMITX_PRED_IMP		(0x01 << 22)
27*4882a593Smuzhiyun #define RG_HDMITX_DRV_IMP		26
28*4882a593Smuzhiyun #define RG_HDMITX_DRV_IMP_MASK		(0x3f << 26)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define HDMI_CON2	0x08
31*4882a593Smuzhiyun #define RG_HDMITX_EN_TX_CKLDO		(0x01 << 0)
32*4882a593Smuzhiyun #define RG_HDMITX_EN_TX_POSDIV		(0x01 << 1)
33*4882a593Smuzhiyun #define RG_HDMITX_TX_POSDIV		3
34*4882a593Smuzhiyun #define RG_HDMITX_TX_POSDIV_MASK	(0x03 << 3)
35*4882a593Smuzhiyun #define RG_HDMITX_EN_MBIAS		(0x01 << 6)
36*4882a593Smuzhiyun #define RG_HDMITX_MBIAS_LPF_EN		(0x01 << 7)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define HDMI_CON4	0x10
39*4882a593Smuzhiyun #define RG_HDMITX_RESERVE_MASK		(0xffffffff << 0)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define HDMI_CON6	0x18
42*4882a593Smuzhiyun #define RG_HTPLL_BR			0
43*4882a593Smuzhiyun #define RG_HTPLL_BR_MASK		(0x03 << 0)
44*4882a593Smuzhiyun #define RG_HTPLL_BC			2
45*4882a593Smuzhiyun #define RG_HTPLL_BC_MASK		(0x03 << 2)
46*4882a593Smuzhiyun #define RG_HTPLL_BP			4
47*4882a593Smuzhiyun #define RG_HTPLL_BP_MASK		(0x0f << 4)
48*4882a593Smuzhiyun #define RG_HTPLL_IR			8
49*4882a593Smuzhiyun #define RG_HTPLL_IR_MASK		(0x0f << 8)
50*4882a593Smuzhiyun #define RG_HTPLL_IC			12
51*4882a593Smuzhiyun #define RG_HTPLL_IC_MASK		(0x0f << 12)
52*4882a593Smuzhiyun #define RG_HTPLL_POSDIV			16
53*4882a593Smuzhiyun #define RG_HTPLL_POSDIV_MASK		(0x03 << 16)
54*4882a593Smuzhiyun #define RG_HTPLL_PREDIV			18
55*4882a593Smuzhiyun #define RG_HTPLL_PREDIV_MASK		(0x03 << 18)
56*4882a593Smuzhiyun #define RG_HTPLL_FBKSEL			20
57*4882a593Smuzhiyun #define RG_HTPLL_FBKSEL_MASK		(0x03 << 20)
58*4882a593Smuzhiyun #define RG_HTPLL_RLH_EN			(0x01 << 22)
59*4882a593Smuzhiyun #define RG_HTPLL_FBKDIV			24
60*4882a593Smuzhiyun #define RG_HTPLL_FBKDIV_MASK		(0x7f << 24)
61*4882a593Smuzhiyun #define RG_HTPLL_EN			(0x01 << 31)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define HDMI_CON7	0x1c
64*4882a593Smuzhiyun #define RG_HTPLL_AUTOK_EN		(0x01 << 23)
65*4882a593Smuzhiyun #define RG_HTPLL_DIVEN			28
66*4882a593Smuzhiyun #define RG_HTPLL_DIVEN_MASK		(0x07 << 28)
67*4882a593Smuzhiyun 
mtk_hdmi_pll_prepare(struct clk_hw * hw)68*4882a593Smuzhiyun static int mtk_hdmi_pll_prepare(struct clk_hw *hw)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON7, RG_HTPLL_AUTOK_EN);
73*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_RLH_EN);
74*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_POSDIV_MASK);
75*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_EN_MBIAS);
76*4882a593Smuzhiyun 	usleep_range(80, 100);
77*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_EN);
78*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_EN_TX_CKLDO);
79*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_SLDO_MASK);
80*4882a593Smuzhiyun 	usleep_range(80, 100);
81*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_MBIAS_LPF_EN);
82*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_SER_MASK);
83*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_PRED_MASK);
84*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_DRV_MASK);
85*4882a593Smuzhiyun 	usleep_range(80, 100);
86*4882a593Smuzhiyun 	return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
mtk_hdmi_pll_unprepare(struct clk_hw * hw)89*4882a593Smuzhiyun static void mtk_hdmi_pll_unprepare(struct clk_hw *hw)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_DRV_MASK);
94*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_PRED_MASK);
95*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_SER_MASK);
96*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_MBIAS_LPF_EN);
97*4882a593Smuzhiyun 	usleep_range(80, 100);
98*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_SLDO_MASK);
99*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_EN_TX_CKLDO);
100*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_EN);
101*4882a593Smuzhiyun 	usleep_range(80, 100);
102*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_EN_MBIAS);
103*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_POSDIV_MASK);
104*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_RLH_EN);
105*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON7, RG_HTPLL_AUTOK_EN);
106*4882a593Smuzhiyun 	usleep_range(80, 100);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
mtk_hdmi_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)109*4882a593Smuzhiyun static long mtk_hdmi_pll_round_rate(struct clk_hw *hw, unsigned long rate,
110*4882a593Smuzhiyun 				    unsigned long *parent_rate)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	return rate;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
mtk_hdmi_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)115*4882a593Smuzhiyun static int mtk_hdmi_pll_set_rate(struct clk_hw *hw, unsigned long rate,
116*4882a593Smuzhiyun 				 unsigned long parent_rate)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw);
119*4882a593Smuzhiyun 	u32 pos_div;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (rate <= 64000000)
122*4882a593Smuzhiyun 		pos_div = 3;
123*4882a593Smuzhiyun 	else if (rate <= 128000000)
124*4882a593Smuzhiyun 		pos_div = 2;
125*4882a593Smuzhiyun 	else
126*4882a593Smuzhiyun 		pos_div = 1;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_PREDIV_MASK);
129*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_POSDIV_MASK);
130*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_EN_TX_POSDIV);
131*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON6, (0x1 << RG_HTPLL_IC),
132*4882a593Smuzhiyun 			  RG_HTPLL_IC_MASK);
133*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON6, (0x1 << RG_HTPLL_IR),
134*4882a593Smuzhiyun 			  RG_HTPLL_IR_MASK);
135*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON2, (pos_div << RG_HDMITX_TX_POSDIV),
136*4882a593Smuzhiyun 			  RG_HDMITX_TX_POSDIV_MASK);
137*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON6, (1 << RG_HTPLL_FBKSEL),
138*4882a593Smuzhiyun 			  RG_HTPLL_FBKSEL_MASK);
139*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON6, (19 << RG_HTPLL_FBKDIV),
140*4882a593Smuzhiyun 			  RG_HTPLL_FBKDIV_MASK);
141*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON7, (0x2 << RG_HTPLL_DIVEN),
142*4882a593Smuzhiyun 			  RG_HTPLL_DIVEN_MASK);
143*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON6, (0xc << RG_HTPLL_BP),
144*4882a593Smuzhiyun 			  RG_HTPLL_BP_MASK);
145*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON6, (0x2 << RG_HTPLL_BC),
146*4882a593Smuzhiyun 			  RG_HTPLL_BC_MASK);
147*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON6, (0x1 << RG_HTPLL_BR),
148*4882a593Smuzhiyun 			  RG_HTPLL_BR_MASK);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PRED_IMP);
151*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON1, (0x3 << RG_HDMITX_PRED_IBIAS),
152*4882a593Smuzhiyun 			  RG_HDMITX_PRED_IBIAS_MASK);
153*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_IMP_MASK);
154*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON1, (0x28 << RG_HDMITX_DRV_IMP),
155*4882a593Smuzhiyun 			  RG_HDMITX_DRV_IMP_MASK);
156*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON4, 0x28, RG_HDMITX_RESERVE_MASK);
157*4882a593Smuzhiyun 	mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON0, (0xa << RG_HDMITX_DRV_IBIAS),
158*4882a593Smuzhiyun 			  RG_HDMITX_DRV_IBIAS_MASK);
159*4882a593Smuzhiyun 	return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
mtk_hdmi_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)162*4882a593Smuzhiyun static unsigned long mtk_hdmi_pll_recalc_rate(struct clk_hw *hw,
163*4882a593Smuzhiyun 					      unsigned long parent_rate)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw);
166*4882a593Smuzhiyun 	unsigned long out_rate, val;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	val = (readl(hdmi_phy->regs + HDMI_CON6)
169*4882a593Smuzhiyun 	       & RG_HTPLL_PREDIV_MASK) >> RG_HTPLL_PREDIV;
170*4882a593Smuzhiyun 	switch (val) {
171*4882a593Smuzhiyun 	case 0x00:
172*4882a593Smuzhiyun 		out_rate = parent_rate;
173*4882a593Smuzhiyun 		break;
174*4882a593Smuzhiyun 	case 0x01:
175*4882a593Smuzhiyun 		out_rate = parent_rate / 2;
176*4882a593Smuzhiyun 		break;
177*4882a593Smuzhiyun 	default:
178*4882a593Smuzhiyun 		out_rate = parent_rate / 4;
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 	}
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	val = (readl(hdmi_phy->regs + HDMI_CON6)
183*4882a593Smuzhiyun 	       & RG_HTPLL_FBKDIV_MASK) >> RG_HTPLL_FBKDIV;
184*4882a593Smuzhiyun 	out_rate *= (val + 1) * 2;
185*4882a593Smuzhiyun 	val = (readl(hdmi_phy->regs + HDMI_CON2)
186*4882a593Smuzhiyun 	       & RG_HDMITX_TX_POSDIV_MASK);
187*4882a593Smuzhiyun 	out_rate >>= (val >> RG_HDMITX_TX_POSDIV);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (readl(hdmi_phy->regs + HDMI_CON2) & RG_HDMITX_EN_TX_POSDIV)
190*4882a593Smuzhiyun 		out_rate /= 5;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return out_rate;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun static const struct clk_ops mtk_hdmi_phy_pll_ops = {
196*4882a593Smuzhiyun 	.prepare = mtk_hdmi_pll_prepare,
197*4882a593Smuzhiyun 	.unprepare = mtk_hdmi_pll_unprepare,
198*4882a593Smuzhiyun 	.set_rate = mtk_hdmi_pll_set_rate,
199*4882a593Smuzhiyun 	.round_rate = mtk_hdmi_pll_round_rate,
200*4882a593Smuzhiyun 	.recalc_rate = mtk_hdmi_pll_recalc_rate,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
mtk_hdmi_phy_enable_tmds(struct mtk_hdmi_phy * hdmi_phy)203*4882a593Smuzhiyun static void mtk_hdmi_phy_enable_tmds(struct mtk_hdmi_phy *hdmi_phy)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON7, RG_HTPLL_AUTOK_EN);
206*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_RLH_EN);
207*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_POSDIV_MASK);
208*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_EN_MBIAS);
209*4882a593Smuzhiyun 	usleep_range(80, 100);
210*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_EN);
211*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_EN_TX_CKLDO);
212*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_SLDO_MASK);
213*4882a593Smuzhiyun 	usleep_range(80, 100);
214*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_MBIAS_LPF_EN);
215*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_SER_MASK);
216*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_PRED_MASK);
217*4882a593Smuzhiyun 	mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_DRV_MASK);
218*4882a593Smuzhiyun 	usleep_range(80, 100);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
mtk_hdmi_phy_disable_tmds(struct mtk_hdmi_phy * hdmi_phy)221*4882a593Smuzhiyun static void mtk_hdmi_phy_disable_tmds(struct mtk_hdmi_phy *hdmi_phy)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_DRV_MASK);
224*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_PRED_MASK);
225*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_SER_MASK);
226*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_MBIAS_LPF_EN);
227*4882a593Smuzhiyun 	usleep_range(80, 100);
228*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_EN_SLDO_MASK);
229*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_EN_TX_CKLDO);
230*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_EN);
231*4882a593Smuzhiyun 	usleep_range(80, 100);
232*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON2, RG_HDMITX_EN_MBIAS);
233*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_POSDIV_MASK);
234*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON6, RG_HTPLL_RLH_EN);
235*4882a593Smuzhiyun 	mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON7, RG_HTPLL_AUTOK_EN);
236*4882a593Smuzhiyun 	usleep_range(80, 100);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun struct mtk_hdmi_phy_conf mtk_hdmi_phy_2701_conf = {
240*4882a593Smuzhiyun 	.flags = CLK_SET_RATE_GATE,
241*4882a593Smuzhiyun 	.pll_default_off = true,
242*4882a593Smuzhiyun 	.hdmi_phy_clk_ops = &mtk_hdmi_phy_pll_ops,
243*4882a593Smuzhiyun 	.hdmi_phy_enable_tmds = mtk_hdmi_phy_enable_tmds,
244*4882a593Smuzhiyun 	.hdmi_phy_disable_tmds = mtk_hdmi_phy_disable_tmds,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun MODULE_AUTHOR("Chunhui Dai <chunhui.dai@mediatek.com>");
248*4882a593Smuzhiyun MODULE_DESCRIPTION("MediaTek HDMI PHY Driver");
249*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
250