1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Linaro, Ltd.
4*4882a593Smuzhiyun * Rob Herring <robh@kernel.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on vendor driver:
7*4882a593Smuzhiyun * Copyright (C) 2013 Marvell Inc.
8*4882a593Smuzhiyun * Author: Chao Xie <xiechao.mail@gmail.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/iopoll.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/phy/phy.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* USB PXA1928 PHY mapping */
24*4882a593Smuzhiyun #define PHY_28NM_PLL_REG0 0x0
25*4882a593Smuzhiyun #define PHY_28NM_PLL_REG1 0x4
26*4882a593Smuzhiyun #define PHY_28NM_CAL_REG 0x8
27*4882a593Smuzhiyun #define PHY_28NM_TX_REG0 0x0c
28*4882a593Smuzhiyun #define PHY_28NM_TX_REG1 0x10
29*4882a593Smuzhiyun #define PHY_28NM_RX_REG0 0x14
30*4882a593Smuzhiyun #define PHY_28NM_RX_REG1 0x18
31*4882a593Smuzhiyun #define PHY_28NM_DIG_REG0 0x1c
32*4882a593Smuzhiyun #define PHY_28NM_DIG_REG1 0x20
33*4882a593Smuzhiyun #define PHY_28NM_TEST_REG0 0x24
34*4882a593Smuzhiyun #define PHY_28NM_TEST_REG1 0x28
35*4882a593Smuzhiyun #define PHY_28NM_MOC_REG 0x2c
36*4882a593Smuzhiyun #define PHY_28NM_PHY_RESERVE 0x30
37*4882a593Smuzhiyun #define PHY_28NM_OTG_REG 0x34
38*4882a593Smuzhiyun #define PHY_28NM_CHRG_DET 0x38
39*4882a593Smuzhiyun #define PHY_28NM_CTRL_REG0 0xc4
40*4882a593Smuzhiyun #define PHY_28NM_CTRL_REG1 0xc8
41*4882a593Smuzhiyun #define PHY_28NM_CTRL_REG2 0xd4
42*4882a593Smuzhiyun #define PHY_28NM_CTRL_REG3 0xdc
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* PHY_28NM_PLL_REG0 */
45*4882a593Smuzhiyun #define PHY_28NM_PLL_READY BIT(31)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define PHY_28NM_PLL_SELLPFR_SHIFT 28
48*4882a593Smuzhiyun #define PHY_28NM_PLL_SELLPFR_MASK (0x3 << 28)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define PHY_28NM_PLL_FBDIV_SHIFT 16
51*4882a593Smuzhiyun #define PHY_28NM_PLL_FBDIV_MASK (0x1ff << 16)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define PHY_28NM_PLL_ICP_SHIFT 8
54*4882a593Smuzhiyun #define PHY_28NM_PLL_ICP_MASK (0x7 << 8)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define PHY_28NM_PLL_REFDIV_SHIFT 0
57*4882a593Smuzhiyun #define PHY_28NM_PLL_REFDIV_MASK 0x7f
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* PHY_28NM_PLL_REG1 */
60*4882a593Smuzhiyun #define PHY_28NM_PLL_PU_BY_REG BIT(1)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define PHY_28NM_PLL_PU_PLL BIT(0)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* PHY_28NM_CAL_REG */
65*4882a593Smuzhiyun #define PHY_28NM_PLL_PLLCAL_DONE BIT(31)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define PHY_28NM_PLL_IMPCAL_DONE BIT(23)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define PHY_28NM_PLL_KVCO_SHIFT 16
70*4882a593Smuzhiyun #define PHY_28NM_PLL_KVCO_MASK (0x7 << 16)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define PHY_28NM_PLL_CAL12_SHIFT 20
73*4882a593Smuzhiyun #define PHY_28NM_PLL_CAL12_MASK (0x3 << 20)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define PHY_28NM_IMPCAL_VTH_SHIFT 8
76*4882a593Smuzhiyun #define PHY_28NM_IMPCAL_VTH_MASK (0x7 << 8)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define PHY_28NM_PLLCAL_START_SHIFT 22
79*4882a593Smuzhiyun #define PHY_28NM_IMPCAL_START_SHIFT 13
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* PHY_28NM_TX_REG0 */
82*4882a593Smuzhiyun #define PHY_28NM_TX_PU_BY_REG BIT(25)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define PHY_28NM_TX_PU_ANA BIT(24)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define PHY_28NM_TX_AMP_SHIFT 20
87*4882a593Smuzhiyun #define PHY_28NM_TX_AMP_MASK (0x7 << 20)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* PHY_28NM_RX_REG0 */
90*4882a593Smuzhiyun #define PHY_28NM_RX_SQ_THRESH_SHIFT 0
91*4882a593Smuzhiyun #define PHY_28NM_RX_SQ_THRESH_MASK (0xf << 0)
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* PHY_28NM_RX_REG1 */
94*4882a593Smuzhiyun #define PHY_28NM_RX_SQCAL_DONE BIT(31)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* PHY_28NM_DIG_REG0 */
97*4882a593Smuzhiyun #define PHY_28NM_DIG_BITSTAFFING_ERR BIT(31)
98*4882a593Smuzhiyun #define PHY_28NM_DIG_SYNC_ERR BIT(30)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define PHY_28NM_DIG_SQ_FILT_SHIFT 16
101*4882a593Smuzhiyun #define PHY_28NM_DIG_SQ_FILT_MASK (0x7 << 16)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define PHY_28NM_DIG_SQ_BLK_SHIFT 12
104*4882a593Smuzhiyun #define PHY_28NM_DIG_SQ_BLK_MASK (0x7 << 12)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define PHY_28NM_DIG_SYNC_NUM_SHIFT 0
107*4882a593Smuzhiyun #define PHY_28NM_DIG_SYNC_NUM_MASK (0x3 << 0)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define PHY_28NM_PLL_LOCK_BYPASS BIT(7)
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* PHY_28NM_OTG_REG */
112*4882a593Smuzhiyun #define PHY_28NM_OTG_CONTROL_BY_PIN BIT(5)
113*4882a593Smuzhiyun #define PHY_28NM_OTG_PU_OTG BIT(4)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define PHY_28NM_CHGDTC_ENABLE_SWITCH_DM_SHIFT_28 13
116*4882a593Smuzhiyun #define PHY_28NM_CHGDTC_ENABLE_SWITCH_DP_SHIFT_28 12
117*4882a593Smuzhiyun #define PHY_28NM_CHGDTC_VSRC_CHARGE_SHIFT_28 10
118*4882a593Smuzhiyun #define PHY_28NM_CHGDTC_VDAT_CHARGE_SHIFT_28 8
119*4882a593Smuzhiyun #define PHY_28NM_CHGDTC_CDP_DM_AUTO_SWITCH_SHIFT_28 7
120*4882a593Smuzhiyun #define PHY_28NM_CHGDTC_DP_DM_SWAP_SHIFT_28 6
121*4882a593Smuzhiyun #define PHY_28NM_CHGDTC_PU_CHRG_DTC_SHIFT_28 5
122*4882a593Smuzhiyun #define PHY_28NM_CHGDTC_PD_EN_SHIFT_28 4
123*4882a593Smuzhiyun #define PHY_28NM_CHGDTC_DCP_EN_SHIFT_28 3
124*4882a593Smuzhiyun #define PHY_28NM_CHGDTC_CDP_EN_SHIFT_28 2
125*4882a593Smuzhiyun #define PHY_28NM_CHGDTC_TESTMON_CHRGDTC_SHIFT_28 0
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define PHY_28NM_CTRL1_CHRG_DTC_OUT_SHIFT_28 4
128*4882a593Smuzhiyun #define PHY_28NM_CTRL1_VBUSDTC_OUT_SHIFT_28 2
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define PHY_28NM_CTRL3_OVERWRITE BIT(0)
131*4882a593Smuzhiyun #define PHY_28NM_CTRL3_VBUS_VALID BIT(4)
132*4882a593Smuzhiyun #define PHY_28NM_CTRL3_AVALID BIT(5)
133*4882a593Smuzhiyun #define PHY_28NM_CTRL3_BVALID BIT(6)
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun struct mv_usb2_phy {
136*4882a593Smuzhiyun struct phy *phy;
137*4882a593Smuzhiyun struct platform_device *pdev;
138*4882a593Smuzhiyun void __iomem *base;
139*4882a593Smuzhiyun struct clk *clk;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
wait_for_reg(void __iomem * reg,u32 mask,u32 ms)142*4882a593Smuzhiyun static int wait_for_reg(void __iomem *reg, u32 mask, u32 ms)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun u32 val;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return readl_poll_timeout(reg, val, ((val & mask) == mask),
147*4882a593Smuzhiyun 1000, 1000 * ms);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
mv_usb2_phy_28nm_init(struct phy * phy)150*4882a593Smuzhiyun static int mv_usb2_phy_28nm_init(struct phy *phy)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct mv_usb2_phy *mv_phy = phy_get_drvdata(phy);
153*4882a593Smuzhiyun struct platform_device *pdev = mv_phy->pdev;
154*4882a593Smuzhiyun void __iomem *base = mv_phy->base;
155*4882a593Smuzhiyun u32 reg;
156*4882a593Smuzhiyun int ret;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun clk_prepare_enable(mv_phy->clk);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* PHY_28NM_PLL_REG0 */
161*4882a593Smuzhiyun reg = readl(base + PHY_28NM_PLL_REG0) &
162*4882a593Smuzhiyun ~(PHY_28NM_PLL_SELLPFR_MASK | PHY_28NM_PLL_FBDIV_MASK
163*4882a593Smuzhiyun | PHY_28NM_PLL_ICP_MASK | PHY_28NM_PLL_REFDIV_MASK);
164*4882a593Smuzhiyun writel(reg | (0x1 << PHY_28NM_PLL_SELLPFR_SHIFT
165*4882a593Smuzhiyun | 0xf0 << PHY_28NM_PLL_FBDIV_SHIFT
166*4882a593Smuzhiyun | 0x3 << PHY_28NM_PLL_ICP_SHIFT
167*4882a593Smuzhiyun | 0xd << PHY_28NM_PLL_REFDIV_SHIFT),
168*4882a593Smuzhiyun base + PHY_28NM_PLL_REG0);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* PHY_28NM_PLL_REG1 */
171*4882a593Smuzhiyun reg = readl(base + PHY_28NM_PLL_REG1);
172*4882a593Smuzhiyun writel(reg | PHY_28NM_PLL_PU_PLL | PHY_28NM_PLL_PU_BY_REG,
173*4882a593Smuzhiyun base + PHY_28NM_PLL_REG1);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* PHY_28NM_TX_REG0 */
176*4882a593Smuzhiyun reg = readl(base + PHY_28NM_TX_REG0) & ~PHY_28NM_TX_AMP_MASK;
177*4882a593Smuzhiyun writel(reg | PHY_28NM_TX_PU_BY_REG | 0x3 << PHY_28NM_TX_AMP_SHIFT |
178*4882a593Smuzhiyun PHY_28NM_TX_PU_ANA,
179*4882a593Smuzhiyun base + PHY_28NM_TX_REG0);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* PHY_28NM_RX_REG0 */
182*4882a593Smuzhiyun reg = readl(base + PHY_28NM_RX_REG0) & ~PHY_28NM_RX_SQ_THRESH_MASK;
183*4882a593Smuzhiyun writel(reg | 0xa << PHY_28NM_RX_SQ_THRESH_SHIFT,
184*4882a593Smuzhiyun base + PHY_28NM_RX_REG0);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* PHY_28NM_DIG_REG0 */
187*4882a593Smuzhiyun reg = readl(base + PHY_28NM_DIG_REG0) &
188*4882a593Smuzhiyun ~(PHY_28NM_DIG_BITSTAFFING_ERR | PHY_28NM_DIG_SYNC_ERR |
189*4882a593Smuzhiyun PHY_28NM_DIG_SQ_FILT_MASK | PHY_28NM_DIG_SQ_BLK_MASK |
190*4882a593Smuzhiyun PHY_28NM_DIG_SYNC_NUM_MASK);
191*4882a593Smuzhiyun writel(reg | (0x1 << PHY_28NM_DIG_SYNC_NUM_SHIFT |
192*4882a593Smuzhiyun PHY_28NM_PLL_LOCK_BYPASS),
193*4882a593Smuzhiyun base + PHY_28NM_DIG_REG0);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* PHY_28NM_OTG_REG */
196*4882a593Smuzhiyun reg = readl(base + PHY_28NM_OTG_REG) | PHY_28NM_OTG_PU_OTG;
197*4882a593Smuzhiyun writel(reg & ~PHY_28NM_OTG_CONTROL_BY_PIN, base + PHY_28NM_OTG_REG);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun * Calibration Timing
201*4882a593Smuzhiyun * ____________________________
202*4882a593Smuzhiyun * CAL START ___|
203*4882a593Smuzhiyun * ____________________
204*4882a593Smuzhiyun * CAL_DONE ___________|
205*4882a593Smuzhiyun * | 400us |
206*4882a593Smuzhiyun */
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Make sure PHY Calibration is ready */
209*4882a593Smuzhiyun ret = wait_for_reg(base + PHY_28NM_CAL_REG,
210*4882a593Smuzhiyun PHY_28NM_PLL_PLLCAL_DONE | PHY_28NM_PLL_IMPCAL_DONE,
211*4882a593Smuzhiyun 100);
212*4882a593Smuzhiyun if (ret) {
213*4882a593Smuzhiyun dev_warn(&pdev->dev, "USB PHY PLL calibrate not done after 100mS.");
214*4882a593Smuzhiyun goto err_clk;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun ret = wait_for_reg(base + PHY_28NM_RX_REG1,
217*4882a593Smuzhiyun PHY_28NM_RX_SQCAL_DONE, 100);
218*4882a593Smuzhiyun if (ret) {
219*4882a593Smuzhiyun dev_warn(&pdev->dev, "USB PHY RX SQ calibrate not done after 100mS.");
220*4882a593Smuzhiyun goto err_clk;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun /* Make sure PHY PLL is ready */
223*4882a593Smuzhiyun ret = wait_for_reg(base + PHY_28NM_PLL_REG0, PHY_28NM_PLL_READY, 100);
224*4882a593Smuzhiyun if (ret) {
225*4882a593Smuzhiyun dev_warn(&pdev->dev, "PLL_READY not set after 100mS.");
226*4882a593Smuzhiyun goto err_clk;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun return 0;
230*4882a593Smuzhiyun err_clk:
231*4882a593Smuzhiyun clk_disable_unprepare(mv_phy->clk);
232*4882a593Smuzhiyun return ret;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
mv_usb2_phy_28nm_power_on(struct phy * phy)235*4882a593Smuzhiyun static int mv_usb2_phy_28nm_power_on(struct phy *phy)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct mv_usb2_phy *mv_phy = phy_get_drvdata(phy);
238*4882a593Smuzhiyun void __iomem *base = mv_phy->base;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun writel(readl(base + PHY_28NM_CTRL_REG3) |
241*4882a593Smuzhiyun (PHY_28NM_CTRL3_OVERWRITE | PHY_28NM_CTRL3_VBUS_VALID |
242*4882a593Smuzhiyun PHY_28NM_CTRL3_AVALID | PHY_28NM_CTRL3_BVALID),
243*4882a593Smuzhiyun base + PHY_28NM_CTRL_REG3);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
mv_usb2_phy_28nm_power_off(struct phy * phy)248*4882a593Smuzhiyun static int mv_usb2_phy_28nm_power_off(struct phy *phy)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct mv_usb2_phy *mv_phy = phy_get_drvdata(phy);
251*4882a593Smuzhiyun void __iomem *base = mv_phy->base;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun writel(readl(base + PHY_28NM_CTRL_REG3) |
254*4882a593Smuzhiyun ~(PHY_28NM_CTRL3_OVERWRITE | PHY_28NM_CTRL3_VBUS_VALID
255*4882a593Smuzhiyun | PHY_28NM_CTRL3_AVALID | PHY_28NM_CTRL3_BVALID),
256*4882a593Smuzhiyun base + PHY_28NM_CTRL_REG3);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
mv_usb2_phy_28nm_exit(struct phy * phy)261*4882a593Smuzhiyun static int mv_usb2_phy_28nm_exit(struct phy *phy)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct mv_usb2_phy *mv_phy = phy_get_drvdata(phy);
264*4882a593Smuzhiyun void __iomem *base = mv_phy->base;
265*4882a593Smuzhiyun unsigned int val;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun val = readw(base + PHY_28NM_PLL_REG1);
268*4882a593Smuzhiyun val &= ~PHY_28NM_PLL_PU_PLL;
269*4882a593Smuzhiyun writew(val, base + PHY_28NM_PLL_REG1);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* power down PHY Analog part */
272*4882a593Smuzhiyun val = readw(base + PHY_28NM_TX_REG0);
273*4882a593Smuzhiyun val &= ~PHY_28NM_TX_PU_ANA;
274*4882a593Smuzhiyun writew(val, base + PHY_28NM_TX_REG0);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* power down PHY OTG part */
277*4882a593Smuzhiyun val = readw(base + PHY_28NM_OTG_REG);
278*4882a593Smuzhiyun val &= ~PHY_28NM_OTG_PU_OTG;
279*4882a593Smuzhiyun writew(val, base + PHY_28NM_OTG_REG);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun clk_disable_unprepare(mv_phy->clk);
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static const struct phy_ops usb_ops = {
286*4882a593Smuzhiyun .init = mv_usb2_phy_28nm_init,
287*4882a593Smuzhiyun .power_on = mv_usb2_phy_28nm_power_on,
288*4882a593Smuzhiyun .power_off = mv_usb2_phy_28nm_power_off,
289*4882a593Smuzhiyun .exit = mv_usb2_phy_28nm_exit,
290*4882a593Smuzhiyun .owner = THIS_MODULE,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
mv_usb2_phy_probe(struct platform_device * pdev)293*4882a593Smuzhiyun static int mv_usb2_phy_probe(struct platform_device *pdev)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun struct phy_provider *phy_provider;
296*4882a593Smuzhiyun struct mv_usb2_phy *mv_phy;
297*4882a593Smuzhiyun struct resource *r;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun mv_phy = devm_kzalloc(&pdev->dev, sizeof(*mv_phy), GFP_KERNEL);
300*4882a593Smuzhiyun if (!mv_phy)
301*4882a593Smuzhiyun return -ENOMEM;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun mv_phy->pdev = pdev;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun mv_phy->clk = devm_clk_get(&pdev->dev, NULL);
306*4882a593Smuzhiyun if (IS_ERR(mv_phy->clk)) {
307*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clock.\n");
308*4882a593Smuzhiyun return PTR_ERR(mv_phy->clk);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
312*4882a593Smuzhiyun mv_phy->base = devm_ioremap_resource(&pdev->dev, r);
313*4882a593Smuzhiyun if (IS_ERR(mv_phy->base))
314*4882a593Smuzhiyun return PTR_ERR(mv_phy->base);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun mv_phy->phy = devm_phy_create(&pdev->dev, pdev->dev.of_node, &usb_ops);
317*4882a593Smuzhiyun if (IS_ERR(mv_phy->phy))
318*4882a593Smuzhiyun return PTR_ERR(mv_phy->phy);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun phy_set_drvdata(mv_phy->phy, mv_phy);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(&pdev->dev, of_phy_simple_xlate);
323*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy_provider);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static const struct of_device_id mv_usbphy_dt_match[] = {
327*4882a593Smuzhiyun { .compatible = "marvell,pxa1928-usb-phy", },
328*4882a593Smuzhiyun {},
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mv_usbphy_dt_match);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static struct platform_driver mv_usb2_phy_driver = {
333*4882a593Smuzhiyun .probe = mv_usb2_phy_probe,
334*4882a593Smuzhiyun .driver = {
335*4882a593Smuzhiyun .name = "mv-usb2-phy",
336*4882a593Smuzhiyun .of_match_table = of_match_ptr(mv_usbphy_dt_match),
337*4882a593Smuzhiyun },
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun module_platform_driver(mv_usb2_phy_driver);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun MODULE_AUTHOR("Rob Herring <robh@kernel.org>");
342*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell USB2 phy driver");
343*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
344