xref: /OK3568_Linux_fs/kernel/drivers/phy/marvell/phy-mvebu-cp110-comphy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2017 Marvell
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Antoine Tenart <antoine.tenart@free-electrons.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/arm-smccc.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/phy.h>
15*4882a593Smuzhiyun #include <linux/phy/phy.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* Relative to priv->base */
20*4882a593Smuzhiyun #define MVEBU_COMPHY_SERDES_CFG0(n)		(0x0 + (n) * 0x1000)
21*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_CFG0_PU_PLL	BIT(1)
22*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_CFG0_GEN_RX(n)	((n) << 3)
23*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_CFG0_GEN_TX(n)	((n) << 7)
24*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_CFG0_PU_RX	BIT(11)
25*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_CFG0_PU_TX	BIT(12)
26*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_CFG0_HALF_BUS	BIT(14)
27*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_CFG0_RXAUI_MODE	BIT(15)
28*4882a593Smuzhiyun #define MVEBU_COMPHY_SERDES_CFG1(n)		(0x4 + (n) * 0x1000)
29*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_CFG1_RESET	BIT(3)
30*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_CFG1_RX_INIT	BIT(4)
31*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_CFG1_CORE_RESET	BIT(5)
32*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_CFG1_RF_RESET	BIT(6)
33*4882a593Smuzhiyun #define MVEBU_COMPHY_SERDES_CFG2(n)		(0x8 + (n) * 0x1000)
34*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_CFG2_DFE_EN	BIT(4)
35*4882a593Smuzhiyun #define MVEBU_COMPHY_SERDES_STATUS0(n)		(0x18 + (n) * 0x1000)
36*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_STATUS0_TX_PLL_RDY	BIT(2)
37*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_STATUS0_RX_PLL_RDY	BIT(3)
38*4882a593Smuzhiyun #define     MVEBU_COMPHY_SERDES_STATUS0_RX_INIT		BIT(4)
39*4882a593Smuzhiyun #define MVEBU_COMPHY_PWRPLL_CTRL(n)		(0x804 + (n) * 0x1000)
40*4882a593Smuzhiyun #define     MVEBU_COMPHY_PWRPLL_CTRL_RFREQ(n)	((n) << 0)
41*4882a593Smuzhiyun #define     MVEBU_COMPHY_PWRPLL_PHY_MODE(n)	((n) << 5)
42*4882a593Smuzhiyun #define MVEBU_COMPHY_IMP_CAL(n)			(0x80c + (n) * 0x1000)
43*4882a593Smuzhiyun #define     MVEBU_COMPHY_IMP_CAL_TX_EXT(n)	((n) << 10)
44*4882a593Smuzhiyun #define     MVEBU_COMPHY_IMP_CAL_TX_EXT_EN	BIT(15)
45*4882a593Smuzhiyun #define MVEBU_COMPHY_DFE_RES(n)			(0x81c + (n) * 0x1000)
46*4882a593Smuzhiyun #define     MVEBU_COMPHY_DFE_RES_FORCE_GEN_TBL	BIT(15)
47*4882a593Smuzhiyun #define MVEBU_COMPHY_COEF(n)			(0x828 + (n) * 0x1000)
48*4882a593Smuzhiyun #define     MVEBU_COMPHY_COEF_DFE_EN		BIT(14)
49*4882a593Smuzhiyun #define     MVEBU_COMPHY_COEF_DFE_CTRL		BIT(15)
50*4882a593Smuzhiyun #define MVEBU_COMPHY_GEN1_S0(n)			(0x834 + (n) * 0x1000)
51*4882a593Smuzhiyun #define     MVEBU_COMPHY_GEN1_S0_TX_AMP(n)	((n) << 1)
52*4882a593Smuzhiyun #define     MVEBU_COMPHY_GEN1_S0_TX_EMPH(n)	((n) << 7)
53*4882a593Smuzhiyun #define MVEBU_COMPHY_GEN1_S1(n)			(0x838 + (n) * 0x1000)
54*4882a593Smuzhiyun #define     MVEBU_COMPHY_GEN1_S1_RX_MUL_PI(n)	((n) << 0)
55*4882a593Smuzhiyun #define     MVEBU_COMPHY_GEN1_S1_RX_MUL_PF(n)	((n) << 3)
56*4882a593Smuzhiyun #define     MVEBU_COMPHY_GEN1_S1_RX_MUL_FI(n)	((n) << 6)
57*4882a593Smuzhiyun #define     MVEBU_COMPHY_GEN1_S1_RX_MUL_FF(n)	((n) << 8)
58*4882a593Smuzhiyun #define     MVEBU_COMPHY_GEN1_S1_RX_DFE_EN	BIT(10)
59*4882a593Smuzhiyun #define     MVEBU_COMPHY_GEN1_S1_RX_DIV(n)	((n) << 11)
60*4882a593Smuzhiyun #define MVEBU_COMPHY_GEN1_S2(n)			(0x8f4 + (n) * 0x1000)
61*4882a593Smuzhiyun #define     MVEBU_COMPHY_GEN1_S2_TX_EMPH(n)	((n) << 0)
62*4882a593Smuzhiyun #define     MVEBU_COMPHY_GEN1_S2_TX_EMPH_EN	BIT(4)
63*4882a593Smuzhiyun #define MVEBU_COMPHY_LOOPBACK(n)		(0x88c + (n) * 0x1000)
64*4882a593Smuzhiyun #define     MVEBU_COMPHY_LOOPBACK_DBUS_WIDTH(n)	((n) << 1)
65*4882a593Smuzhiyun #define MVEBU_COMPHY_VDD_CAL0(n)		(0x908 + (n) * 0x1000)
66*4882a593Smuzhiyun #define     MVEBU_COMPHY_VDD_CAL0_CONT_MODE	BIT(15)
67*4882a593Smuzhiyun #define MVEBU_COMPHY_EXT_SELV(n)		(0x914 + (n) * 0x1000)
68*4882a593Smuzhiyun #define     MVEBU_COMPHY_EXT_SELV_RX_SAMPL(n)	((n) << 5)
69*4882a593Smuzhiyun #define MVEBU_COMPHY_MISC_CTRL0(n)		(0x93c + (n) * 0x1000)
70*4882a593Smuzhiyun #define     MVEBU_COMPHY_MISC_CTRL0_ICP_FORCE	BIT(5)
71*4882a593Smuzhiyun #define     MVEBU_COMPHY_MISC_CTRL0_REFCLK_SEL	BIT(10)
72*4882a593Smuzhiyun #define MVEBU_COMPHY_RX_CTRL1(n)		(0x940 + (n) * 0x1000)
73*4882a593Smuzhiyun #define     MVEBU_COMPHY_RX_CTRL1_RXCLK2X_SEL	BIT(11)
74*4882a593Smuzhiyun #define     MVEBU_COMPHY_RX_CTRL1_CLK8T_EN	BIT(12)
75*4882a593Smuzhiyun #define MVEBU_COMPHY_SPEED_DIV(n)		(0x954 + (n) * 0x1000)
76*4882a593Smuzhiyun #define     MVEBU_COMPHY_SPEED_DIV_TX_FORCE	BIT(7)
77*4882a593Smuzhiyun #define MVEBU_SP_CALIB(n)			(0x96c + (n) * 0x1000)
78*4882a593Smuzhiyun #define     MVEBU_SP_CALIB_SAMPLER(n)		((n) << 8)
79*4882a593Smuzhiyun #define     MVEBU_SP_CALIB_SAMPLER_EN		BIT(12)
80*4882a593Smuzhiyun #define MVEBU_COMPHY_TX_SLEW_RATE(n)		(0x974 + (n) * 0x1000)
81*4882a593Smuzhiyun #define     MVEBU_COMPHY_TX_SLEW_RATE_EMPH(n)	((n) << 5)
82*4882a593Smuzhiyun #define     MVEBU_COMPHY_TX_SLEW_RATE_SLC(n)	((n) << 10)
83*4882a593Smuzhiyun #define MVEBU_COMPHY_DTL_CTRL(n)		(0x984 + (n) * 0x1000)
84*4882a593Smuzhiyun #define     MVEBU_COMPHY_DTL_CTRL_DTL_FLOOP_EN	BIT(2)
85*4882a593Smuzhiyun #define MVEBU_COMPHY_FRAME_DETECT0(n)		(0xa14 + (n) * 0x1000)
86*4882a593Smuzhiyun #define     MVEBU_COMPHY_FRAME_DETECT0_PATN(n)	((n) << 7)
87*4882a593Smuzhiyun #define MVEBU_COMPHY_FRAME_DETECT3(n)		(0xa20 + (n) * 0x1000)
88*4882a593Smuzhiyun #define     MVEBU_COMPHY_FRAME_DETECT3_LOST_TIMEOUT_EN	BIT(12)
89*4882a593Smuzhiyun #define MVEBU_COMPHY_DME(n)			(0xa28 + (n) * 0x1000)
90*4882a593Smuzhiyun #define     MVEBU_COMPHY_DME_ETH_MODE		BIT(7)
91*4882a593Smuzhiyun #define MVEBU_COMPHY_TRAINING0(n)		(0xa68 + (n) * 0x1000)
92*4882a593Smuzhiyun #define     MVEBU_COMPHY_TRAINING0_P2P_HOLD	BIT(15)
93*4882a593Smuzhiyun #define MVEBU_COMPHY_TRAINING5(n)		(0xaa4 + (n) * 0x1000)
94*4882a593Smuzhiyun #define	    MVEBU_COMPHY_TRAINING5_RX_TIMER(n)	((n) << 0)
95*4882a593Smuzhiyun #define MVEBU_COMPHY_TX_TRAIN_PRESET(n)		(0xb1c + (n) * 0x1000)
96*4882a593Smuzhiyun #define     MVEBU_COMPHY_TX_TRAIN_PRESET_16B_AUTO_EN	BIT(8)
97*4882a593Smuzhiyun #define     MVEBU_COMPHY_TX_TRAIN_PRESET_PRBS11		BIT(9)
98*4882a593Smuzhiyun #define MVEBU_COMPHY_GEN1_S3(n)			(0xc40 + (n) * 0x1000)
99*4882a593Smuzhiyun #define     MVEBU_COMPHY_GEN1_S3_FBCK_SEL	BIT(9)
100*4882a593Smuzhiyun #define MVEBU_COMPHY_GEN1_S4(n)			(0xc44 + (n) * 0x1000)
101*4882a593Smuzhiyun #define	    MVEBU_COMPHY_GEN1_S4_DFE_RES(n)	((n) << 8)
102*4882a593Smuzhiyun #define MVEBU_COMPHY_TX_PRESET(n)		(0xc68 + (n) * 0x1000)
103*4882a593Smuzhiyun #define     MVEBU_COMPHY_TX_PRESET_INDEX(n)	((n) << 0)
104*4882a593Smuzhiyun #define MVEBU_COMPHY_GEN1_S5(n)			(0xd38 + (n) * 0x1000)
105*4882a593Smuzhiyun #define     MVEBU_COMPHY_GEN1_S5_ICP(n)		((n) << 0)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* Relative to priv->regmap */
108*4882a593Smuzhiyun #define MVEBU_COMPHY_CONF1(n)			(0x1000 + (n) * 0x28)
109*4882a593Smuzhiyun #define     MVEBU_COMPHY_CONF1_PWRUP		BIT(1)
110*4882a593Smuzhiyun #define     MVEBU_COMPHY_CONF1_USB_PCIE		BIT(2)	/* 0: Ethernet/SATA */
111*4882a593Smuzhiyun #define MVEBU_COMPHY_CONF6(n)			(0x1014 + (n) * 0x28)
112*4882a593Smuzhiyun #define     MVEBU_COMPHY_CONF6_40B		BIT(18)
113*4882a593Smuzhiyun #define MVEBU_COMPHY_SELECTOR			0x1140
114*4882a593Smuzhiyun #define     MVEBU_COMPHY_SELECTOR_PHY(n)	((n) * 0x4)
115*4882a593Smuzhiyun #define MVEBU_COMPHY_PIPE_SELECTOR		0x1144
116*4882a593Smuzhiyun #define     MVEBU_COMPHY_PIPE_SELECTOR_PIPE(n)	((n) * 0x4)
117*4882a593Smuzhiyun #define MVEBU_COMPHY_SD1_CTRL1			0x1148
118*4882a593Smuzhiyun #define     MVEBU_COMPHY_SD1_CTRL1_RXAUI1_EN	BIT(26)
119*4882a593Smuzhiyun #define     MVEBU_COMPHY_SD1_CTRL1_RXAUI0_EN	BIT(27)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define MVEBU_COMPHY_LANES	6
122*4882a593Smuzhiyun #define MVEBU_COMPHY_PORTS	3
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define COMPHY_SIP_POWER_ON	0x82000001
125*4882a593Smuzhiyun #define COMPHY_SIP_POWER_OFF	0x82000002
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun  * A lane is described by the following bitfields:
129*4882a593Smuzhiyun  * [ 1- 0]: COMPHY polarity invertion
130*4882a593Smuzhiyun  * [ 2- 7]: COMPHY speed
131*4882a593Smuzhiyun  * [ 5-11]: COMPHY port index
132*4882a593Smuzhiyun  * [12-16]: COMPHY mode
133*4882a593Smuzhiyun  * [17]: Clock source
134*4882a593Smuzhiyun  * [18-20]: PCIe width (x1, x2, x4)
135*4882a593Smuzhiyun  */
136*4882a593Smuzhiyun #define COMPHY_FW_POL_OFFSET	0
137*4882a593Smuzhiyun #define COMPHY_FW_POL_MASK	GENMASK(1, 0)
138*4882a593Smuzhiyun #define COMPHY_FW_SPEED_OFFSET	2
139*4882a593Smuzhiyun #define COMPHY_FW_SPEED_MASK	GENMASK(7, 2)
140*4882a593Smuzhiyun #define COMPHY_FW_SPEED_MAX	COMPHY_FW_SPEED_MASK
141*4882a593Smuzhiyun #define COMPHY_FW_SPEED_1250	0
142*4882a593Smuzhiyun #define COMPHY_FW_SPEED_3125	2
143*4882a593Smuzhiyun #define COMPHY_FW_SPEED_5000	3
144*4882a593Smuzhiyun #define COMPHY_FW_SPEED_103125	6
145*4882a593Smuzhiyun #define COMPHY_FW_PORT_OFFSET	8
146*4882a593Smuzhiyun #define COMPHY_FW_PORT_MASK	GENMASK(11, 8)
147*4882a593Smuzhiyun #define COMPHY_FW_MODE_OFFSET	12
148*4882a593Smuzhiyun #define COMPHY_FW_MODE_MASK	GENMASK(16, 12)
149*4882a593Smuzhiyun #define COMPHY_FW_WIDTH_OFFSET	18
150*4882a593Smuzhiyun #define COMPHY_FW_WIDTH_MASK	GENMASK(20, 18)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define COMPHY_FW_PARAM_FULL(mode, port, speed, pol, width)		\
153*4882a593Smuzhiyun 	((((pol) << COMPHY_FW_POL_OFFSET) & COMPHY_FW_POL_MASK) |	\
154*4882a593Smuzhiyun 	 (((mode) << COMPHY_FW_MODE_OFFSET) & COMPHY_FW_MODE_MASK) |	\
155*4882a593Smuzhiyun 	 (((port) << COMPHY_FW_PORT_OFFSET) & COMPHY_FW_PORT_MASK) |	\
156*4882a593Smuzhiyun 	 (((speed) << COMPHY_FW_SPEED_OFFSET) & COMPHY_FW_SPEED_MASK) |	\
157*4882a593Smuzhiyun 	 (((width) << COMPHY_FW_WIDTH_OFFSET) & COMPHY_FW_WIDTH_MASK))
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define COMPHY_FW_PARAM(mode, port)					\
160*4882a593Smuzhiyun 	COMPHY_FW_PARAM_FULL(mode, port, COMPHY_FW_SPEED_MAX, 0, 0)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define COMPHY_FW_PARAM_ETH(mode, port, speed)				\
163*4882a593Smuzhiyun 	COMPHY_FW_PARAM_FULL(mode, port, speed, 0, 0)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define COMPHY_FW_PARAM_PCIE(mode, port, width)				\
166*4882a593Smuzhiyun 	COMPHY_FW_PARAM_FULL(mode, port, COMPHY_FW_SPEED_5000, 0, width)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define COMPHY_FW_MODE_SATA		0x1
169*4882a593Smuzhiyun #define COMPHY_FW_MODE_SGMII		0x2 /* SGMII 1G */
170*4882a593Smuzhiyun #define COMPHY_FW_MODE_HS_SGMII		0x3 /* SGMII 2.5G */
171*4882a593Smuzhiyun #define COMPHY_FW_MODE_USB3H		0x4
172*4882a593Smuzhiyun #define COMPHY_FW_MODE_USB3D		0x5
173*4882a593Smuzhiyun #define COMPHY_FW_MODE_PCIE		0x6
174*4882a593Smuzhiyun #define COMPHY_FW_MODE_RXAUI		0x7
175*4882a593Smuzhiyun #define COMPHY_FW_MODE_XFI		0x8 /* SFI: 0x9 (is treated like XFI) */
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun struct mvebu_comphy_conf {
178*4882a593Smuzhiyun 	enum phy_mode mode;
179*4882a593Smuzhiyun 	int submode;
180*4882a593Smuzhiyun 	unsigned lane;
181*4882a593Smuzhiyun 	unsigned port;
182*4882a593Smuzhiyun 	u32 mux;
183*4882a593Smuzhiyun 	u32 fw_mode;
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define ETH_CONF(_lane, _port, _submode, _mux, _fw)	\
187*4882a593Smuzhiyun 	{						\
188*4882a593Smuzhiyun 		.lane = _lane,				\
189*4882a593Smuzhiyun 		.port = _port,				\
190*4882a593Smuzhiyun 		.mode = PHY_MODE_ETHERNET,		\
191*4882a593Smuzhiyun 		.submode = _submode,			\
192*4882a593Smuzhiyun 		.mux = _mux,				\
193*4882a593Smuzhiyun 		.fw_mode = _fw,				\
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define GEN_CONF(_lane, _port, _mode, _fw)		\
197*4882a593Smuzhiyun 	{						\
198*4882a593Smuzhiyun 		.lane = _lane,				\
199*4882a593Smuzhiyun 		.port = _port,				\
200*4882a593Smuzhiyun 		.mode = _mode,				\
201*4882a593Smuzhiyun 		.submode = PHY_INTERFACE_MODE_NA,	\
202*4882a593Smuzhiyun 		.mux = -1,				\
203*4882a593Smuzhiyun 		.fw_mode = _fw,				\
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun static const struct mvebu_comphy_conf mvebu_comphy_cp110_modes[] = {
207*4882a593Smuzhiyun 	/* lane 0 */
208*4882a593Smuzhiyun 	GEN_CONF(0, 0, PHY_MODE_PCIE, COMPHY_FW_MODE_PCIE),
209*4882a593Smuzhiyun 	ETH_CONF(0, 1, PHY_INTERFACE_MODE_SGMII, 0x1, COMPHY_FW_MODE_SGMII),
210*4882a593Smuzhiyun 	ETH_CONF(0, 1, PHY_INTERFACE_MODE_2500BASEX, 0x1, COMPHY_FW_MODE_HS_SGMII),
211*4882a593Smuzhiyun 	GEN_CONF(0, 1, PHY_MODE_SATA, COMPHY_FW_MODE_SATA),
212*4882a593Smuzhiyun 	/* lane 1 */
213*4882a593Smuzhiyun 	GEN_CONF(1, 0, PHY_MODE_USB_HOST_SS, COMPHY_FW_MODE_USB3H),
214*4882a593Smuzhiyun 	GEN_CONF(1, 0, PHY_MODE_USB_DEVICE_SS, COMPHY_FW_MODE_USB3D),
215*4882a593Smuzhiyun 	GEN_CONF(1, 0, PHY_MODE_SATA, COMPHY_FW_MODE_SATA),
216*4882a593Smuzhiyun 	GEN_CONF(1, 0, PHY_MODE_PCIE, COMPHY_FW_MODE_PCIE),
217*4882a593Smuzhiyun 	ETH_CONF(1, 2, PHY_INTERFACE_MODE_SGMII, 0x1, COMPHY_FW_MODE_SGMII),
218*4882a593Smuzhiyun 	ETH_CONF(1, 2, PHY_INTERFACE_MODE_2500BASEX, 0x1, COMPHY_FW_MODE_HS_SGMII),
219*4882a593Smuzhiyun 	/* lane 2 */
220*4882a593Smuzhiyun 	ETH_CONF(2, 0, PHY_INTERFACE_MODE_SGMII, 0x1, COMPHY_FW_MODE_SGMII),
221*4882a593Smuzhiyun 	ETH_CONF(2, 0, PHY_INTERFACE_MODE_2500BASEX, 0x1, COMPHY_FW_MODE_HS_SGMII),
222*4882a593Smuzhiyun 	ETH_CONF(2, 0, PHY_INTERFACE_MODE_RXAUI, 0x1, COMPHY_FW_MODE_RXAUI),
223*4882a593Smuzhiyun 	ETH_CONF(2, 0, PHY_INTERFACE_MODE_10GBASER, 0x1, COMPHY_FW_MODE_XFI),
224*4882a593Smuzhiyun 	GEN_CONF(2, 0, PHY_MODE_USB_HOST_SS, COMPHY_FW_MODE_USB3H),
225*4882a593Smuzhiyun 	GEN_CONF(2, 0, PHY_MODE_SATA, COMPHY_FW_MODE_SATA),
226*4882a593Smuzhiyun 	GEN_CONF(2, 0, PHY_MODE_PCIE, COMPHY_FW_MODE_PCIE),
227*4882a593Smuzhiyun 	/* lane 3 */
228*4882a593Smuzhiyun 	GEN_CONF(3, 0, PHY_MODE_PCIE, COMPHY_FW_MODE_PCIE),
229*4882a593Smuzhiyun 	ETH_CONF(3, 1, PHY_INTERFACE_MODE_SGMII, 0x2, COMPHY_FW_MODE_SGMII),
230*4882a593Smuzhiyun 	ETH_CONF(3, 1, PHY_INTERFACE_MODE_2500BASEX, 0x2, COMPHY_FW_MODE_HS_SGMII),
231*4882a593Smuzhiyun 	ETH_CONF(3, 1, PHY_INTERFACE_MODE_RXAUI, 0x1, COMPHY_FW_MODE_RXAUI),
232*4882a593Smuzhiyun 	GEN_CONF(3, 1, PHY_MODE_USB_HOST_SS, COMPHY_FW_MODE_USB3H),
233*4882a593Smuzhiyun 	GEN_CONF(3, 1, PHY_MODE_SATA, COMPHY_FW_MODE_SATA),
234*4882a593Smuzhiyun 	/* lane 4 */
235*4882a593Smuzhiyun 	ETH_CONF(4, 0, PHY_INTERFACE_MODE_SGMII, 0x2, COMPHY_FW_MODE_SGMII),
236*4882a593Smuzhiyun 	ETH_CONF(4, 0, PHY_INTERFACE_MODE_2500BASEX, 0x2, COMPHY_FW_MODE_HS_SGMII),
237*4882a593Smuzhiyun 	ETH_CONF(4, 0, PHY_INTERFACE_MODE_10GBASER, 0x2, COMPHY_FW_MODE_XFI),
238*4882a593Smuzhiyun 	ETH_CONF(4, 0, PHY_INTERFACE_MODE_RXAUI, 0x2, COMPHY_FW_MODE_RXAUI),
239*4882a593Smuzhiyun 	GEN_CONF(4, 0, PHY_MODE_USB_DEVICE_SS, COMPHY_FW_MODE_USB3D),
240*4882a593Smuzhiyun 	GEN_CONF(4, 1, PHY_MODE_USB_HOST_SS, COMPHY_FW_MODE_USB3H),
241*4882a593Smuzhiyun 	GEN_CONF(4, 1, PHY_MODE_PCIE, COMPHY_FW_MODE_PCIE),
242*4882a593Smuzhiyun 	ETH_CONF(4, 1, PHY_INTERFACE_MODE_SGMII, 0x1, COMPHY_FW_MODE_SGMII),
243*4882a593Smuzhiyun 	ETH_CONF(4, 1, PHY_INTERFACE_MODE_2500BASEX, -1, COMPHY_FW_MODE_HS_SGMII),
244*4882a593Smuzhiyun 	ETH_CONF(4, 1, PHY_INTERFACE_MODE_10GBASER, -1, COMPHY_FW_MODE_XFI),
245*4882a593Smuzhiyun 	/* lane 5 */
246*4882a593Smuzhiyun 	ETH_CONF(5, 1, PHY_INTERFACE_MODE_RXAUI, 0x2, COMPHY_FW_MODE_RXAUI),
247*4882a593Smuzhiyun 	GEN_CONF(5, 1, PHY_MODE_SATA, COMPHY_FW_MODE_SATA),
248*4882a593Smuzhiyun 	ETH_CONF(5, 2, PHY_INTERFACE_MODE_SGMII, 0x1, COMPHY_FW_MODE_SGMII),
249*4882a593Smuzhiyun 	ETH_CONF(5, 2, PHY_INTERFACE_MODE_2500BASEX, 0x1, COMPHY_FW_MODE_HS_SGMII),
250*4882a593Smuzhiyun 	GEN_CONF(5, 2, PHY_MODE_PCIE, COMPHY_FW_MODE_PCIE),
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun struct mvebu_comphy_priv {
254*4882a593Smuzhiyun 	void __iomem *base;
255*4882a593Smuzhiyun 	struct regmap *regmap;
256*4882a593Smuzhiyun 	struct device *dev;
257*4882a593Smuzhiyun 	struct clk *mg_domain_clk;
258*4882a593Smuzhiyun 	struct clk *mg_core_clk;
259*4882a593Smuzhiyun 	struct clk *axi_clk;
260*4882a593Smuzhiyun 	unsigned long cp_phys;
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun struct mvebu_comphy_lane {
264*4882a593Smuzhiyun 	struct mvebu_comphy_priv *priv;
265*4882a593Smuzhiyun 	unsigned id;
266*4882a593Smuzhiyun 	enum phy_mode mode;
267*4882a593Smuzhiyun 	int submode;
268*4882a593Smuzhiyun 	int port;
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
mvebu_comphy_smc(unsigned long function,unsigned long phys,unsigned long lane,unsigned long mode)271*4882a593Smuzhiyun static int mvebu_comphy_smc(unsigned long function, unsigned long phys,
272*4882a593Smuzhiyun 			    unsigned long lane, unsigned long mode)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	struct arm_smccc_res res;
275*4882a593Smuzhiyun 	s32 ret;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	arm_smccc_smc(function, phys, lane, mode, 0, 0, 0, 0, &res);
278*4882a593Smuzhiyun 	ret = res.a0;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	switch (ret) {
281*4882a593Smuzhiyun 	case SMCCC_RET_SUCCESS:
282*4882a593Smuzhiyun 		return 0;
283*4882a593Smuzhiyun 	case SMCCC_RET_NOT_SUPPORTED:
284*4882a593Smuzhiyun 		return -EOPNOTSUPP;
285*4882a593Smuzhiyun 	default:
286*4882a593Smuzhiyun 		return -EINVAL;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
mvebu_comphy_get_mode(bool fw_mode,int lane,int port,enum phy_mode mode,int submode)290*4882a593Smuzhiyun static int mvebu_comphy_get_mode(bool fw_mode, int lane, int port,
291*4882a593Smuzhiyun 				 enum phy_mode mode, int submode)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	int i, n = ARRAY_SIZE(mvebu_comphy_cp110_modes);
294*4882a593Smuzhiyun 	/* Ignore PCIe submode: it represents the width */
295*4882a593Smuzhiyun 	bool ignore_submode = (mode == PHY_MODE_PCIE);
296*4882a593Smuzhiyun 	const struct mvebu_comphy_conf *conf;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* Unused PHY mux value is 0x0 */
299*4882a593Smuzhiyun 	if (mode == PHY_MODE_INVALID)
300*4882a593Smuzhiyun 		return 0;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
303*4882a593Smuzhiyun 		conf = &mvebu_comphy_cp110_modes[i];
304*4882a593Smuzhiyun 		if (conf->lane == lane &&
305*4882a593Smuzhiyun 		    conf->port == port &&
306*4882a593Smuzhiyun 		    conf->mode == mode &&
307*4882a593Smuzhiyun 		    (conf->submode == submode || ignore_submode))
308*4882a593Smuzhiyun 			break;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (i == n)
312*4882a593Smuzhiyun 		return -EINVAL;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (fw_mode)
315*4882a593Smuzhiyun 		return conf->fw_mode;
316*4882a593Smuzhiyun 	else
317*4882a593Smuzhiyun 		return conf->mux;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
mvebu_comphy_get_mux(int lane,int port,enum phy_mode mode,int submode)320*4882a593Smuzhiyun static inline int mvebu_comphy_get_mux(int lane, int port,
321*4882a593Smuzhiyun 				       enum phy_mode mode, int submode)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	return mvebu_comphy_get_mode(false, lane, port, mode, submode);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
mvebu_comphy_get_fw_mode(int lane,int port,enum phy_mode mode,int submode)326*4882a593Smuzhiyun static inline int mvebu_comphy_get_fw_mode(int lane, int port,
327*4882a593Smuzhiyun 					   enum phy_mode mode, int submode)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	return mvebu_comphy_get_mode(true, lane, port, mode, submode);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
mvebu_comphy_ethernet_init_reset(struct mvebu_comphy_lane * lane)332*4882a593Smuzhiyun static int mvebu_comphy_ethernet_init_reset(struct mvebu_comphy_lane *lane)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	struct mvebu_comphy_priv *priv = lane->priv;
335*4882a593Smuzhiyun 	u32 val;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	regmap_read(priv->regmap, MVEBU_COMPHY_CONF1(lane->id), &val);
338*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_CONF1_USB_PCIE;
339*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_CONF1_PWRUP;
340*4882a593Smuzhiyun 	regmap_write(priv->regmap, MVEBU_COMPHY_CONF1(lane->id), val);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/* Select baud rates and PLLs */
343*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG0(lane->id));
344*4882a593Smuzhiyun 	val &= ~(MVEBU_COMPHY_SERDES_CFG0_PU_PLL |
345*4882a593Smuzhiyun 		 MVEBU_COMPHY_SERDES_CFG0_PU_RX |
346*4882a593Smuzhiyun 		 MVEBU_COMPHY_SERDES_CFG0_PU_TX |
347*4882a593Smuzhiyun 		 MVEBU_COMPHY_SERDES_CFG0_HALF_BUS |
348*4882a593Smuzhiyun 		 MVEBU_COMPHY_SERDES_CFG0_GEN_RX(0xf) |
349*4882a593Smuzhiyun 		 MVEBU_COMPHY_SERDES_CFG0_GEN_TX(0xf) |
350*4882a593Smuzhiyun 		 MVEBU_COMPHY_SERDES_CFG0_RXAUI_MODE);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	switch (lane->submode) {
353*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_10GBASER:
354*4882a593Smuzhiyun 		val |= MVEBU_COMPHY_SERDES_CFG0_GEN_RX(0xe) |
355*4882a593Smuzhiyun 		       MVEBU_COMPHY_SERDES_CFG0_GEN_TX(0xe);
356*4882a593Smuzhiyun 		break;
357*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RXAUI:
358*4882a593Smuzhiyun 		val |= MVEBU_COMPHY_SERDES_CFG0_GEN_RX(0xb) |
359*4882a593Smuzhiyun 		       MVEBU_COMPHY_SERDES_CFG0_GEN_TX(0xb) |
360*4882a593Smuzhiyun 		       MVEBU_COMPHY_SERDES_CFG0_RXAUI_MODE;
361*4882a593Smuzhiyun 		break;
362*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_2500BASEX:
363*4882a593Smuzhiyun 		val |= MVEBU_COMPHY_SERDES_CFG0_GEN_RX(0x8) |
364*4882a593Smuzhiyun 		       MVEBU_COMPHY_SERDES_CFG0_GEN_TX(0x8) |
365*4882a593Smuzhiyun 		       MVEBU_COMPHY_SERDES_CFG0_HALF_BUS;
366*4882a593Smuzhiyun 		break;
367*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_SGMII:
368*4882a593Smuzhiyun 		val |= MVEBU_COMPHY_SERDES_CFG0_GEN_RX(0x6) |
369*4882a593Smuzhiyun 		       MVEBU_COMPHY_SERDES_CFG0_GEN_TX(0x6) |
370*4882a593Smuzhiyun 		       MVEBU_COMPHY_SERDES_CFG0_HALF_BUS;
371*4882a593Smuzhiyun 		break;
372*4882a593Smuzhiyun 	default:
373*4882a593Smuzhiyun 		dev_err(priv->dev,
374*4882a593Smuzhiyun 			"unsupported comphy submode (%d) on lane %d\n",
375*4882a593Smuzhiyun 			lane->submode,
376*4882a593Smuzhiyun 			lane->id);
377*4882a593Smuzhiyun 		return -ENOTSUPP;
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG0(lane->id));
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (lane->submode == PHY_INTERFACE_MODE_RXAUI) {
383*4882a593Smuzhiyun 		regmap_read(priv->regmap, MVEBU_COMPHY_SD1_CTRL1, &val);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 		switch (lane->id) {
386*4882a593Smuzhiyun 		case 2:
387*4882a593Smuzhiyun 		case 3:
388*4882a593Smuzhiyun 			val |= MVEBU_COMPHY_SD1_CTRL1_RXAUI0_EN;
389*4882a593Smuzhiyun 			break;
390*4882a593Smuzhiyun 		case 4:
391*4882a593Smuzhiyun 		case 5:
392*4882a593Smuzhiyun 			val |= MVEBU_COMPHY_SD1_CTRL1_RXAUI1_EN;
393*4882a593Smuzhiyun 			break;
394*4882a593Smuzhiyun 		default:
395*4882a593Smuzhiyun 			dev_err(priv->dev,
396*4882a593Smuzhiyun 				"RXAUI is not supported on comphy lane %d\n",
397*4882a593Smuzhiyun 				lane->id);
398*4882a593Smuzhiyun 			return -EINVAL;
399*4882a593Smuzhiyun 		}
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 		regmap_write(priv->regmap, MVEBU_COMPHY_SD1_CTRL1, val);
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	/* reset */
405*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
406*4882a593Smuzhiyun 	val &= ~(MVEBU_COMPHY_SERDES_CFG1_RESET |
407*4882a593Smuzhiyun 		 MVEBU_COMPHY_SERDES_CFG1_CORE_RESET |
408*4882a593Smuzhiyun 		 MVEBU_COMPHY_SERDES_CFG1_RF_RESET);
409*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* de-assert reset */
412*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
413*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_SERDES_CFG1_RESET |
414*4882a593Smuzhiyun 	       MVEBU_COMPHY_SERDES_CFG1_CORE_RESET;
415*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	/* wait until clocks are ready */
418*4882a593Smuzhiyun 	mdelay(1);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* exlicitly disable 40B, the bits isn't clear on reset */
421*4882a593Smuzhiyun 	regmap_read(priv->regmap, MVEBU_COMPHY_CONF6(lane->id), &val);
422*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_CONF6_40B;
423*4882a593Smuzhiyun 	regmap_write(priv->regmap, MVEBU_COMPHY_CONF6(lane->id), val);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	/* refclk selection */
426*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_MISC_CTRL0(lane->id));
427*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_MISC_CTRL0_REFCLK_SEL;
428*4882a593Smuzhiyun 	if (lane->submode == PHY_INTERFACE_MODE_10GBASER)
429*4882a593Smuzhiyun 		val |= MVEBU_COMPHY_MISC_CTRL0_ICP_FORCE;
430*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_MISC_CTRL0(lane->id));
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/* power and pll selection */
433*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_PWRPLL_CTRL(lane->id));
434*4882a593Smuzhiyun 	val &= ~(MVEBU_COMPHY_PWRPLL_CTRL_RFREQ(0x1f) |
435*4882a593Smuzhiyun 		 MVEBU_COMPHY_PWRPLL_PHY_MODE(0x7));
436*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_PWRPLL_CTRL_RFREQ(0x1) |
437*4882a593Smuzhiyun 	       MVEBU_COMPHY_PWRPLL_PHY_MODE(0x4);
438*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_PWRPLL_CTRL(lane->id));
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_LOOPBACK(lane->id));
441*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_LOOPBACK_DBUS_WIDTH(0x7);
442*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_LOOPBACK_DBUS_WIDTH(0x1);
443*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_LOOPBACK(lane->id));
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
mvebu_comphy_init_plls(struct mvebu_comphy_lane * lane)448*4882a593Smuzhiyun static int mvebu_comphy_init_plls(struct mvebu_comphy_lane *lane)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	struct mvebu_comphy_priv *priv = lane->priv;
451*4882a593Smuzhiyun 	u32 val;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* SERDES external config */
454*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG0(lane->id));
455*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_SERDES_CFG0_PU_PLL |
456*4882a593Smuzhiyun 	       MVEBU_COMPHY_SERDES_CFG0_PU_RX |
457*4882a593Smuzhiyun 	       MVEBU_COMPHY_SERDES_CFG0_PU_TX;
458*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG0(lane->id));
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	/* check rx/tx pll */
461*4882a593Smuzhiyun 	readl_poll_timeout(priv->base + MVEBU_COMPHY_SERDES_STATUS0(lane->id),
462*4882a593Smuzhiyun 			   val,
463*4882a593Smuzhiyun 			   val & (MVEBU_COMPHY_SERDES_STATUS0_RX_PLL_RDY |
464*4882a593Smuzhiyun 				  MVEBU_COMPHY_SERDES_STATUS0_TX_PLL_RDY),
465*4882a593Smuzhiyun 			   1000, 150000);
466*4882a593Smuzhiyun 	if (!(val & (MVEBU_COMPHY_SERDES_STATUS0_RX_PLL_RDY |
467*4882a593Smuzhiyun 		     MVEBU_COMPHY_SERDES_STATUS0_TX_PLL_RDY)))
468*4882a593Smuzhiyun 		return -ETIMEDOUT;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/* rx init */
471*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
472*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_SERDES_CFG1_RX_INIT;
473*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* check rx */
476*4882a593Smuzhiyun 	readl_poll_timeout(priv->base + MVEBU_COMPHY_SERDES_STATUS0(lane->id),
477*4882a593Smuzhiyun 			   val, val & MVEBU_COMPHY_SERDES_STATUS0_RX_INIT,
478*4882a593Smuzhiyun 			   1000, 10000);
479*4882a593Smuzhiyun 	if (!(val & MVEBU_COMPHY_SERDES_STATUS0_RX_INIT))
480*4882a593Smuzhiyun 		return -ETIMEDOUT;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
483*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_SERDES_CFG1_RX_INIT;
484*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
mvebu_comphy_set_mode_sgmii(struct phy * phy)489*4882a593Smuzhiyun static int mvebu_comphy_set_mode_sgmii(struct phy *phy)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
492*4882a593Smuzhiyun 	struct mvebu_comphy_priv *priv = lane->priv;
493*4882a593Smuzhiyun 	u32 val;
494*4882a593Smuzhiyun 	int err;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	err = mvebu_comphy_ethernet_init_reset(lane);
497*4882a593Smuzhiyun 	if (err)
498*4882a593Smuzhiyun 		return err;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_RX_CTRL1(lane->id));
501*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_RX_CTRL1_CLK8T_EN;
502*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_RX_CTRL1_RXCLK2X_SEL;
503*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_RX_CTRL1(lane->id));
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_DTL_CTRL(lane->id));
506*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_DTL_CTRL_DTL_FLOOP_EN;
507*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_DTL_CTRL(lane->id));
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	regmap_read(priv->regmap, MVEBU_COMPHY_CONF1(lane->id), &val);
510*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_CONF1_USB_PCIE;
511*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_CONF1_PWRUP;
512*4882a593Smuzhiyun 	regmap_write(priv->regmap, MVEBU_COMPHY_CONF1(lane->id), val);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_GEN1_S0(lane->id));
515*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_GEN1_S0_TX_EMPH(0xf);
516*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_GEN1_S0_TX_EMPH(0x1);
517*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_GEN1_S0(lane->id));
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	return mvebu_comphy_init_plls(lane);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
mvebu_comphy_set_mode_rxaui(struct phy * phy)522*4882a593Smuzhiyun static int mvebu_comphy_set_mode_rxaui(struct phy *phy)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
525*4882a593Smuzhiyun 	struct mvebu_comphy_priv *priv = lane->priv;
526*4882a593Smuzhiyun 	u32 val;
527*4882a593Smuzhiyun 	int err;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	err = mvebu_comphy_ethernet_init_reset(lane);
530*4882a593Smuzhiyun 	if (err)
531*4882a593Smuzhiyun 		return err;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_RX_CTRL1(lane->id));
534*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_RX_CTRL1_RXCLK2X_SEL |
535*4882a593Smuzhiyun 	       MVEBU_COMPHY_RX_CTRL1_CLK8T_EN;
536*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_RX_CTRL1(lane->id));
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_DTL_CTRL(lane->id));
539*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_DTL_CTRL_DTL_FLOOP_EN;
540*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_DTL_CTRL(lane->id));
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG2(lane->id));
543*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_SERDES_CFG2_DFE_EN;
544*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG2(lane->id));
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_DFE_RES(lane->id));
547*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_DFE_RES_FORCE_GEN_TBL;
548*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_DFE_RES(lane->id));
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_GEN1_S0(lane->id));
551*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_GEN1_S0_TX_EMPH(0xf);
552*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_GEN1_S0_TX_EMPH(0xd);
553*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_GEN1_S0(lane->id));
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_GEN1_S1(lane->id));
556*4882a593Smuzhiyun 	val &= ~(MVEBU_COMPHY_GEN1_S1_RX_MUL_PI(0x7) |
557*4882a593Smuzhiyun 		 MVEBU_COMPHY_GEN1_S1_RX_MUL_PF(0x7));
558*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_GEN1_S1_RX_MUL_PI(0x1) |
559*4882a593Smuzhiyun 	       MVEBU_COMPHY_GEN1_S1_RX_MUL_PF(0x1) |
560*4882a593Smuzhiyun 	       MVEBU_COMPHY_GEN1_S1_RX_DFE_EN;
561*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_GEN1_S1(lane->id));
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_COEF(lane->id));
564*4882a593Smuzhiyun 	val &= ~(MVEBU_COMPHY_COEF_DFE_EN | MVEBU_COMPHY_COEF_DFE_CTRL);
565*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_COEF(lane->id));
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_GEN1_S4(lane->id));
568*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_GEN1_S4_DFE_RES(0x3);
569*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_GEN1_S4_DFE_RES(0x1);
570*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_GEN1_S4(lane->id));
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	return mvebu_comphy_init_plls(lane);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
mvebu_comphy_set_mode_10gbaser(struct phy * phy)575*4882a593Smuzhiyun static int mvebu_comphy_set_mode_10gbaser(struct phy *phy)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
578*4882a593Smuzhiyun 	struct mvebu_comphy_priv *priv = lane->priv;
579*4882a593Smuzhiyun 	u32 val;
580*4882a593Smuzhiyun 	int err;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	err = mvebu_comphy_ethernet_init_reset(lane);
583*4882a593Smuzhiyun 	if (err)
584*4882a593Smuzhiyun 		return err;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_RX_CTRL1(lane->id));
587*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_RX_CTRL1_RXCLK2X_SEL |
588*4882a593Smuzhiyun 	       MVEBU_COMPHY_RX_CTRL1_CLK8T_EN;
589*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_RX_CTRL1(lane->id));
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_DTL_CTRL(lane->id));
592*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_DTL_CTRL_DTL_FLOOP_EN;
593*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_DTL_CTRL(lane->id));
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/* Speed divider */
596*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_SPEED_DIV(lane->id));
597*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_SPEED_DIV_TX_FORCE;
598*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_SPEED_DIV(lane->id));
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG2(lane->id));
601*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_SERDES_CFG2_DFE_EN;
602*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG2(lane->id));
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/* DFE resolution */
605*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_DFE_RES(lane->id));
606*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_DFE_RES_FORCE_GEN_TBL;
607*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_DFE_RES(lane->id));
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_GEN1_S0(lane->id));
610*4882a593Smuzhiyun 	val &= ~(MVEBU_COMPHY_GEN1_S0_TX_AMP(0x1f) |
611*4882a593Smuzhiyun 		 MVEBU_COMPHY_GEN1_S0_TX_EMPH(0xf));
612*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_GEN1_S0_TX_AMP(0x1c) |
613*4882a593Smuzhiyun 	       MVEBU_COMPHY_GEN1_S0_TX_EMPH(0xe);
614*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_GEN1_S0(lane->id));
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_GEN1_S2(lane->id));
617*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_GEN1_S2_TX_EMPH(0xf);
618*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_GEN1_S2_TX_EMPH_EN;
619*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_GEN1_S2(lane->id));
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_TX_SLEW_RATE(lane->id));
622*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_TX_SLEW_RATE_EMPH(0x3) |
623*4882a593Smuzhiyun 	       MVEBU_COMPHY_TX_SLEW_RATE_SLC(0x3f);
624*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_TX_SLEW_RATE(lane->id));
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/* Impedance calibration */
627*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_IMP_CAL(lane->id));
628*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_IMP_CAL_TX_EXT(0x1f);
629*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_IMP_CAL_TX_EXT(0xe) |
630*4882a593Smuzhiyun 	       MVEBU_COMPHY_IMP_CAL_TX_EXT_EN;
631*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_IMP_CAL(lane->id));
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_GEN1_S5(lane->id));
634*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_GEN1_S5_ICP(0xf);
635*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_GEN1_S5(lane->id));
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_GEN1_S1(lane->id));
638*4882a593Smuzhiyun 	val &= ~(MVEBU_COMPHY_GEN1_S1_RX_MUL_PI(0x7) |
639*4882a593Smuzhiyun 		 MVEBU_COMPHY_GEN1_S1_RX_MUL_PF(0x7) |
640*4882a593Smuzhiyun 		 MVEBU_COMPHY_GEN1_S1_RX_MUL_FI(0x3) |
641*4882a593Smuzhiyun 		 MVEBU_COMPHY_GEN1_S1_RX_MUL_FF(0x3));
642*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_GEN1_S1_RX_DFE_EN |
643*4882a593Smuzhiyun 	       MVEBU_COMPHY_GEN1_S1_RX_MUL_PI(0x2) |
644*4882a593Smuzhiyun 	       MVEBU_COMPHY_GEN1_S1_RX_MUL_PF(0x2) |
645*4882a593Smuzhiyun 	       MVEBU_COMPHY_GEN1_S1_RX_MUL_FF(0x1) |
646*4882a593Smuzhiyun 	       MVEBU_COMPHY_GEN1_S1_RX_DIV(0x3);
647*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_GEN1_S1(lane->id));
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_COEF(lane->id));
650*4882a593Smuzhiyun 	val &= ~(MVEBU_COMPHY_COEF_DFE_EN | MVEBU_COMPHY_COEF_DFE_CTRL);
651*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_COEF(lane->id));
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_GEN1_S4(lane->id));
654*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_GEN1_S4_DFE_RES(0x3);
655*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_GEN1_S4_DFE_RES(0x1);
656*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_GEN1_S4(lane->id));
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_GEN1_S3(lane->id));
659*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_GEN1_S3_FBCK_SEL;
660*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_GEN1_S3(lane->id));
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	/* rx training timer */
663*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_TRAINING5(lane->id));
664*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_TRAINING5_RX_TIMER(0x3ff);
665*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_TRAINING5_RX_TIMER(0x13);
666*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_TRAINING5(lane->id));
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	/* tx train peak to peak hold */
669*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_TRAINING0(lane->id));
670*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_TRAINING0_P2P_HOLD;
671*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_TRAINING0(lane->id));
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_TX_PRESET(lane->id));
674*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_TX_PRESET_INDEX(0xf);
675*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_TX_PRESET_INDEX(0x2);	/* preset coeff */
676*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_TX_PRESET(lane->id));
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_FRAME_DETECT3(lane->id));
679*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_FRAME_DETECT3_LOST_TIMEOUT_EN;
680*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_FRAME_DETECT3(lane->id));
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_TX_TRAIN_PRESET(lane->id));
683*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_TX_TRAIN_PRESET_16B_AUTO_EN |
684*4882a593Smuzhiyun 	       MVEBU_COMPHY_TX_TRAIN_PRESET_PRBS11;
685*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_TX_TRAIN_PRESET(lane->id));
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_FRAME_DETECT0(lane->id));
688*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_FRAME_DETECT0_PATN(0x1ff);
689*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_FRAME_DETECT0_PATN(0x88);
690*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_FRAME_DETECT0(lane->id));
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_DME(lane->id));
693*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_DME_ETH_MODE;
694*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_DME(lane->id));
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_VDD_CAL0(lane->id));
697*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_VDD_CAL0_CONT_MODE;
698*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_VDD_CAL0(lane->id));
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_SP_CALIB(lane->id));
701*4882a593Smuzhiyun 	val &= ~MVEBU_SP_CALIB_SAMPLER(0x3);
702*4882a593Smuzhiyun 	val |= MVEBU_SP_CALIB_SAMPLER(0x3) |
703*4882a593Smuzhiyun 	       MVEBU_SP_CALIB_SAMPLER_EN;
704*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_SP_CALIB(lane->id));
705*4882a593Smuzhiyun 	val &= ~MVEBU_SP_CALIB_SAMPLER_EN;
706*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_SP_CALIB(lane->id));
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	/* External rx regulator */
709*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_EXT_SELV(lane->id));
710*4882a593Smuzhiyun 	val &= ~MVEBU_COMPHY_EXT_SELV_RX_SAMPL(0x1f);
711*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_EXT_SELV_RX_SAMPL(0x1a);
712*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_EXT_SELV(lane->id));
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return mvebu_comphy_init_plls(lane);
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
mvebu_comphy_power_on_legacy(struct phy * phy)717*4882a593Smuzhiyun static int mvebu_comphy_power_on_legacy(struct phy *phy)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
720*4882a593Smuzhiyun 	struct mvebu_comphy_priv *priv = lane->priv;
721*4882a593Smuzhiyun 	int ret, mux;
722*4882a593Smuzhiyun 	u32 val;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	mux = mvebu_comphy_get_mux(lane->id, lane->port,
725*4882a593Smuzhiyun 				   lane->mode, lane->submode);
726*4882a593Smuzhiyun 	if (mux < 0)
727*4882a593Smuzhiyun 		return -ENOTSUPP;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	regmap_read(priv->regmap, MVEBU_COMPHY_PIPE_SELECTOR, &val);
730*4882a593Smuzhiyun 	val &= ~(0xf << MVEBU_COMPHY_PIPE_SELECTOR_PIPE(lane->id));
731*4882a593Smuzhiyun 	regmap_write(priv->regmap, MVEBU_COMPHY_PIPE_SELECTOR, val);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	regmap_read(priv->regmap, MVEBU_COMPHY_SELECTOR, &val);
734*4882a593Smuzhiyun 	val &= ~(0xf << MVEBU_COMPHY_SELECTOR_PHY(lane->id));
735*4882a593Smuzhiyun 	val |= mux << MVEBU_COMPHY_SELECTOR_PHY(lane->id);
736*4882a593Smuzhiyun 	regmap_write(priv->regmap, MVEBU_COMPHY_SELECTOR, val);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	switch (lane->submode) {
739*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_SGMII:
740*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_2500BASEX:
741*4882a593Smuzhiyun 		ret = mvebu_comphy_set_mode_sgmii(phy);
742*4882a593Smuzhiyun 		break;
743*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_RXAUI:
744*4882a593Smuzhiyun 		ret = mvebu_comphy_set_mode_rxaui(phy);
745*4882a593Smuzhiyun 		break;
746*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_10GBASER:
747*4882a593Smuzhiyun 		ret = mvebu_comphy_set_mode_10gbaser(phy);
748*4882a593Smuzhiyun 		break;
749*4882a593Smuzhiyun 	default:
750*4882a593Smuzhiyun 		return -ENOTSUPP;
751*4882a593Smuzhiyun 	}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	/* digital reset */
754*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
755*4882a593Smuzhiyun 	val |= MVEBU_COMPHY_SERDES_CFG1_RF_RESET;
756*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	return ret;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
mvebu_comphy_power_on(struct phy * phy)761*4882a593Smuzhiyun static int mvebu_comphy_power_on(struct phy *phy)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun 	struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
764*4882a593Smuzhiyun 	struct mvebu_comphy_priv *priv = lane->priv;
765*4882a593Smuzhiyun 	int fw_mode, fw_speed;
766*4882a593Smuzhiyun 	u32 fw_param = 0;
767*4882a593Smuzhiyun 	int ret;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	fw_mode = mvebu_comphy_get_fw_mode(lane->id, lane->port,
770*4882a593Smuzhiyun 					   lane->mode, lane->submode);
771*4882a593Smuzhiyun 	if (fw_mode < 0)
772*4882a593Smuzhiyun 		goto try_legacy;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	/* Try SMC flow first */
775*4882a593Smuzhiyun 	switch (lane->mode) {
776*4882a593Smuzhiyun 	case PHY_MODE_ETHERNET:
777*4882a593Smuzhiyun 		switch (lane->submode) {
778*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_RXAUI:
779*4882a593Smuzhiyun 			dev_dbg(priv->dev, "set lane %d to RXAUI mode\n",
780*4882a593Smuzhiyun 				lane->id);
781*4882a593Smuzhiyun 			fw_speed = 0;
782*4882a593Smuzhiyun 			break;
783*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_SGMII:
784*4882a593Smuzhiyun 			dev_dbg(priv->dev, "set lane %d to 1000BASE-X mode\n",
785*4882a593Smuzhiyun 				lane->id);
786*4882a593Smuzhiyun 			fw_speed = COMPHY_FW_SPEED_1250;
787*4882a593Smuzhiyun 			break;
788*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_2500BASEX:
789*4882a593Smuzhiyun 			dev_dbg(priv->dev, "set lane %d to 2500BASE-X mode\n",
790*4882a593Smuzhiyun 				lane->id);
791*4882a593Smuzhiyun 			fw_speed = COMPHY_FW_SPEED_3125;
792*4882a593Smuzhiyun 			break;
793*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_10GBASER:
794*4882a593Smuzhiyun 			dev_dbg(priv->dev, "set lane %d to 10GBASE-R mode\n",
795*4882a593Smuzhiyun 				lane->id);
796*4882a593Smuzhiyun 			fw_speed = COMPHY_FW_SPEED_103125;
797*4882a593Smuzhiyun 			break;
798*4882a593Smuzhiyun 		default:
799*4882a593Smuzhiyun 			dev_err(priv->dev, "unsupported Ethernet mode (%d)\n",
800*4882a593Smuzhiyun 				lane->submode);
801*4882a593Smuzhiyun 			return -ENOTSUPP;
802*4882a593Smuzhiyun 		}
803*4882a593Smuzhiyun 		fw_param = COMPHY_FW_PARAM_ETH(fw_mode, lane->port, fw_speed);
804*4882a593Smuzhiyun 		break;
805*4882a593Smuzhiyun 	case PHY_MODE_USB_HOST_SS:
806*4882a593Smuzhiyun 	case PHY_MODE_USB_DEVICE_SS:
807*4882a593Smuzhiyun 		dev_dbg(priv->dev, "set lane %d to USB3 mode\n", lane->id);
808*4882a593Smuzhiyun 		fw_param = COMPHY_FW_PARAM(fw_mode, lane->port);
809*4882a593Smuzhiyun 		break;
810*4882a593Smuzhiyun 	case PHY_MODE_SATA:
811*4882a593Smuzhiyun 		dev_dbg(priv->dev, "set lane %d to SATA mode\n", lane->id);
812*4882a593Smuzhiyun 		fw_param = COMPHY_FW_PARAM(fw_mode, lane->port);
813*4882a593Smuzhiyun 		break;
814*4882a593Smuzhiyun 	case PHY_MODE_PCIE:
815*4882a593Smuzhiyun 		dev_dbg(priv->dev, "set lane %d to PCIe mode (x%d)\n", lane->id,
816*4882a593Smuzhiyun 			lane->submode);
817*4882a593Smuzhiyun 		fw_param = COMPHY_FW_PARAM_PCIE(fw_mode, lane->port,
818*4882a593Smuzhiyun 						lane->submode);
819*4882a593Smuzhiyun 		break;
820*4882a593Smuzhiyun 	default:
821*4882a593Smuzhiyun 		dev_err(priv->dev, "unsupported PHY mode (%d)\n", lane->mode);
822*4882a593Smuzhiyun 		return -ENOTSUPP;
823*4882a593Smuzhiyun 	}
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	ret = mvebu_comphy_smc(COMPHY_SIP_POWER_ON, priv->cp_phys, lane->id,
826*4882a593Smuzhiyun 			       fw_param);
827*4882a593Smuzhiyun 	if (!ret)
828*4882a593Smuzhiyun 		return ret;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	if (ret == -EOPNOTSUPP)
831*4882a593Smuzhiyun 		dev_err(priv->dev,
832*4882a593Smuzhiyun 			"unsupported SMC call, try updating your firmware\n");
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	dev_warn(priv->dev,
835*4882a593Smuzhiyun 		 "Firmware could not configure PHY %d with mode %d (ret: %d), trying legacy method\n",
836*4882a593Smuzhiyun 		 lane->id, lane->mode, ret);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun try_legacy:
839*4882a593Smuzhiyun 	/* Fallback to Linux's implementation */
840*4882a593Smuzhiyun 	return mvebu_comphy_power_on_legacy(phy);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
mvebu_comphy_set_mode(struct phy * phy,enum phy_mode mode,int submode)843*4882a593Smuzhiyun static int mvebu_comphy_set_mode(struct phy *phy,
844*4882a593Smuzhiyun 				 enum phy_mode mode, int submode)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	if (submode == PHY_INTERFACE_MODE_1000BASEX)
849*4882a593Smuzhiyun 		submode = PHY_INTERFACE_MODE_SGMII;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	if (mvebu_comphy_get_fw_mode(lane->id, lane->port, mode, submode) < 0)
852*4882a593Smuzhiyun 		return -EINVAL;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	lane->mode = mode;
855*4882a593Smuzhiyun 	lane->submode = submode;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* PCIe submode represents the width */
858*4882a593Smuzhiyun 	if (mode == PHY_MODE_PCIE && !lane->submode)
859*4882a593Smuzhiyun 		lane->submode = 1;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	return 0;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
mvebu_comphy_power_off_legacy(struct phy * phy)864*4882a593Smuzhiyun static int mvebu_comphy_power_off_legacy(struct phy *phy)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
867*4882a593Smuzhiyun 	struct mvebu_comphy_priv *priv = lane->priv;
868*4882a593Smuzhiyun 	u32 val;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
871*4882a593Smuzhiyun 	val &= ~(MVEBU_COMPHY_SERDES_CFG1_RESET |
872*4882a593Smuzhiyun 		 MVEBU_COMPHY_SERDES_CFG1_CORE_RESET |
873*4882a593Smuzhiyun 		 MVEBU_COMPHY_SERDES_CFG1_RF_RESET);
874*4882a593Smuzhiyun 	writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	regmap_read(priv->regmap, MVEBU_COMPHY_SELECTOR, &val);
877*4882a593Smuzhiyun 	val &= ~(0xf << MVEBU_COMPHY_SELECTOR_PHY(lane->id));
878*4882a593Smuzhiyun 	regmap_write(priv->regmap, MVEBU_COMPHY_SELECTOR, val);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	regmap_read(priv->regmap, MVEBU_COMPHY_PIPE_SELECTOR, &val);
881*4882a593Smuzhiyun 	val &= ~(0xf << MVEBU_COMPHY_PIPE_SELECTOR_PIPE(lane->id));
882*4882a593Smuzhiyun 	regmap_write(priv->regmap, MVEBU_COMPHY_PIPE_SELECTOR, val);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	return 0;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun 
mvebu_comphy_power_off(struct phy * phy)887*4882a593Smuzhiyun static int mvebu_comphy_power_off(struct phy *phy)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
890*4882a593Smuzhiyun 	struct mvebu_comphy_priv *priv = lane->priv;
891*4882a593Smuzhiyun 	int ret;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	ret = mvebu_comphy_smc(COMPHY_SIP_POWER_OFF, priv->cp_phys,
894*4882a593Smuzhiyun 			       lane->id, 0);
895*4882a593Smuzhiyun 	if (!ret)
896*4882a593Smuzhiyun 		return ret;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	/* Fallback to Linux's implementation */
899*4882a593Smuzhiyun 	return mvebu_comphy_power_off_legacy(phy);
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun static const struct phy_ops mvebu_comphy_ops = {
903*4882a593Smuzhiyun 	.power_on	= mvebu_comphy_power_on,
904*4882a593Smuzhiyun 	.power_off	= mvebu_comphy_power_off,
905*4882a593Smuzhiyun 	.set_mode	= mvebu_comphy_set_mode,
906*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun 
mvebu_comphy_xlate(struct device * dev,struct of_phandle_args * args)909*4882a593Smuzhiyun static struct phy *mvebu_comphy_xlate(struct device *dev,
910*4882a593Smuzhiyun 				      struct of_phandle_args *args)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun 	struct mvebu_comphy_lane *lane;
913*4882a593Smuzhiyun 	struct phy *phy;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	if (WARN_ON(args->args[0] >= MVEBU_COMPHY_PORTS))
916*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	phy = of_phy_simple_xlate(dev, args);
919*4882a593Smuzhiyun 	if (IS_ERR(phy))
920*4882a593Smuzhiyun 		return phy;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	lane = phy_get_drvdata(phy);
923*4882a593Smuzhiyun 	lane->port = args->args[0];
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	return phy;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun 
mvebu_comphy_init_clks(struct mvebu_comphy_priv * priv)928*4882a593Smuzhiyun static int mvebu_comphy_init_clks(struct mvebu_comphy_priv *priv)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun 	int ret;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	priv->mg_domain_clk = devm_clk_get(priv->dev, "mg_clk");
933*4882a593Smuzhiyun 	if (IS_ERR(priv->mg_domain_clk))
934*4882a593Smuzhiyun 		return PTR_ERR(priv->mg_domain_clk);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->mg_domain_clk);
937*4882a593Smuzhiyun 	if (ret < 0)
938*4882a593Smuzhiyun 		return ret;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	priv->mg_core_clk = devm_clk_get(priv->dev, "mg_core_clk");
941*4882a593Smuzhiyun 	if (IS_ERR(priv->mg_core_clk)) {
942*4882a593Smuzhiyun 		ret = PTR_ERR(priv->mg_core_clk);
943*4882a593Smuzhiyun 		goto dis_mg_domain_clk;
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->mg_core_clk);
947*4882a593Smuzhiyun 	if (ret < 0)
948*4882a593Smuzhiyun 		goto dis_mg_domain_clk;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	priv->axi_clk = devm_clk_get(priv->dev, "axi_clk");
951*4882a593Smuzhiyun 	if (IS_ERR(priv->axi_clk)) {
952*4882a593Smuzhiyun 		ret = PTR_ERR(priv->axi_clk);
953*4882a593Smuzhiyun 		goto dis_mg_core_clk;
954*4882a593Smuzhiyun 	}
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->axi_clk);
957*4882a593Smuzhiyun 	if (ret < 0)
958*4882a593Smuzhiyun 		goto dis_mg_core_clk;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	return 0;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun dis_mg_core_clk:
963*4882a593Smuzhiyun 	clk_disable_unprepare(priv->mg_core_clk);
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun dis_mg_domain_clk:
966*4882a593Smuzhiyun 	clk_disable_unprepare(priv->mg_domain_clk);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	priv->mg_domain_clk = NULL;
969*4882a593Smuzhiyun 	priv->mg_core_clk = NULL;
970*4882a593Smuzhiyun 	priv->axi_clk = NULL;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	return ret;
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun 
mvebu_comphy_disable_unprepare_clks(struct mvebu_comphy_priv * priv)975*4882a593Smuzhiyun static void mvebu_comphy_disable_unprepare_clks(struct mvebu_comphy_priv *priv)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	if (priv->axi_clk)
978*4882a593Smuzhiyun 		clk_disable_unprepare(priv->axi_clk);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	if (priv->mg_core_clk)
981*4882a593Smuzhiyun 		clk_disable_unprepare(priv->mg_core_clk);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	if (priv->mg_domain_clk)
984*4882a593Smuzhiyun 		clk_disable_unprepare(priv->mg_domain_clk);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
mvebu_comphy_probe(struct platform_device * pdev)987*4882a593Smuzhiyun static int mvebu_comphy_probe(struct platform_device *pdev)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	struct mvebu_comphy_priv *priv;
990*4882a593Smuzhiyun 	struct phy_provider *provider;
991*4882a593Smuzhiyun 	struct device_node *child;
992*4882a593Smuzhiyun 	struct resource *res;
993*4882a593Smuzhiyun 	int ret;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
996*4882a593Smuzhiyun 	if (!priv)
997*4882a593Smuzhiyun 		return -ENOMEM;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	priv->dev = &pdev->dev;
1000*4882a593Smuzhiyun 	priv->regmap =
1001*4882a593Smuzhiyun 		syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
1002*4882a593Smuzhiyun 						"marvell,system-controller");
1003*4882a593Smuzhiyun 	if (IS_ERR(priv->regmap))
1004*4882a593Smuzhiyun 		return PTR_ERR(priv->regmap);
1005*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1006*4882a593Smuzhiyun 	priv->base = devm_ioremap_resource(&pdev->dev, res);
1007*4882a593Smuzhiyun 	if (IS_ERR(priv->base))
1008*4882a593Smuzhiyun 		return PTR_ERR(priv->base);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	/*
1011*4882a593Smuzhiyun 	 * Ignore error if clocks have not been initialized properly for DT
1012*4882a593Smuzhiyun 	 * compatibility reasons.
1013*4882a593Smuzhiyun 	 */
1014*4882a593Smuzhiyun 	ret = mvebu_comphy_init_clks(priv);
1015*4882a593Smuzhiyun 	if (ret) {
1016*4882a593Smuzhiyun 		if (ret == -EPROBE_DEFER)
1017*4882a593Smuzhiyun 			return ret;
1018*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "cannot initialize clocks\n");
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	/*
1022*4882a593Smuzhiyun 	 * Hack to retrieve a physical offset relative to this CP that will be
1023*4882a593Smuzhiyun 	 * given to the firmware
1024*4882a593Smuzhiyun 	 */
1025*4882a593Smuzhiyun 	priv->cp_phys = res->start;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	for_each_available_child_of_node(pdev->dev.of_node, child) {
1028*4882a593Smuzhiyun 		struct mvebu_comphy_lane *lane;
1029*4882a593Smuzhiyun 		struct phy *phy;
1030*4882a593Smuzhiyun 		u32 val;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 		ret = of_property_read_u32(child, "reg", &val);
1033*4882a593Smuzhiyun 		if (ret < 0) {
1034*4882a593Smuzhiyun 			dev_err(&pdev->dev, "missing 'reg' property (%d)\n",
1035*4882a593Smuzhiyun 				ret);
1036*4882a593Smuzhiyun 			continue;
1037*4882a593Smuzhiyun 		}
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 		if (val >= MVEBU_COMPHY_LANES) {
1040*4882a593Smuzhiyun 			dev_err(&pdev->dev, "invalid 'reg' property\n");
1041*4882a593Smuzhiyun 			continue;
1042*4882a593Smuzhiyun 		}
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 		lane = devm_kzalloc(&pdev->dev, sizeof(*lane), GFP_KERNEL);
1045*4882a593Smuzhiyun 		if (!lane) {
1046*4882a593Smuzhiyun 			of_node_put(child);
1047*4882a593Smuzhiyun 			ret = -ENOMEM;
1048*4882a593Smuzhiyun 			goto disable_clks;
1049*4882a593Smuzhiyun 		}
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 		phy = devm_phy_create(&pdev->dev, child, &mvebu_comphy_ops);
1052*4882a593Smuzhiyun 		if (IS_ERR(phy)) {
1053*4882a593Smuzhiyun 			of_node_put(child);
1054*4882a593Smuzhiyun 			ret = PTR_ERR(phy);
1055*4882a593Smuzhiyun 			goto disable_clks;
1056*4882a593Smuzhiyun 		}
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 		lane->priv = priv;
1059*4882a593Smuzhiyun 		lane->mode = PHY_MODE_INVALID;
1060*4882a593Smuzhiyun 		lane->submode = PHY_INTERFACE_MODE_NA;
1061*4882a593Smuzhiyun 		lane->id = val;
1062*4882a593Smuzhiyun 		lane->port = -1;
1063*4882a593Smuzhiyun 		phy_set_drvdata(phy, lane);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 		/*
1066*4882a593Smuzhiyun 		 * All modes are supported in this driver so we could call
1067*4882a593Smuzhiyun 		 * mvebu_comphy_power_off(phy) here to avoid relying on the
1068*4882a593Smuzhiyun 		 * bootloader/firmware configuration, but for compatibility
1069*4882a593Smuzhiyun 		 * reasons we cannot de-configure the COMPHY without being sure
1070*4882a593Smuzhiyun 		 * that the firmware is up-to-date and fully-featured.
1071*4882a593Smuzhiyun 		 */
1072*4882a593Smuzhiyun 	}
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, priv);
1075*4882a593Smuzhiyun 	provider = devm_of_phy_provider_register(&pdev->dev,
1076*4882a593Smuzhiyun 						 mvebu_comphy_xlate);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(provider);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun disable_clks:
1081*4882a593Smuzhiyun 	mvebu_comphy_disable_unprepare_clks(priv);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	return ret;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun static const struct of_device_id mvebu_comphy_of_match_table[] = {
1087*4882a593Smuzhiyun 	{ .compatible = "marvell,comphy-cp110" },
1088*4882a593Smuzhiyun 	{ },
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mvebu_comphy_of_match_table);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun static struct platform_driver mvebu_comphy_driver = {
1093*4882a593Smuzhiyun 	.probe	= mvebu_comphy_probe,
1094*4882a593Smuzhiyun 	.driver	= {
1095*4882a593Smuzhiyun 		.name = "mvebu-comphy",
1096*4882a593Smuzhiyun 		.of_match_table = mvebu_comphy_of_match_table,
1097*4882a593Smuzhiyun 	},
1098*4882a593Smuzhiyun };
1099*4882a593Smuzhiyun module_platform_driver(mvebu_comphy_driver);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun MODULE_AUTHOR("Antoine Tenart <antoine.tenart@free-electrons.com>");
1102*4882a593Smuzhiyun MODULE_DESCRIPTION("Common PHY driver for mvebu SoCs");
1103*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1104