1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
4*4882a593Smuzhiyun * Copyright (C) 2018,2019 Lubomir Rintel <lkundrak@v3.sk>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/phy/phy.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/soc/mmp/cputype.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define USB2_PLL_REG0 0x4
15*4882a593Smuzhiyun #define USB2_PLL_REG1 0x8
16*4882a593Smuzhiyun #define USB2_TX_REG0 0x10
17*4882a593Smuzhiyun #define USB2_TX_REG1 0x14
18*4882a593Smuzhiyun #define USB2_TX_REG2 0x18
19*4882a593Smuzhiyun #define USB2_RX_REG0 0x20
20*4882a593Smuzhiyun #define USB2_RX_REG1 0x24
21*4882a593Smuzhiyun #define USB2_RX_REG2 0x28
22*4882a593Smuzhiyun #define USB2_ANA_REG0 0x30
23*4882a593Smuzhiyun #define USB2_ANA_REG1 0x34
24*4882a593Smuzhiyun #define USB2_ANA_REG2 0x38
25*4882a593Smuzhiyun #define USB2_DIG_REG0 0x3C
26*4882a593Smuzhiyun #define USB2_DIG_REG1 0x40
27*4882a593Smuzhiyun #define USB2_DIG_REG2 0x44
28*4882a593Smuzhiyun #define USB2_DIG_REG3 0x48
29*4882a593Smuzhiyun #define USB2_TEST_REG0 0x4C
30*4882a593Smuzhiyun #define USB2_TEST_REG1 0x50
31*4882a593Smuzhiyun #define USB2_TEST_REG2 0x54
32*4882a593Smuzhiyun #define USB2_CHARGER_REG0 0x58
33*4882a593Smuzhiyun #define USB2_OTG_REG0 0x5C
34*4882a593Smuzhiyun #define USB2_PHY_MON0 0x60
35*4882a593Smuzhiyun #define USB2_RESETVE_REG0 0x64
36*4882a593Smuzhiyun #define USB2_ICID_REG0 0x78
37*4882a593Smuzhiyun #define USB2_ICID_REG1 0x7C
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* USB2_PLL_REG0 */
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* This is for Ax stepping */
42*4882a593Smuzhiyun #define USB2_PLL_FBDIV_SHIFT_MMP3 0
43*4882a593Smuzhiyun #define USB2_PLL_FBDIV_MASK_MMP3 (0xFF << 0)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define USB2_PLL_REFDIV_SHIFT_MMP3 8
46*4882a593Smuzhiyun #define USB2_PLL_REFDIV_MASK_MMP3 (0xF << 8)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define USB2_PLL_VDD12_SHIFT_MMP3 12
49*4882a593Smuzhiyun #define USB2_PLL_VDD18_SHIFT_MMP3 14
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* This is for B0 stepping */
52*4882a593Smuzhiyun #define USB2_PLL_FBDIV_SHIFT_MMP3_B0 0
53*4882a593Smuzhiyun #define USB2_PLL_REFDIV_SHIFT_MMP3_B0 9
54*4882a593Smuzhiyun #define USB2_PLL_VDD18_SHIFT_MMP3_B0 14
55*4882a593Smuzhiyun #define USB2_PLL_FBDIV_MASK_MMP3_B0 0x01FF
56*4882a593Smuzhiyun #define USB2_PLL_REFDIV_MASK_MMP3_B0 0x3E00
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define USB2_PLL_CAL12_SHIFT_MMP3 0
59*4882a593Smuzhiyun #define USB2_PLL_CALI12_MASK_MMP3 (0x3 << 0)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define USB2_PLL_VCOCAL_START_SHIFT_MMP3 2
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define USB2_PLL_KVCO_SHIFT_MMP3 4
64*4882a593Smuzhiyun #define USB2_PLL_KVCO_MASK_MMP3 (0x7<<4)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define USB2_PLL_ICP_SHIFT_MMP3 8
67*4882a593Smuzhiyun #define USB2_PLL_ICP_MASK_MMP3 (0x7<<8)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define USB2_PLL_LOCK_BYPASS_SHIFT_MMP3 12
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define USB2_PLL_PU_PLL_SHIFT_MMP3 13
72*4882a593Smuzhiyun #define USB2_PLL_PU_PLL_MASK (0x1 << 13)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define USB2_PLL_READY_MASK_MMP3 (0x1 << 15)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* USB2_TX_REG0 */
77*4882a593Smuzhiyun #define USB2_TX_IMPCAL_VTH_SHIFT_MMP3 8
78*4882a593Smuzhiyun #define USB2_TX_IMPCAL_VTH_MASK_MMP3 (0x7 << 8)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define USB2_TX_RCAL_START_SHIFT_MMP3 13
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* USB2_TX_REG1 */
83*4882a593Smuzhiyun #define USB2_TX_CK60_PHSEL_SHIFT_MMP3 0
84*4882a593Smuzhiyun #define USB2_TX_CK60_PHSEL_MASK_MMP3 (0xf << 0)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define USB2_TX_AMP_SHIFT_MMP3 4
87*4882a593Smuzhiyun #define USB2_TX_AMP_MASK_MMP3 (0x7 << 4)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define USB2_TX_VDD12_SHIFT_MMP3 8
90*4882a593Smuzhiyun #define USB2_TX_VDD12_MASK_MMP3 (0x3 << 8)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* USB2_TX_REG2 */
93*4882a593Smuzhiyun #define USB2_TX_DRV_SLEWRATE_SHIFT 10
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* USB2_RX_REG0 */
96*4882a593Smuzhiyun #define USB2_RX_SQ_THRESH_SHIFT_MMP3 4
97*4882a593Smuzhiyun #define USB2_RX_SQ_THRESH_MASK_MMP3 (0xf << 4)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define USB2_RX_SQ_LENGTH_SHIFT_MMP3 10
100*4882a593Smuzhiyun #define USB2_RX_SQ_LENGTH_MASK_MMP3 (0x3 << 10)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* USB2_ANA_REG1*/
103*4882a593Smuzhiyun #define USB2_ANA_PU_ANA_SHIFT_MMP3 14
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* USB2_OTG_REG0 */
106*4882a593Smuzhiyun #define USB2_OTG_PU_OTG_SHIFT_MMP3 3
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct mmp3_usb_phy {
109*4882a593Smuzhiyun struct phy *phy;
110*4882a593Smuzhiyun void __iomem *base;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
u2o_get(void __iomem * base,unsigned int offset)113*4882a593Smuzhiyun static unsigned int u2o_get(void __iomem *base, unsigned int offset)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun return readl_relaxed(base + offset);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
u2o_set(void __iomem * base,unsigned int offset,unsigned int value)118*4882a593Smuzhiyun static void u2o_set(void __iomem *base, unsigned int offset,
119*4882a593Smuzhiyun unsigned int value)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun u32 reg;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun reg = readl_relaxed(base + offset);
124*4882a593Smuzhiyun reg |= value;
125*4882a593Smuzhiyun writel_relaxed(reg, base + offset);
126*4882a593Smuzhiyun readl_relaxed(base + offset);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
u2o_clear(void __iomem * base,unsigned int offset,unsigned int value)129*4882a593Smuzhiyun static void u2o_clear(void __iomem *base, unsigned int offset,
130*4882a593Smuzhiyun unsigned int value)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun u32 reg;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun reg = readl_relaxed(base + offset);
135*4882a593Smuzhiyun reg &= ~value;
136*4882a593Smuzhiyun writel_relaxed(reg, base + offset);
137*4882a593Smuzhiyun readl_relaxed(base + offset);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
mmp3_usb_phy_init(struct phy * phy)140*4882a593Smuzhiyun static int mmp3_usb_phy_init(struct phy *phy)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct mmp3_usb_phy *mmp3_usb_phy = phy_get_drvdata(phy);
143*4882a593Smuzhiyun void __iomem *base = mmp3_usb_phy->base;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (cpu_is_mmp3_a0()) {
146*4882a593Smuzhiyun u2o_clear(base, USB2_PLL_REG0, (USB2_PLL_FBDIV_MASK_MMP3
147*4882a593Smuzhiyun | USB2_PLL_REFDIV_MASK_MMP3));
148*4882a593Smuzhiyun u2o_set(base, USB2_PLL_REG0,
149*4882a593Smuzhiyun 0xd << USB2_PLL_REFDIV_SHIFT_MMP3
150*4882a593Smuzhiyun | 0xf0 << USB2_PLL_FBDIV_SHIFT_MMP3);
151*4882a593Smuzhiyun } else if (cpu_is_mmp3_b0()) {
152*4882a593Smuzhiyun u2o_clear(base, USB2_PLL_REG0, USB2_PLL_REFDIV_MASK_MMP3_B0
153*4882a593Smuzhiyun | USB2_PLL_FBDIV_MASK_MMP3_B0);
154*4882a593Smuzhiyun u2o_set(base, USB2_PLL_REG0,
155*4882a593Smuzhiyun 0xd << USB2_PLL_REFDIV_SHIFT_MMP3_B0
156*4882a593Smuzhiyun | 0xf0 << USB2_PLL_FBDIV_SHIFT_MMP3_B0);
157*4882a593Smuzhiyun } else {
158*4882a593Smuzhiyun dev_err(&phy->dev, "unsupported silicon revision\n");
159*4882a593Smuzhiyun return -ENODEV;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun u2o_clear(base, USB2_PLL_REG1, USB2_PLL_PU_PLL_MASK
163*4882a593Smuzhiyun | USB2_PLL_ICP_MASK_MMP3
164*4882a593Smuzhiyun | USB2_PLL_KVCO_MASK_MMP3
165*4882a593Smuzhiyun | USB2_PLL_CALI12_MASK_MMP3);
166*4882a593Smuzhiyun u2o_set(base, USB2_PLL_REG1, 1 << USB2_PLL_PU_PLL_SHIFT_MMP3
167*4882a593Smuzhiyun | 1 << USB2_PLL_LOCK_BYPASS_SHIFT_MMP3
168*4882a593Smuzhiyun | 3 << USB2_PLL_ICP_SHIFT_MMP3
169*4882a593Smuzhiyun | 3 << USB2_PLL_KVCO_SHIFT_MMP3
170*4882a593Smuzhiyun | 3 << USB2_PLL_CAL12_SHIFT_MMP3);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun u2o_clear(base, USB2_TX_REG0, USB2_TX_IMPCAL_VTH_MASK_MMP3);
173*4882a593Smuzhiyun u2o_set(base, USB2_TX_REG0, 2 << USB2_TX_IMPCAL_VTH_SHIFT_MMP3);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun u2o_clear(base, USB2_TX_REG1, USB2_TX_VDD12_MASK_MMP3
176*4882a593Smuzhiyun | USB2_TX_AMP_MASK_MMP3
177*4882a593Smuzhiyun | USB2_TX_CK60_PHSEL_MASK_MMP3);
178*4882a593Smuzhiyun u2o_set(base, USB2_TX_REG1, 3 << USB2_TX_VDD12_SHIFT_MMP3
179*4882a593Smuzhiyun | 4 << USB2_TX_AMP_SHIFT_MMP3
180*4882a593Smuzhiyun | 4 << USB2_TX_CK60_PHSEL_SHIFT_MMP3);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun u2o_clear(base, USB2_TX_REG2, 3 << USB2_TX_DRV_SLEWRATE_SHIFT);
183*4882a593Smuzhiyun u2o_set(base, USB2_TX_REG2, 2 << USB2_TX_DRV_SLEWRATE_SHIFT);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun u2o_clear(base, USB2_RX_REG0, USB2_RX_SQ_THRESH_MASK_MMP3);
186*4882a593Smuzhiyun u2o_set(base, USB2_RX_REG0, 0xa << USB2_RX_SQ_THRESH_SHIFT_MMP3);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun u2o_set(base, USB2_ANA_REG1, 0x1 << USB2_ANA_PU_ANA_SHIFT_MMP3);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun u2o_set(base, USB2_OTG_REG0, 0x1 << USB2_OTG_PU_OTG_SHIFT_MMP3);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
mmp3_usb_phy_calibrate(struct phy * phy)195*4882a593Smuzhiyun static int mmp3_usb_phy_calibrate(struct phy *phy)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct mmp3_usb_phy *mmp3_usb_phy = phy_get_drvdata(phy);
198*4882a593Smuzhiyun void __iomem *base = mmp3_usb_phy->base;
199*4882a593Smuzhiyun int loops;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * PLL VCO and TX Impedance Calibration Timing:
203*4882a593Smuzhiyun *
204*4882a593Smuzhiyun * _____________________________________
205*4882a593Smuzhiyun * PU __________|
206*4882a593Smuzhiyun * _____________________________
207*4882a593Smuzhiyun * VCOCAL START _________|
208*4882a593Smuzhiyun * ___
209*4882a593Smuzhiyun * REG_RCAL_START ________________| |________|_______
210*4882a593Smuzhiyun * | 200us | 400us | 40| 400us | USB PHY READY
211*4882a593Smuzhiyun */
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun udelay(200);
214*4882a593Smuzhiyun u2o_set(base, USB2_PLL_REG1, 1 << USB2_PLL_VCOCAL_START_SHIFT_MMP3);
215*4882a593Smuzhiyun udelay(400);
216*4882a593Smuzhiyun u2o_set(base, USB2_TX_REG0, 1 << USB2_TX_RCAL_START_SHIFT_MMP3);
217*4882a593Smuzhiyun udelay(40);
218*4882a593Smuzhiyun u2o_clear(base, USB2_TX_REG0, 1 << USB2_TX_RCAL_START_SHIFT_MMP3);
219*4882a593Smuzhiyun udelay(400);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun loops = 0;
222*4882a593Smuzhiyun while ((u2o_get(base, USB2_PLL_REG1) & USB2_PLL_READY_MASK_MMP3) == 0) {
223*4882a593Smuzhiyun mdelay(1);
224*4882a593Smuzhiyun loops++;
225*4882a593Smuzhiyun if (loops > 100) {
226*4882a593Smuzhiyun dev_err(&phy->dev, "PLL_READY not set after 100mS.\n");
227*4882a593Smuzhiyun return -ETIMEDOUT;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static const struct phy_ops mmp3_usb_phy_ops = {
235*4882a593Smuzhiyun .init = mmp3_usb_phy_init,
236*4882a593Smuzhiyun .calibrate = mmp3_usb_phy_calibrate,
237*4882a593Smuzhiyun .owner = THIS_MODULE,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const struct of_device_id mmp3_usb_phy_of_match[] = {
241*4882a593Smuzhiyun { .compatible = "marvell,mmp3-usb-phy", },
242*4882a593Smuzhiyun { },
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mmp3_usb_phy_of_match);
245*4882a593Smuzhiyun
mmp3_usb_phy_probe(struct platform_device * pdev)246*4882a593Smuzhiyun static int mmp3_usb_phy_probe(struct platform_device *pdev)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun struct device *dev = &pdev->dev;
249*4882a593Smuzhiyun struct resource *resource;
250*4882a593Smuzhiyun struct mmp3_usb_phy *mmp3_usb_phy;
251*4882a593Smuzhiyun struct phy_provider *provider;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun mmp3_usb_phy = devm_kzalloc(dev, sizeof(*mmp3_usb_phy), GFP_KERNEL);
254*4882a593Smuzhiyun if (!mmp3_usb_phy)
255*4882a593Smuzhiyun return -ENOMEM;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
258*4882a593Smuzhiyun mmp3_usb_phy->base = devm_ioremap_resource(dev, resource);
259*4882a593Smuzhiyun if (IS_ERR(mmp3_usb_phy->base)) {
260*4882a593Smuzhiyun dev_err(dev, "failed to remap PHY regs\n");
261*4882a593Smuzhiyun return PTR_ERR(mmp3_usb_phy->base);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun mmp3_usb_phy->phy = devm_phy_create(dev, NULL, &mmp3_usb_phy_ops);
265*4882a593Smuzhiyun if (IS_ERR(mmp3_usb_phy->phy)) {
266*4882a593Smuzhiyun dev_err(dev, "failed to create PHY\n");
267*4882a593Smuzhiyun return PTR_ERR(mmp3_usb_phy->phy);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun phy_set_drvdata(mmp3_usb_phy->phy, mmp3_usb_phy);
271*4882a593Smuzhiyun provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
272*4882a593Smuzhiyun if (IS_ERR(provider)) {
273*4882a593Smuzhiyun dev_err(dev, "failed to register PHY provider\n");
274*4882a593Smuzhiyun return PTR_ERR(provider);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static struct platform_driver mmp3_usb_phy_driver = {
281*4882a593Smuzhiyun .probe = mmp3_usb_phy_probe,
282*4882a593Smuzhiyun .driver = {
283*4882a593Smuzhiyun .name = "mmp3-usb-phy",
284*4882a593Smuzhiyun .of_match_table = mmp3_usb_phy_of_match,
285*4882a593Smuzhiyun },
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun module_platform_driver(mmp3_usb_phy_driver);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun MODULE_AUTHOR("Lubomir Rintel <lkundrak@v3.sk>");
290*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell MMP3 USB PHY Driver");
291*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
292