xref: /OK3568_Linux_fs/kernel/drivers/phy/marvell/phy-berlin-sata.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell Berlin SATA PHY driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014 Marvell Technology Group Ltd.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Antoine Ténart <antoine.tenart@free-electrons.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/phy/phy.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define HOST_VSA_ADDR		0x0
17*4882a593Smuzhiyun #define HOST_VSA_DATA		0x4
18*4882a593Smuzhiyun #define PORT_SCR_CTL		0x2c
19*4882a593Smuzhiyun #define PORT_VSR_ADDR		0x78
20*4882a593Smuzhiyun #define PORT_VSR_DATA		0x7c
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define CONTROL_REGISTER	0x0
23*4882a593Smuzhiyun #define MBUS_SIZE_CONTROL	0x4
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define POWER_DOWN_PHY0			BIT(6)
26*4882a593Smuzhiyun #define POWER_DOWN_PHY1			BIT(14)
27*4882a593Smuzhiyun #define MBUS_WRITE_REQUEST_SIZE_128	(BIT(2) << 16)
28*4882a593Smuzhiyun #define MBUS_READ_REQUEST_SIZE_128	(BIT(2) << 19)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define BG2_PHY_BASE		0x080
31*4882a593Smuzhiyun #define BG2Q_PHY_BASE		0x200
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* register 0x01 */
34*4882a593Smuzhiyun #define REF_FREF_SEL_25		BIT(0)
35*4882a593Smuzhiyun #define PHY_BERLIN_MODE_SATA	(0x0 << 5)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* register 0x02 */
38*4882a593Smuzhiyun #define USE_MAX_PLL_RATE	BIT(12)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* register 0x23 */
41*4882a593Smuzhiyun #define DATA_BIT_WIDTH_10	(0x0 << 10)
42*4882a593Smuzhiyun #define DATA_BIT_WIDTH_20	(0x1 << 10)
43*4882a593Smuzhiyun #define DATA_BIT_WIDTH_40	(0x2 << 10)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* register 0x25 */
46*4882a593Smuzhiyun #define PHY_GEN_MAX_1_5		(0x0 << 10)
47*4882a593Smuzhiyun #define PHY_GEN_MAX_3_0		(0x1 << 10)
48*4882a593Smuzhiyun #define PHY_GEN_MAX_6_0		(0x2 << 10)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct phy_berlin_desc {
51*4882a593Smuzhiyun 	struct phy	*phy;
52*4882a593Smuzhiyun 	u32		power_bit;
53*4882a593Smuzhiyun 	unsigned	index;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun struct phy_berlin_priv {
57*4882a593Smuzhiyun 	void __iomem		*base;
58*4882a593Smuzhiyun 	spinlock_t		lock;
59*4882a593Smuzhiyun 	struct clk		*clk;
60*4882a593Smuzhiyun 	struct phy_berlin_desc	**phys;
61*4882a593Smuzhiyun 	unsigned		nphys;
62*4882a593Smuzhiyun 	u32			phy_base;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
phy_berlin_sata_reg_setbits(void __iomem * ctrl_reg,u32 phy_base,u32 reg,u32 mask,u32 val)65*4882a593Smuzhiyun static inline void phy_berlin_sata_reg_setbits(void __iomem *ctrl_reg,
66*4882a593Smuzhiyun 			       u32 phy_base, u32 reg, u32 mask, u32 val)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	u32 regval;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* select register */
71*4882a593Smuzhiyun 	writel(phy_base + reg, ctrl_reg + PORT_VSR_ADDR);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* set bits */
74*4882a593Smuzhiyun 	regval = readl(ctrl_reg + PORT_VSR_DATA);
75*4882a593Smuzhiyun 	regval &= ~mask;
76*4882a593Smuzhiyun 	regval |= val;
77*4882a593Smuzhiyun 	writel(regval, ctrl_reg + PORT_VSR_DATA);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
phy_berlin_sata_power_on(struct phy * phy)80*4882a593Smuzhiyun static int phy_berlin_sata_power_on(struct phy *phy)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct phy_berlin_desc *desc = phy_get_drvdata(phy);
83*4882a593Smuzhiyun 	struct phy_berlin_priv *priv = dev_get_drvdata(phy->dev.parent);
84*4882a593Smuzhiyun 	void __iomem *ctrl_reg = priv->base + 0x60 + (desc->index * 0x80);
85*4882a593Smuzhiyun 	u32 regval;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	clk_prepare_enable(priv->clk);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	spin_lock(&priv->lock);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* Power on PHY */
92*4882a593Smuzhiyun 	writel(CONTROL_REGISTER, priv->base + HOST_VSA_ADDR);
93*4882a593Smuzhiyun 	regval = readl(priv->base + HOST_VSA_DATA);
94*4882a593Smuzhiyun 	regval &= ~desc->power_bit;
95*4882a593Smuzhiyun 	writel(regval, priv->base + HOST_VSA_DATA);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* Configure MBus */
98*4882a593Smuzhiyun 	writel(MBUS_SIZE_CONTROL, priv->base + HOST_VSA_ADDR);
99*4882a593Smuzhiyun 	regval = readl(priv->base + HOST_VSA_DATA);
100*4882a593Smuzhiyun 	regval |= MBUS_WRITE_REQUEST_SIZE_128 | MBUS_READ_REQUEST_SIZE_128;
101*4882a593Smuzhiyun 	writel(regval, priv->base + HOST_VSA_DATA);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* set PHY mode and ref freq to 25 MHz */
104*4882a593Smuzhiyun 	phy_berlin_sata_reg_setbits(ctrl_reg, priv->phy_base, 0x01,
105*4882a593Smuzhiyun 				    0x00ff,
106*4882a593Smuzhiyun 				    REF_FREF_SEL_25 | PHY_BERLIN_MODE_SATA);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* set PHY up to 6 Gbps */
109*4882a593Smuzhiyun 	phy_berlin_sata_reg_setbits(ctrl_reg, priv->phy_base, 0x25,
110*4882a593Smuzhiyun 				    0x0c00, PHY_GEN_MAX_6_0);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* set 40 bits width */
113*4882a593Smuzhiyun 	phy_berlin_sata_reg_setbits(ctrl_reg, priv->phy_base, 0x23,
114*4882a593Smuzhiyun 				    0x0c00, DATA_BIT_WIDTH_40);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* use max pll rate */
117*4882a593Smuzhiyun 	phy_berlin_sata_reg_setbits(ctrl_reg, priv->phy_base, 0x02,
118*4882a593Smuzhiyun 				    0x0000, USE_MAX_PLL_RATE);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* set Gen3 controller speed */
121*4882a593Smuzhiyun 	regval = readl(ctrl_reg + PORT_SCR_CTL);
122*4882a593Smuzhiyun 	regval &= ~GENMASK(7, 4);
123*4882a593Smuzhiyun 	regval |= 0x30;
124*4882a593Smuzhiyun 	writel(regval, ctrl_reg + PORT_SCR_CTL);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	spin_unlock(&priv->lock);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
phy_berlin_sata_power_off(struct phy * phy)133*4882a593Smuzhiyun static int phy_berlin_sata_power_off(struct phy *phy)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct phy_berlin_desc *desc = phy_get_drvdata(phy);
136*4882a593Smuzhiyun 	struct phy_berlin_priv *priv = dev_get_drvdata(phy->dev.parent);
137*4882a593Smuzhiyun 	u32 regval;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	clk_prepare_enable(priv->clk);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	spin_lock(&priv->lock);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* Power down PHY */
144*4882a593Smuzhiyun 	writel(CONTROL_REGISTER, priv->base + HOST_VSA_ADDR);
145*4882a593Smuzhiyun 	regval = readl(priv->base + HOST_VSA_DATA);
146*4882a593Smuzhiyun 	regval |= desc->power_bit;
147*4882a593Smuzhiyun 	writel(regval, priv->base + HOST_VSA_DATA);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	spin_unlock(&priv->lock);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
phy_berlin_sata_phy_xlate(struct device * dev,struct of_phandle_args * args)156*4882a593Smuzhiyun static struct phy *phy_berlin_sata_phy_xlate(struct device *dev,
157*4882a593Smuzhiyun 					     struct of_phandle_args *args)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct phy_berlin_priv *priv = dev_get_drvdata(dev);
160*4882a593Smuzhiyun 	int i;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (WARN_ON(args->args[0] >= priv->nphys))
163*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	for (i = 0; i < priv->nphys; i++) {
166*4882a593Smuzhiyun 		if (priv->phys[i]->index == args->args[0])
167*4882a593Smuzhiyun 			break;
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	if (i == priv->nphys)
171*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return priv->phys[i]->phy;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static const struct phy_ops phy_berlin_sata_ops = {
177*4882a593Smuzhiyun 	.power_on	= phy_berlin_sata_power_on,
178*4882a593Smuzhiyun 	.power_off	= phy_berlin_sata_power_off,
179*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static u32 phy_berlin_power_down_bits[] = {
183*4882a593Smuzhiyun 	POWER_DOWN_PHY0,
184*4882a593Smuzhiyun 	POWER_DOWN_PHY1,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
phy_berlin_sata_probe(struct platform_device * pdev)187*4882a593Smuzhiyun static int phy_berlin_sata_probe(struct platform_device *pdev)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
190*4882a593Smuzhiyun 	struct device_node *child;
191*4882a593Smuzhiyun 	struct phy *phy;
192*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
193*4882a593Smuzhiyun 	struct phy_berlin_priv *priv;
194*4882a593Smuzhiyun 	struct resource *res;
195*4882a593Smuzhiyun 	int ret, i = 0;
196*4882a593Smuzhiyun 	u32 phy_id;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
199*4882a593Smuzhiyun 	if (!priv)
200*4882a593Smuzhiyun 		return -ENOMEM;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
203*4882a593Smuzhiyun 	if (!res)
204*4882a593Smuzhiyun 		return -EINVAL;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	priv->base = devm_ioremap(dev, res->start, resource_size(res));
207*4882a593Smuzhiyun 	if (!priv->base)
208*4882a593Smuzhiyun 		return -ENOMEM;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	priv->clk = devm_clk_get(dev, NULL);
211*4882a593Smuzhiyun 	if (IS_ERR(priv->clk))
212*4882a593Smuzhiyun 		return PTR_ERR(priv->clk);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	priv->nphys = of_get_child_count(dev->of_node);
215*4882a593Smuzhiyun 	if (priv->nphys == 0)
216*4882a593Smuzhiyun 		return -ENODEV;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	priv->phys = devm_kcalloc(dev, priv->nphys, sizeof(*priv->phys),
219*4882a593Smuzhiyun 				  GFP_KERNEL);
220*4882a593Smuzhiyun 	if (!priv->phys)
221*4882a593Smuzhiyun 		return -ENOMEM;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	if (of_device_is_compatible(dev->of_node, "marvell,berlin2-sata-phy"))
224*4882a593Smuzhiyun 		priv->phy_base = BG2_PHY_BASE;
225*4882a593Smuzhiyun 	else
226*4882a593Smuzhiyun 		priv->phy_base = BG2Q_PHY_BASE;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	dev_set_drvdata(dev, priv);
229*4882a593Smuzhiyun 	spin_lock_init(&priv->lock);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	for_each_available_child_of_node(dev->of_node, child) {
232*4882a593Smuzhiyun 		struct phy_berlin_desc *phy_desc;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 		if (of_property_read_u32(child, "reg", &phy_id)) {
235*4882a593Smuzhiyun 			dev_err(dev, "missing reg property in node %pOFn\n",
236*4882a593Smuzhiyun 				child);
237*4882a593Smuzhiyun 			ret = -EINVAL;
238*4882a593Smuzhiyun 			goto put_child;
239*4882a593Smuzhiyun 		}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		if (phy_id >= ARRAY_SIZE(phy_berlin_power_down_bits)) {
242*4882a593Smuzhiyun 			dev_err(dev, "invalid reg in node %pOFn\n", child);
243*4882a593Smuzhiyun 			ret = -EINVAL;
244*4882a593Smuzhiyun 			goto put_child;
245*4882a593Smuzhiyun 		}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 		phy_desc = devm_kzalloc(dev, sizeof(*phy_desc), GFP_KERNEL);
248*4882a593Smuzhiyun 		if (!phy_desc) {
249*4882a593Smuzhiyun 			ret = -ENOMEM;
250*4882a593Smuzhiyun 			goto put_child;
251*4882a593Smuzhiyun 		}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		phy = devm_phy_create(dev, NULL, &phy_berlin_sata_ops);
254*4882a593Smuzhiyun 		if (IS_ERR(phy)) {
255*4882a593Smuzhiyun 			dev_err(dev, "failed to create PHY %d\n", phy_id);
256*4882a593Smuzhiyun 			ret = PTR_ERR(phy);
257*4882a593Smuzhiyun 			goto put_child;
258*4882a593Smuzhiyun 		}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		phy_desc->phy = phy;
261*4882a593Smuzhiyun 		phy_desc->power_bit = phy_berlin_power_down_bits[phy_id];
262*4882a593Smuzhiyun 		phy_desc->index = phy_id;
263*4882a593Smuzhiyun 		phy_set_drvdata(phy, phy_desc);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 		priv->phys[i++] = phy_desc;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 		/* Make sure the PHY is off */
268*4882a593Smuzhiyun 		phy_berlin_sata_power_off(phy);
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	phy_provider =
272*4882a593Smuzhiyun 		devm_of_phy_provider_register(dev, phy_berlin_sata_phy_xlate);
273*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(phy_provider);
274*4882a593Smuzhiyun put_child:
275*4882a593Smuzhiyun 	of_node_put(child);
276*4882a593Smuzhiyun 	return ret;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun static const struct of_device_id phy_berlin_sata_of_match[] = {
280*4882a593Smuzhiyun 	{ .compatible = "marvell,berlin2-sata-phy" },
281*4882a593Smuzhiyun 	{ .compatible = "marvell,berlin2q-sata-phy" },
282*4882a593Smuzhiyun 	{ },
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, phy_berlin_sata_of_match);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static struct platform_driver phy_berlin_sata_driver = {
287*4882a593Smuzhiyun 	.probe	= phy_berlin_sata_probe,
288*4882a593Smuzhiyun 	.driver	= {
289*4882a593Smuzhiyun 		.name		= "phy-berlin-sata",
290*4882a593Smuzhiyun 		.of_match_table	= phy_berlin_sata_of_match,
291*4882a593Smuzhiyun 	},
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun module_platform_driver(phy_berlin_sata_driver);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell Berlin SATA PHY driver");
296*4882a593Smuzhiyun MODULE_AUTHOR("Antoine Ténart <antoine.tenart@free-electrons.com>");
297*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
298