1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Lantiq XWAY SoC RCU module based USB 1.1/2.0 PHY driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
6*4882a593Smuzhiyun * Copyright (C) 2017 Hauke Mehrtens <hauke@hauke-m.de>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/phy/phy.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/property.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <linux/reset.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Transmitter HS Pre-Emphasis Enable */
23*4882a593Smuzhiyun #define RCU_CFG1_TX_PEE BIT(0)
24*4882a593Smuzhiyun /* Disconnect Threshold */
25*4882a593Smuzhiyun #define RCU_CFG1_DIS_THR_MASK 0x00038000
26*4882a593Smuzhiyun #define RCU_CFG1_DIS_THR_SHIFT 15
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct ltq_rcu_usb2_bits {
29*4882a593Smuzhiyun u8 hostmode;
30*4882a593Smuzhiyun u8 slave_endianness;
31*4882a593Smuzhiyun u8 host_endianness;
32*4882a593Smuzhiyun bool have_ana_cfg;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct ltq_rcu_usb2_priv {
36*4882a593Smuzhiyun struct regmap *regmap;
37*4882a593Smuzhiyun unsigned int phy_reg_offset;
38*4882a593Smuzhiyun unsigned int ana_cfg1_reg_offset;
39*4882a593Smuzhiyun const struct ltq_rcu_usb2_bits *reg_bits;
40*4882a593Smuzhiyun struct device *dev;
41*4882a593Smuzhiyun struct phy *phy;
42*4882a593Smuzhiyun struct clk *phy_gate_clk;
43*4882a593Smuzhiyun struct reset_control *ctrl_reset;
44*4882a593Smuzhiyun struct reset_control *phy_reset;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const struct ltq_rcu_usb2_bits xway_rcu_usb2_reg_bits = {
48*4882a593Smuzhiyun .hostmode = 11,
49*4882a593Smuzhiyun .slave_endianness = 9,
50*4882a593Smuzhiyun .host_endianness = 10,
51*4882a593Smuzhiyun .have_ana_cfg = false,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static const struct ltq_rcu_usb2_bits xrx100_rcu_usb2_reg_bits = {
55*4882a593Smuzhiyun .hostmode = 11,
56*4882a593Smuzhiyun .slave_endianness = 17,
57*4882a593Smuzhiyun .host_endianness = 10,
58*4882a593Smuzhiyun .have_ana_cfg = false,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const struct ltq_rcu_usb2_bits xrx200_rcu_usb2_reg_bits = {
62*4882a593Smuzhiyun .hostmode = 11,
63*4882a593Smuzhiyun .slave_endianness = 9,
64*4882a593Smuzhiyun .host_endianness = 10,
65*4882a593Smuzhiyun .have_ana_cfg = true,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static const struct of_device_id ltq_rcu_usb2_phy_of_match[] = {
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun .compatible = "lantiq,ase-usb2-phy",
71*4882a593Smuzhiyun .data = &xway_rcu_usb2_reg_bits,
72*4882a593Smuzhiyun },
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun .compatible = "lantiq,danube-usb2-phy",
75*4882a593Smuzhiyun .data = &xway_rcu_usb2_reg_bits,
76*4882a593Smuzhiyun },
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun .compatible = "lantiq,xrx100-usb2-phy",
79*4882a593Smuzhiyun .data = &xrx100_rcu_usb2_reg_bits,
80*4882a593Smuzhiyun },
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun .compatible = "lantiq,xrx200-usb2-phy",
83*4882a593Smuzhiyun .data = &xrx200_rcu_usb2_reg_bits,
84*4882a593Smuzhiyun },
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun .compatible = "lantiq,xrx300-usb2-phy",
87*4882a593Smuzhiyun .data = &xrx200_rcu_usb2_reg_bits,
88*4882a593Smuzhiyun },
89*4882a593Smuzhiyun { },
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ltq_rcu_usb2_phy_of_match);
92*4882a593Smuzhiyun
ltq_rcu_usb2_phy_init(struct phy * phy)93*4882a593Smuzhiyun static int ltq_rcu_usb2_phy_init(struct phy *phy)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun struct ltq_rcu_usb2_priv *priv = phy_get_drvdata(phy);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (priv->reg_bits->have_ana_cfg) {
98*4882a593Smuzhiyun regmap_update_bits(priv->regmap, priv->ana_cfg1_reg_offset,
99*4882a593Smuzhiyun RCU_CFG1_TX_PEE, RCU_CFG1_TX_PEE);
100*4882a593Smuzhiyun regmap_update_bits(priv->regmap, priv->ana_cfg1_reg_offset,
101*4882a593Smuzhiyun RCU_CFG1_DIS_THR_MASK, 7 << RCU_CFG1_DIS_THR_SHIFT);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Configure core to host mode */
105*4882a593Smuzhiyun regmap_update_bits(priv->regmap, priv->phy_reg_offset,
106*4882a593Smuzhiyun BIT(priv->reg_bits->hostmode), 0);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Select DMA endianness (Host-endian: big-endian) */
109*4882a593Smuzhiyun regmap_update_bits(priv->regmap, priv->phy_reg_offset,
110*4882a593Smuzhiyun BIT(priv->reg_bits->slave_endianness), 0);
111*4882a593Smuzhiyun regmap_update_bits(priv->regmap, priv->phy_reg_offset,
112*4882a593Smuzhiyun BIT(priv->reg_bits->host_endianness),
113*4882a593Smuzhiyun BIT(priv->reg_bits->host_endianness));
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
ltq_rcu_usb2_phy_power_on(struct phy * phy)118*4882a593Smuzhiyun static int ltq_rcu_usb2_phy_power_on(struct phy *phy)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct ltq_rcu_usb2_priv *priv = phy_get_drvdata(phy);
121*4882a593Smuzhiyun struct device *dev = priv->dev;
122*4882a593Smuzhiyun int ret;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun reset_control_deassert(priv->phy_reset);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun ret = clk_prepare_enable(priv->phy_gate_clk);
127*4882a593Smuzhiyun if (ret) {
128*4882a593Smuzhiyun dev_err(dev, "failed to enable PHY gate\n");
129*4882a593Smuzhiyun return ret;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * at least the xrx200 usb2 phy requires some extra time to be
134*4882a593Smuzhiyun * operational after enabling the clock
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun usleep_range(100, 200);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return ret;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
ltq_rcu_usb2_phy_power_off(struct phy * phy)141*4882a593Smuzhiyun static int ltq_rcu_usb2_phy_power_off(struct phy *phy)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct ltq_rcu_usb2_priv *priv = phy_get_drvdata(phy);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun reset_control_assert(priv->phy_reset);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun clk_disable_unprepare(priv->phy_gate_clk);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const struct phy_ops ltq_rcu_usb2_phy_ops = {
153*4882a593Smuzhiyun .init = ltq_rcu_usb2_phy_init,
154*4882a593Smuzhiyun .power_on = ltq_rcu_usb2_phy_power_on,
155*4882a593Smuzhiyun .power_off = ltq_rcu_usb2_phy_power_off,
156*4882a593Smuzhiyun .owner = THIS_MODULE,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
ltq_rcu_usb2_of_parse(struct ltq_rcu_usb2_priv * priv,struct platform_device * pdev)159*4882a593Smuzhiyun static int ltq_rcu_usb2_of_parse(struct ltq_rcu_usb2_priv *priv,
160*4882a593Smuzhiyun struct platform_device *pdev)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct device *dev = priv->dev;
163*4882a593Smuzhiyun const __be32 *offset;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun priv->reg_bits = of_device_get_match_data(dev);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun priv->regmap = syscon_node_to_regmap(dev->of_node->parent);
168*4882a593Smuzhiyun if (IS_ERR(priv->regmap)) {
169*4882a593Smuzhiyun dev_err(dev, "Failed to lookup RCU regmap\n");
170*4882a593Smuzhiyun return PTR_ERR(priv->regmap);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun offset = of_get_address(dev->of_node, 0, NULL, NULL);
174*4882a593Smuzhiyun if (!offset) {
175*4882a593Smuzhiyun dev_err(dev, "Failed to get RCU PHY reg offset\n");
176*4882a593Smuzhiyun return -ENOENT;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun priv->phy_reg_offset = __be32_to_cpu(*offset);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (priv->reg_bits->have_ana_cfg) {
181*4882a593Smuzhiyun offset = of_get_address(dev->of_node, 1, NULL, NULL);
182*4882a593Smuzhiyun if (!offset) {
183*4882a593Smuzhiyun dev_err(dev, "Failed to get RCU ANA CFG1 reg offset\n");
184*4882a593Smuzhiyun return -ENOENT;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun priv->ana_cfg1_reg_offset = __be32_to_cpu(*offset);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun priv->phy_gate_clk = devm_clk_get(dev, "phy");
190*4882a593Smuzhiyun if (IS_ERR(priv->phy_gate_clk)) {
191*4882a593Smuzhiyun dev_err(dev, "Unable to get USB phy gate clk\n");
192*4882a593Smuzhiyun return PTR_ERR(priv->phy_gate_clk);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun priv->ctrl_reset = devm_reset_control_get_shared(dev, "ctrl");
196*4882a593Smuzhiyun if (IS_ERR(priv->ctrl_reset)) {
197*4882a593Smuzhiyun if (PTR_ERR(priv->ctrl_reset) != -EPROBE_DEFER)
198*4882a593Smuzhiyun dev_err(dev, "failed to get 'ctrl' reset\n");
199*4882a593Smuzhiyun return PTR_ERR(priv->ctrl_reset);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun priv->phy_reset = devm_reset_control_get_optional(dev, "phy");
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(priv->phy_reset);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
ltq_rcu_usb2_phy_probe(struct platform_device * pdev)207*4882a593Smuzhiyun static int ltq_rcu_usb2_phy_probe(struct platform_device *pdev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct device *dev = &pdev->dev;
210*4882a593Smuzhiyun struct ltq_rcu_usb2_priv *priv;
211*4882a593Smuzhiyun struct phy_provider *provider;
212*4882a593Smuzhiyun int ret;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
215*4882a593Smuzhiyun if (!priv)
216*4882a593Smuzhiyun return -ENOMEM;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun priv->dev = dev;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun ret = ltq_rcu_usb2_of_parse(priv, pdev);
221*4882a593Smuzhiyun if (ret)
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* Reset USB core through reset controller */
225*4882a593Smuzhiyun reset_control_deassert(priv->ctrl_reset);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun reset_control_assert(priv->phy_reset);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun priv->phy = devm_phy_create(dev, dev->of_node, <q_rcu_usb2_phy_ops);
230*4882a593Smuzhiyun if (IS_ERR(priv->phy)) {
231*4882a593Smuzhiyun dev_err(dev, "failed to create PHY\n");
232*4882a593Smuzhiyun return PTR_ERR(priv->phy);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun phy_set_drvdata(priv->phy, priv);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
238*4882a593Smuzhiyun if (IS_ERR(provider))
239*4882a593Smuzhiyun return PTR_ERR(provider);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun dev_set_drvdata(priv->dev, priv);
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static struct platform_driver ltq_rcu_usb2_phy_driver = {
246*4882a593Smuzhiyun .probe = ltq_rcu_usb2_phy_probe,
247*4882a593Smuzhiyun .driver = {
248*4882a593Smuzhiyun .name = "lantiq-rcu-usb2-phy",
249*4882a593Smuzhiyun .of_match_table = ltq_rcu_usb2_phy_of_match,
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun module_platform_driver(ltq_rcu_usb2_phy_driver);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
255*4882a593Smuzhiyun MODULE_DESCRIPTION("Lantiq XWAY USB2 PHY driver");
256*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
257