xref: /OK3568_Linux_fs/kernel/drivers/phy/intel/phy-intel-lgm-emmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Intel eMMC PHY driver
4*4882a593Smuzhiyun  * Copyright (C) 2019 Intel, Corp.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/bits.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/phy/phy.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* eMMC phy register definitions */
19*4882a593Smuzhiyun #define EMMC_PHYCTRL0_REG	0xa8
20*4882a593Smuzhiyun #define DR_TY_MASK		GENMASK(30, 28)
21*4882a593Smuzhiyun #define DR_TY_SHIFT(x)		(((x) << 28) & DR_TY_MASK)
22*4882a593Smuzhiyun #define OTAPDLYENA		BIT(14)
23*4882a593Smuzhiyun #define OTAPDLYSEL_MASK		GENMASK(13, 10)
24*4882a593Smuzhiyun #define OTAPDLYSEL_SHIFT(x)	(((x) << 10) & OTAPDLYSEL_MASK)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define EMMC_PHYCTRL1_REG	0xac
27*4882a593Smuzhiyun #define PDB_MASK		BIT(0)
28*4882a593Smuzhiyun #define PDB_SHIFT(x)		(((x) << 0) & PDB_MASK)
29*4882a593Smuzhiyun #define ENDLL_MASK		BIT(7)
30*4882a593Smuzhiyun #define ENDLL_SHIFT(x)		(((x) << 7) & ENDLL_MASK)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define EMMC_PHYCTRL2_REG	0xb0
33*4882a593Smuzhiyun #define FRQSEL_25M		0
34*4882a593Smuzhiyun #define FRQSEL_50M		1
35*4882a593Smuzhiyun #define FRQSEL_100M		2
36*4882a593Smuzhiyun #define FRQSEL_150M		3
37*4882a593Smuzhiyun #define FRQSEL_MASK		GENMASK(24, 22)
38*4882a593Smuzhiyun #define FRQSEL_SHIFT(x)		(((x) << 22) & FRQSEL_MASK)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define EMMC_PHYSTAT_REG	0xbc
41*4882a593Smuzhiyun #define CALDONE_MASK		BIT(9)
42*4882a593Smuzhiyun #define DLLRDY_MASK		BIT(8)
43*4882a593Smuzhiyun #define IS_CALDONE(x)	((x) & CALDONE_MASK)
44*4882a593Smuzhiyun #define IS_DLLRDY(x)	((x) & DLLRDY_MASK)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun struct intel_emmc_phy {
47*4882a593Smuzhiyun 	struct regmap *syscfg;
48*4882a593Smuzhiyun 	struct clk *emmcclk;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
intel_emmc_phy_power(struct phy * phy,bool on_off)51*4882a593Smuzhiyun static int intel_emmc_phy_power(struct phy *phy, bool on_off)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	struct intel_emmc_phy *priv = phy_get_drvdata(phy);
54*4882a593Smuzhiyun 	unsigned int caldone;
55*4882a593Smuzhiyun 	unsigned int dllrdy;
56*4882a593Smuzhiyun 	unsigned int freqsel;
57*4882a593Smuzhiyun 	unsigned long rate;
58*4882a593Smuzhiyun 	int ret, quot;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/*
61*4882a593Smuzhiyun 	 * Keep phyctrl_pdb and phyctrl_endll low to allow
62*4882a593Smuzhiyun 	 * initialization of CALIO state M/C DFFs
63*4882a593Smuzhiyun 	 */
64*4882a593Smuzhiyun 	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL1_REG, PDB_MASK,
65*4882a593Smuzhiyun 				 PDB_SHIFT(0));
66*4882a593Smuzhiyun 	if (ret) {
67*4882a593Smuzhiyun 		dev_err(&phy->dev, "CALIO power down bar failed: %d\n", ret);
68*4882a593Smuzhiyun 		return ret;
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* Already finish power_off above */
72*4882a593Smuzhiyun 	if (!on_off)
73*4882a593Smuzhiyun 		return 0;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	rate = clk_get_rate(priv->emmcclk);
76*4882a593Smuzhiyun 	quot = DIV_ROUND_CLOSEST(rate, 50000000);
77*4882a593Smuzhiyun 	if (quot > FRQSEL_150M)
78*4882a593Smuzhiyun 		dev_warn(&phy->dev, "Unsupported rate: %lu\n", rate);
79*4882a593Smuzhiyun 	freqsel = clamp_t(int, quot, FRQSEL_25M, FRQSEL_150M);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/*
82*4882a593Smuzhiyun 	 * According to the user manual, calpad calibration
83*4882a593Smuzhiyun 	 * cycle takes more than 2us without the minimal recommended
84*4882a593Smuzhiyun 	 * value, so we may need a little margin here
85*4882a593Smuzhiyun 	 */
86*4882a593Smuzhiyun 	udelay(5);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL1_REG, PDB_MASK,
89*4882a593Smuzhiyun 				 PDB_SHIFT(1));
90*4882a593Smuzhiyun 	if (ret) {
91*4882a593Smuzhiyun 		dev_err(&phy->dev, "CALIO power down bar failed: %d\n", ret);
92*4882a593Smuzhiyun 		return ret;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/*
96*4882a593Smuzhiyun 	 * According to the user manual, it asks driver to wait 5us for
97*4882a593Smuzhiyun 	 * calpad busy trimming. However it is documented that this value is
98*4882a593Smuzhiyun 	 * PVT(A.K.A process,voltage and temperature) relevant, so some
99*4882a593Smuzhiyun 	 * failure cases are found which indicates we should be more tolerant
100*4882a593Smuzhiyun 	 * to calpad busy trimming.
101*4882a593Smuzhiyun 	 */
102*4882a593Smuzhiyun 	ret = regmap_read_poll_timeout(priv->syscfg, EMMC_PHYSTAT_REG,
103*4882a593Smuzhiyun 				       caldone, IS_CALDONE(caldone),
104*4882a593Smuzhiyun 				       0, 50);
105*4882a593Smuzhiyun 	if (ret) {
106*4882a593Smuzhiyun 		dev_err(&phy->dev, "caldone failed, ret=%d\n", ret);
107*4882a593Smuzhiyun 		return ret;
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* Set the frequency of the DLL operation */
111*4882a593Smuzhiyun 	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL2_REG, FRQSEL_MASK,
112*4882a593Smuzhiyun 				 FRQSEL_SHIFT(freqsel));
113*4882a593Smuzhiyun 	if (ret) {
114*4882a593Smuzhiyun 		dev_err(&phy->dev, "set the frequency of dll failed:%d\n", ret);
115*4882a593Smuzhiyun 		return ret;
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* Turn on the DLL */
119*4882a593Smuzhiyun 	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL1_REG, ENDLL_MASK,
120*4882a593Smuzhiyun 				 ENDLL_SHIFT(1));
121*4882a593Smuzhiyun 	if (ret) {
122*4882a593Smuzhiyun 		dev_err(&phy->dev, "turn on the dll failed: %d\n", ret);
123*4882a593Smuzhiyun 		return ret;
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/*
127*4882a593Smuzhiyun 	 * After enabling analog DLL circuits docs say that we need 10.2 us if
128*4882a593Smuzhiyun 	 * our source clock is at 50 MHz and that lock time scales linearly
129*4882a593Smuzhiyun 	 * with clock speed.  If we are powering on the PHY and the card clock
130*4882a593Smuzhiyun 	 * is super slow (like 100 kHZ) this could take as long as 5.1 ms as
131*4882a593Smuzhiyun 	 * per the math: 10.2 us * (50000000 Hz / 100000 Hz) => 5.1 ms
132*4882a593Smuzhiyun 	 * Hopefully we won't be running at 100 kHz, but we should still make
133*4882a593Smuzhiyun 	 * sure we wait long enough.
134*4882a593Smuzhiyun 	 *
135*4882a593Smuzhiyun 	 * NOTE: There appear to be corner cases where the DLL seems to take
136*4882a593Smuzhiyun 	 * extra long to lock for reasons that aren't understood.  In some
137*4882a593Smuzhiyun 	 * extreme cases we've seen it take up to over 10ms (!).  We'll be
138*4882a593Smuzhiyun 	 * generous and give it 50ms.
139*4882a593Smuzhiyun 	 */
140*4882a593Smuzhiyun 	ret = regmap_read_poll_timeout(priv->syscfg,
141*4882a593Smuzhiyun 				       EMMC_PHYSTAT_REG,
142*4882a593Smuzhiyun 				       dllrdy, IS_DLLRDY(dllrdy),
143*4882a593Smuzhiyun 				       0, 50 * USEC_PER_MSEC);
144*4882a593Smuzhiyun 	if (ret) {
145*4882a593Smuzhiyun 		dev_err(&phy->dev, "dllrdy failed. ret=%d\n", ret);
146*4882a593Smuzhiyun 		return ret;
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
intel_emmc_phy_init(struct phy * phy)152*4882a593Smuzhiyun static int intel_emmc_phy_init(struct phy *phy)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct intel_emmc_phy *priv = phy_get_drvdata(phy);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/*
157*4882a593Smuzhiyun 	 * We purposely get the clock here and not in probe to avoid the
158*4882a593Smuzhiyun 	 * circular dependency problem. We expect:
159*4882a593Smuzhiyun 	 * - PHY driver to probe
160*4882a593Smuzhiyun 	 * - SDHCI driver to start probe
161*4882a593Smuzhiyun 	 * - SDHCI driver to register it's clock
162*4882a593Smuzhiyun 	 * - SDHCI driver to get the PHY
163*4882a593Smuzhiyun 	 * - SDHCI driver to init the PHY
164*4882a593Smuzhiyun 	 *
165*4882a593Smuzhiyun 	 * The clock is optional, so upon any error just return it like
166*4882a593Smuzhiyun 	 * any other error to user.
167*4882a593Smuzhiyun 	 *
168*4882a593Smuzhiyun 	 */
169*4882a593Smuzhiyun 	priv->emmcclk = clk_get_optional(&phy->dev, "emmcclk");
170*4882a593Smuzhiyun 	if (IS_ERR(priv->emmcclk)) {
171*4882a593Smuzhiyun 		dev_err(&phy->dev, "ERROR: getting emmcclk\n");
172*4882a593Smuzhiyun 		return PTR_ERR(priv->emmcclk);
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
intel_emmc_phy_exit(struct phy * phy)178*4882a593Smuzhiyun static int intel_emmc_phy_exit(struct phy *phy)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct intel_emmc_phy *priv = phy_get_drvdata(phy);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	clk_put(priv->emmcclk);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
intel_emmc_phy_power_on(struct phy * phy)187*4882a593Smuzhiyun static int intel_emmc_phy_power_on(struct phy *phy)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct intel_emmc_phy *priv = phy_get_drvdata(phy);
190*4882a593Smuzhiyun 	int ret;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Drive impedance: 50 Ohm */
193*4882a593Smuzhiyun 	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL0_REG, DR_TY_MASK,
194*4882a593Smuzhiyun 				 DR_TY_SHIFT(6));
195*4882a593Smuzhiyun 	if (ret) {
196*4882a593Smuzhiyun 		dev_err(&phy->dev, "ERROR set drive-impednce-50ohm: %d\n", ret);
197*4882a593Smuzhiyun 		return ret;
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* Output tap delay: disable */
201*4882a593Smuzhiyun 	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL0_REG, OTAPDLYENA,
202*4882a593Smuzhiyun 				 0);
203*4882a593Smuzhiyun 	if (ret) {
204*4882a593Smuzhiyun 		dev_err(&phy->dev, "ERROR Set output tap delay : %d\n", ret);
205*4882a593Smuzhiyun 		return ret;
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* Output tap delay */
209*4882a593Smuzhiyun 	ret = regmap_update_bits(priv->syscfg, EMMC_PHYCTRL0_REG,
210*4882a593Smuzhiyun 				 OTAPDLYSEL_MASK, OTAPDLYSEL_SHIFT(4));
211*4882a593Smuzhiyun 	if (ret) {
212*4882a593Smuzhiyun 		dev_err(&phy->dev, "ERROR: output tap dly select: %d\n", ret);
213*4882a593Smuzhiyun 		return ret;
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* Power up eMMC phy analog blocks */
217*4882a593Smuzhiyun 	return intel_emmc_phy_power(phy, true);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
intel_emmc_phy_power_off(struct phy * phy)220*4882a593Smuzhiyun static int intel_emmc_phy_power_off(struct phy *phy)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	/* Power down eMMC phy analog blocks */
223*4882a593Smuzhiyun 	return intel_emmc_phy_power(phy, false);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static const struct phy_ops ops = {
227*4882a593Smuzhiyun 	.init		= intel_emmc_phy_init,
228*4882a593Smuzhiyun 	.exit		= intel_emmc_phy_exit,
229*4882a593Smuzhiyun 	.power_on	= intel_emmc_phy_power_on,
230*4882a593Smuzhiyun 	.power_off	= intel_emmc_phy_power_off,
231*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
intel_emmc_phy_probe(struct platform_device * pdev)234*4882a593Smuzhiyun static int intel_emmc_phy_probe(struct platform_device *pdev)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
237*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
238*4882a593Smuzhiyun 	struct intel_emmc_phy *priv;
239*4882a593Smuzhiyun 	struct phy *generic_phy;
240*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
243*4882a593Smuzhiyun 	if (!priv)
244*4882a593Smuzhiyun 		return -ENOMEM;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* Get eMMC phy (accessed via chiptop) regmap */
247*4882a593Smuzhiyun 	priv->syscfg = syscon_regmap_lookup_by_phandle(np, "intel,syscon");
248*4882a593Smuzhiyun 	if (IS_ERR(priv->syscfg)) {
249*4882a593Smuzhiyun 		dev_err(dev, "failed to find syscon\n");
250*4882a593Smuzhiyun 		return PTR_ERR(priv->syscfg);
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	generic_phy = devm_phy_create(dev, np, &ops);
254*4882a593Smuzhiyun 	if (IS_ERR(generic_phy)) {
255*4882a593Smuzhiyun 		dev_err(dev, "failed to create PHY\n");
256*4882a593Smuzhiyun 		return PTR_ERR(generic_phy);
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	phy_set_drvdata(generic_phy, priv);
260*4882a593Smuzhiyun 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(phy_provider);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static const struct of_device_id intel_emmc_phy_dt_ids[] = {
266*4882a593Smuzhiyun 	{ .compatible = "intel,lgm-emmc-phy" },
267*4882a593Smuzhiyun 	{}
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, intel_emmc_phy_dt_ids);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static struct platform_driver intel_emmc_driver = {
273*4882a593Smuzhiyun 	.probe		= intel_emmc_phy_probe,
274*4882a593Smuzhiyun 	.driver		= {
275*4882a593Smuzhiyun 		.name	= "intel-emmc-phy",
276*4882a593Smuzhiyun 		.of_match_table = intel_emmc_phy_dt_ids,
277*4882a593Smuzhiyun 	},
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun module_platform_driver(intel_emmc_driver);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun MODULE_AUTHOR("Peter Harliman Liem <peter.harliman.liem@intel.com>");
283*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel eMMC PHY driver");
284*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
285