1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Intel Keem Bay eMMC PHY driver
4*4882a593Smuzhiyun * Copyright (C) 2020 Intel Corporation
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/bitfield.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/phy/phy.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* eMMC/SD/SDIO core/phy configuration registers */
19*4882a593Smuzhiyun #define PHY_CFG_0 0x24
20*4882a593Smuzhiyun #define SEL_DLY_TXCLK_MASK BIT(29)
21*4882a593Smuzhiyun #define OTAP_DLY_ENA_MASK BIT(27)
22*4882a593Smuzhiyun #define OTAP_DLY_SEL_MASK GENMASK(26, 23)
23*4882a593Smuzhiyun #define DLL_EN_MASK BIT(10)
24*4882a593Smuzhiyun #define PWR_DOWN_MASK BIT(0)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define PHY_CFG_2 0x2c
27*4882a593Smuzhiyun #define SEL_FREQ_MASK GENMASK(12, 10)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define PHY_STAT 0x40
30*4882a593Smuzhiyun #define CAL_DONE_MASK BIT(6)
31*4882a593Smuzhiyun #define IS_CALDONE(x) ((x) & CAL_DONE_MASK)
32*4882a593Smuzhiyun #define DLL_RDY_MASK BIT(5)
33*4882a593Smuzhiyun #define IS_DLLRDY(x) ((x) & DLL_RDY_MASK)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* From ACS_eMMC51_16nFFC_RO1100_Userguide_v1p0.pdf p17 */
36*4882a593Smuzhiyun #define FREQSEL_200M_170M 0x0
37*4882a593Smuzhiyun #define FREQSEL_170M_140M 0x1
38*4882a593Smuzhiyun #define FREQSEL_140M_110M 0x2
39*4882a593Smuzhiyun #define FREQSEL_110M_80M 0x3
40*4882a593Smuzhiyun #define FREQSEL_80M_50M 0x4
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct keembay_emmc_phy {
43*4882a593Smuzhiyun struct regmap *syscfg;
44*4882a593Smuzhiyun struct clk *emmcclk;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const struct regmap_config keembay_regmap_config = {
48*4882a593Smuzhiyun .reg_bits = 32,
49*4882a593Smuzhiyun .val_bits = 32,
50*4882a593Smuzhiyun .reg_stride = 4,
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
keembay_emmc_phy_power(struct phy * phy,bool on_off)53*4882a593Smuzhiyun static int keembay_emmc_phy_power(struct phy *phy, bool on_off)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct keembay_emmc_phy *priv = phy_get_drvdata(phy);
56*4882a593Smuzhiyun unsigned int caldone;
57*4882a593Smuzhiyun unsigned int dllrdy;
58*4882a593Smuzhiyun unsigned int freqsel;
59*4882a593Smuzhiyun unsigned int mhz;
60*4882a593Smuzhiyun int ret;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun * Keep phyctrl_pdb and phyctrl_endll low to allow
64*4882a593Smuzhiyun * initialization of CALIO state M/C DFFs
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, PWR_DOWN_MASK,
67*4882a593Smuzhiyun FIELD_PREP(PWR_DOWN_MASK, 0));
68*4882a593Smuzhiyun if (ret) {
69*4882a593Smuzhiyun dev_err(&phy->dev, "CALIO power down bar failed: %d\n", ret);
70*4882a593Smuzhiyun return ret;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, DLL_EN_MASK,
74*4882a593Smuzhiyun FIELD_PREP(DLL_EN_MASK, 0));
75*4882a593Smuzhiyun if (ret) {
76*4882a593Smuzhiyun dev_err(&phy->dev, "turn off the dll failed: %d\n", ret);
77*4882a593Smuzhiyun return ret;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Already finish power off above */
81*4882a593Smuzhiyun if (!on_off)
82*4882a593Smuzhiyun return 0;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun mhz = DIV_ROUND_CLOSEST(clk_get_rate(priv->emmcclk), 1000000);
85*4882a593Smuzhiyun if (mhz <= 200 && mhz >= 170)
86*4882a593Smuzhiyun freqsel = FREQSEL_200M_170M;
87*4882a593Smuzhiyun else if (mhz <= 170 && mhz >= 140)
88*4882a593Smuzhiyun freqsel = FREQSEL_170M_140M;
89*4882a593Smuzhiyun else if (mhz <= 140 && mhz >= 110)
90*4882a593Smuzhiyun freqsel = FREQSEL_140M_110M;
91*4882a593Smuzhiyun else if (mhz <= 110 && mhz >= 80)
92*4882a593Smuzhiyun freqsel = FREQSEL_110M_80M;
93*4882a593Smuzhiyun else if (mhz <= 80 && mhz >= 50)
94*4882a593Smuzhiyun freqsel = FREQSEL_80M_50M;
95*4882a593Smuzhiyun else
96*4882a593Smuzhiyun freqsel = 0x0;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Check for EMMC clock rate*/
99*4882a593Smuzhiyun if (mhz > 175)
100*4882a593Smuzhiyun dev_warn(&phy->dev, "Unsupported rate: %d MHz\n", mhz);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * According to the user manual, calpad calibration
104*4882a593Smuzhiyun * cycle takes more than 2us without the minimal recommended
105*4882a593Smuzhiyun * value, so we may need a little margin here
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun udelay(5);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, PWR_DOWN_MASK,
110*4882a593Smuzhiyun FIELD_PREP(PWR_DOWN_MASK, 1));
111*4882a593Smuzhiyun if (ret) {
112*4882a593Smuzhiyun dev_err(&phy->dev, "CALIO power down bar failed: %d\n", ret);
113*4882a593Smuzhiyun return ret;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun * According to the user manual, it asks driver to wait 5us for
118*4882a593Smuzhiyun * calpad busy trimming. However it is documented that this value is
119*4882a593Smuzhiyun * PVT(A.K.A. process, voltage and temperature) relevant, so some
120*4882a593Smuzhiyun * failure cases are found which indicates we should be more tolerant
121*4882a593Smuzhiyun * to calpad busy trimming.
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun ret = regmap_read_poll_timeout(priv->syscfg, PHY_STAT,
124*4882a593Smuzhiyun caldone, IS_CALDONE(caldone),
125*4882a593Smuzhiyun 0, 50);
126*4882a593Smuzhiyun if (ret) {
127*4882a593Smuzhiyun dev_err(&phy->dev, "caldone failed, ret=%d\n", ret);
128*4882a593Smuzhiyun return ret;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Set the frequency of the DLL operation */
132*4882a593Smuzhiyun ret = regmap_update_bits(priv->syscfg, PHY_CFG_2, SEL_FREQ_MASK,
133*4882a593Smuzhiyun FIELD_PREP(SEL_FREQ_MASK, freqsel));
134*4882a593Smuzhiyun if (ret) {
135*4882a593Smuzhiyun dev_err(&phy->dev, "set the frequency of dll failed:%d\n", ret);
136*4882a593Smuzhiyun return ret;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Turn on the DLL */
140*4882a593Smuzhiyun ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, DLL_EN_MASK,
141*4882a593Smuzhiyun FIELD_PREP(DLL_EN_MASK, 1));
142*4882a593Smuzhiyun if (ret) {
143*4882a593Smuzhiyun dev_err(&phy->dev, "turn on the dll failed: %d\n", ret);
144*4882a593Smuzhiyun return ret;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun * We turned on the DLL even though the rate was 0 because we the
149*4882a593Smuzhiyun * clock might be turned on later. ...but we can't wait for the DLL
150*4882a593Smuzhiyun * to lock when the rate is 0 because it will never lock with no
151*4882a593Smuzhiyun * input clock.
152*4882a593Smuzhiyun *
153*4882a593Smuzhiyun * Technically we should be checking the lock later when the clock
154*4882a593Smuzhiyun * is turned on, but for now we won't.
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun if (mhz == 0)
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * After enabling analog DLL circuits docs say that we need 10.2 us if
161*4882a593Smuzhiyun * our source clock is at 50 MHz and that lock time scales linearly
162*4882a593Smuzhiyun * with clock speed. If we are powering on the PHY and the card clock
163*4882a593Smuzhiyun * is super slow (like 100kHz) this could take as long as 5.1 ms as
164*4882a593Smuzhiyun * per the math: 10.2 us * (50000000 Hz / 100000 Hz) => 5.1 ms
165*4882a593Smuzhiyun * hopefully we won't be running at 100 kHz, but we should still make
166*4882a593Smuzhiyun * sure we wait long enough.
167*4882a593Smuzhiyun *
168*4882a593Smuzhiyun * NOTE: There appear to be corner cases where the DLL seems to take
169*4882a593Smuzhiyun * extra long to lock for reasons that aren't understood. In some
170*4882a593Smuzhiyun * extreme cases we've seen it take up to over 10ms (!). We'll be
171*4882a593Smuzhiyun * generous and give it 50ms.
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun ret = regmap_read_poll_timeout(priv->syscfg, PHY_STAT,
174*4882a593Smuzhiyun dllrdy, IS_DLLRDY(dllrdy),
175*4882a593Smuzhiyun 0, 50 * USEC_PER_MSEC);
176*4882a593Smuzhiyun if (ret)
177*4882a593Smuzhiyun dev_err(&phy->dev, "dllrdy failed, ret=%d\n", ret);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return ret;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
keembay_emmc_phy_init(struct phy * phy)182*4882a593Smuzhiyun static int keembay_emmc_phy_init(struct phy *phy)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct keembay_emmc_phy *priv = phy_get_drvdata(phy);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun * We purposely get the clock here and not in probe to avoid the
188*4882a593Smuzhiyun * circular dependency problem. We expect:
189*4882a593Smuzhiyun * - PHY driver to probe
190*4882a593Smuzhiyun * - SDHCI driver to start probe
191*4882a593Smuzhiyun * - SDHCI driver to register it's clock
192*4882a593Smuzhiyun * - SDHCI driver to get the PHY
193*4882a593Smuzhiyun * - SDHCI driver to init the PHY
194*4882a593Smuzhiyun *
195*4882a593Smuzhiyun * The clock is optional, so upon any error just return it like
196*4882a593Smuzhiyun * any other error to user.
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun priv->emmcclk = clk_get_optional(&phy->dev, "emmcclk");
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(priv->emmcclk);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
keembay_emmc_phy_exit(struct phy * phy)203*4882a593Smuzhiyun static int keembay_emmc_phy_exit(struct phy *phy)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct keembay_emmc_phy *priv = phy_get_drvdata(phy);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun clk_put(priv->emmcclk);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return 0;
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
keembay_emmc_phy_power_on(struct phy * phy)212*4882a593Smuzhiyun static int keembay_emmc_phy_power_on(struct phy *phy)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct keembay_emmc_phy *priv = phy_get_drvdata(phy);
215*4882a593Smuzhiyun int ret;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Delay chain based txclk: enable */
218*4882a593Smuzhiyun ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, SEL_DLY_TXCLK_MASK,
219*4882a593Smuzhiyun FIELD_PREP(SEL_DLY_TXCLK_MASK, 1));
220*4882a593Smuzhiyun if (ret) {
221*4882a593Smuzhiyun dev_err(&phy->dev, "ERROR: delay chain txclk set: %d\n", ret);
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Output tap delay: enable */
226*4882a593Smuzhiyun ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, OTAP_DLY_ENA_MASK,
227*4882a593Smuzhiyun FIELD_PREP(OTAP_DLY_ENA_MASK, 1));
228*4882a593Smuzhiyun if (ret) {
229*4882a593Smuzhiyun dev_err(&phy->dev, "ERROR: output tap delay set: %d\n", ret);
230*4882a593Smuzhiyun return ret;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* Output tap delay */
234*4882a593Smuzhiyun ret = regmap_update_bits(priv->syscfg, PHY_CFG_0, OTAP_DLY_SEL_MASK,
235*4882a593Smuzhiyun FIELD_PREP(OTAP_DLY_SEL_MASK, 2));
236*4882a593Smuzhiyun if (ret) {
237*4882a593Smuzhiyun dev_err(&phy->dev, "ERROR: output tap delay select: %d\n", ret);
238*4882a593Smuzhiyun return ret;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* Power up eMMC phy analog blocks */
242*4882a593Smuzhiyun return keembay_emmc_phy_power(phy, true);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
keembay_emmc_phy_power_off(struct phy * phy)245*4882a593Smuzhiyun static int keembay_emmc_phy_power_off(struct phy *phy)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun /* Power down eMMC phy analog blocks */
248*4882a593Smuzhiyun return keembay_emmc_phy_power(phy, false);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static const struct phy_ops ops = {
252*4882a593Smuzhiyun .init = keembay_emmc_phy_init,
253*4882a593Smuzhiyun .exit = keembay_emmc_phy_exit,
254*4882a593Smuzhiyun .power_on = keembay_emmc_phy_power_on,
255*4882a593Smuzhiyun .power_off = keembay_emmc_phy_power_off,
256*4882a593Smuzhiyun .owner = THIS_MODULE,
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
keembay_emmc_phy_probe(struct platform_device * pdev)259*4882a593Smuzhiyun static int keembay_emmc_phy_probe(struct platform_device *pdev)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct device *dev = &pdev->dev;
262*4882a593Smuzhiyun struct device_node *np = dev->of_node;
263*4882a593Smuzhiyun struct keembay_emmc_phy *priv;
264*4882a593Smuzhiyun struct phy *generic_phy;
265*4882a593Smuzhiyun struct phy_provider *phy_provider;
266*4882a593Smuzhiyun void __iomem *base;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
269*4882a593Smuzhiyun if (!priv)
270*4882a593Smuzhiyun return -ENOMEM;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
273*4882a593Smuzhiyun if (IS_ERR(base))
274*4882a593Smuzhiyun return PTR_ERR(base);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun priv->syscfg = devm_regmap_init_mmio(dev, base, &keembay_regmap_config);
277*4882a593Smuzhiyun if (IS_ERR(priv->syscfg))
278*4882a593Smuzhiyun return PTR_ERR(priv->syscfg);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun generic_phy = devm_phy_create(dev, np, &ops);
281*4882a593Smuzhiyun if (IS_ERR(generic_phy))
282*4882a593Smuzhiyun return dev_err_probe(dev, PTR_ERR(generic_phy),
283*4882a593Smuzhiyun "failed to create PHY\n");
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun phy_set_drvdata(generic_phy, priv);
286*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy_provider);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static const struct of_device_id keembay_emmc_phy_dt_ids[] = {
292*4882a593Smuzhiyun { .compatible = "intel,keembay-emmc-phy" },
293*4882a593Smuzhiyun {}
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, keembay_emmc_phy_dt_ids);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static struct platform_driver keembay_emmc_phy_driver = {
298*4882a593Smuzhiyun .probe = keembay_emmc_phy_probe,
299*4882a593Smuzhiyun .driver = {
300*4882a593Smuzhiyun .name = "keembay-emmc-phy",
301*4882a593Smuzhiyun .of_match_table = keembay_emmc_phy_dt_ids,
302*4882a593Smuzhiyun },
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun module_platform_driver(keembay_emmc_phy_driver);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun MODULE_AUTHOR("Wan Ahmad Zainie <wan.ahmad.zainie.wan.mohamad@intel.com>");
307*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Keem Bay eMMC PHY driver");
308*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
309