1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 Linaro Ltd.
4*4882a593Smuzhiyun * Copyright (c) 2014 Hisilicon Limited.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/phy/phy.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define SATA_PHY0_CTLL 0xa0
16*4882a593Smuzhiyun #define MPLL_MULTIPLIER_SHIFT 1
17*4882a593Smuzhiyun #define MPLL_MULTIPLIER_MASK 0xfe
18*4882a593Smuzhiyun #define MPLL_MULTIPLIER_50M 0x3c
19*4882a593Smuzhiyun #define MPLL_MULTIPLIER_100M 0x1e
20*4882a593Smuzhiyun #define PHY_RESET BIT(0)
21*4882a593Smuzhiyun #define REF_SSP_EN BIT(9)
22*4882a593Smuzhiyun #define SSC_EN BIT(10)
23*4882a593Smuzhiyun #define REF_USE_PAD BIT(23)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define SATA_PORT_PHYCTL 0x174
26*4882a593Smuzhiyun #define SPEED_MODE_MASK 0x6f0000
27*4882a593Smuzhiyun #define HALF_RATE_SHIFT 16
28*4882a593Smuzhiyun #define PHY_CONFIG_SHIFT 18
29*4882a593Smuzhiyun #define GEN2_EN_SHIFT 21
30*4882a593Smuzhiyun #define SPEED_CTRL BIT(20)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define SATA_PORT_PHYCTL1 0x148
33*4882a593Smuzhiyun #define AMPLITUDE_MASK 0x3ffffe
34*4882a593Smuzhiyun #define AMPLITUDE_GEN3 0x68
35*4882a593Smuzhiyun #define AMPLITUDE_GEN3_SHIFT 15
36*4882a593Smuzhiyun #define AMPLITUDE_GEN2 0x56
37*4882a593Smuzhiyun #define AMPLITUDE_GEN2_SHIFT 8
38*4882a593Smuzhiyun #define AMPLITUDE_GEN1 0x56
39*4882a593Smuzhiyun #define AMPLITUDE_GEN1_SHIFT 1
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define SATA_PORT_PHYCTL2 0x14c
42*4882a593Smuzhiyun #define PREEMPH_MASK 0x3ffff
43*4882a593Smuzhiyun #define PREEMPH_GEN3 0x20
44*4882a593Smuzhiyun #define PREEMPH_GEN3_SHIFT 12
45*4882a593Smuzhiyun #define PREEMPH_GEN2 0x15
46*4882a593Smuzhiyun #define PREEMPH_GEN2_SHIFT 6
47*4882a593Smuzhiyun #define PREEMPH_GEN1 0x5
48*4882a593Smuzhiyun #define PREEMPH_GEN1_SHIFT 0
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct hix5hd2_priv {
51*4882a593Smuzhiyun void __iomem *base;
52*4882a593Smuzhiyun struct regmap *peri_ctrl;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun enum phy_speed_mode {
56*4882a593Smuzhiyun SPEED_MODE_GEN1 = 0,
57*4882a593Smuzhiyun SPEED_MODE_GEN2 = 1,
58*4882a593Smuzhiyun SPEED_MODE_GEN3 = 2,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
hix5hd2_sata_phy_init(struct phy * phy)61*4882a593Smuzhiyun static int hix5hd2_sata_phy_init(struct phy *phy)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct hix5hd2_priv *priv = phy_get_drvdata(phy);
64*4882a593Smuzhiyun u32 val, data[2];
65*4882a593Smuzhiyun int ret;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (priv->peri_ctrl) {
68*4882a593Smuzhiyun ret = of_property_read_u32_array(phy->dev.of_node,
69*4882a593Smuzhiyun "hisilicon,power-reg",
70*4882a593Smuzhiyun &data[0], 2);
71*4882a593Smuzhiyun if (ret) {
72*4882a593Smuzhiyun dev_err(&phy->dev, "Fail read hisilicon,power-reg\n");
73*4882a593Smuzhiyun return ret;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun regmap_update_bits(priv->peri_ctrl, data[0],
77*4882a593Smuzhiyun BIT(data[1]), BIT(data[1]));
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* reset phy */
81*4882a593Smuzhiyun val = readl_relaxed(priv->base + SATA_PHY0_CTLL);
82*4882a593Smuzhiyun val &= ~(MPLL_MULTIPLIER_MASK | REF_USE_PAD);
83*4882a593Smuzhiyun val |= MPLL_MULTIPLIER_50M << MPLL_MULTIPLIER_SHIFT |
84*4882a593Smuzhiyun REF_SSP_EN | PHY_RESET;
85*4882a593Smuzhiyun writel_relaxed(val, priv->base + SATA_PHY0_CTLL);
86*4882a593Smuzhiyun msleep(20);
87*4882a593Smuzhiyun val &= ~PHY_RESET;
88*4882a593Smuzhiyun writel_relaxed(val, priv->base + SATA_PHY0_CTLL);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun val = readl_relaxed(priv->base + SATA_PORT_PHYCTL1);
91*4882a593Smuzhiyun val &= ~AMPLITUDE_MASK;
92*4882a593Smuzhiyun val |= AMPLITUDE_GEN3 << AMPLITUDE_GEN3_SHIFT |
93*4882a593Smuzhiyun AMPLITUDE_GEN2 << AMPLITUDE_GEN2_SHIFT |
94*4882a593Smuzhiyun AMPLITUDE_GEN1 << AMPLITUDE_GEN1_SHIFT;
95*4882a593Smuzhiyun writel_relaxed(val, priv->base + SATA_PORT_PHYCTL1);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun val = readl_relaxed(priv->base + SATA_PORT_PHYCTL2);
98*4882a593Smuzhiyun val &= ~PREEMPH_MASK;
99*4882a593Smuzhiyun val |= PREEMPH_GEN3 << PREEMPH_GEN3_SHIFT |
100*4882a593Smuzhiyun PREEMPH_GEN2 << PREEMPH_GEN2_SHIFT |
101*4882a593Smuzhiyun PREEMPH_GEN1 << PREEMPH_GEN1_SHIFT;
102*4882a593Smuzhiyun writel_relaxed(val, priv->base + SATA_PORT_PHYCTL2);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* ensure PHYCTRL setting takes effect */
105*4882a593Smuzhiyun val = readl_relaxed(priv->base + SATA_PORT_PHYCTL);
106*4882a593Smuzhiyun val &= ~SPEED_MODE_MASK;
107*4882a593Smuzhiyun val |= SPEED_MODE_GEN1 << HALF_RATE_SHIFT |
108*4882a593Smuzhiyun SPEED_MODE_GEN1 << PHY_CONFIG_SHIFT |
109*4882a593Smuzhiyun SPEED_MODE_GEN1 << GEN2_EN_SHIFT | SPEED_CTRL;
110*4882a593Smuzhiyun writel_relaxed(val, priv->base + SATA_PORT_PHYCTL);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun msleep(20);
113*4882a593Smuzhiyun val &= ~SPEED_MODE_MASK;
114*4882a593Smuzhiyun val |= SPEED_MODE_GEN3 << HALF_RATE_SHIFT |
115*4882a593Smuzhiyun SPEED_MODE_GEN3 << PHY_CONFIG_SHIFT |
116*4882a593Smuzhiyun SPEED_MODE_GEN3 << GEN2_EN_SHIFT | SPEED_CTRL;
117*4882a593Smuzhiyun writel_relaxed(val, priv->base + SATA_PORT_PHYCTL);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun val &= ~(SPEED_MODE_MASK | SPEED_CTRL);
120*4882a593Smuzhiyun val |= SPEED_MODE_GEN2 << HALF_RATE_SHIFT |
121*4882a593Smuzhiyun SPEED_MODE_GEN2 << PHY_CONFIG_SHIFT |
122*4882a593Smuzhiyun SPEED_MODE_GEN2 << GEN2_EN_SHIFT;
123*4882a593Smuzhiyun writel_relaxed(val, priv->base + SATA_PORT_PHYCTL);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const struct phy_ops hix5hd2_sata_phy_ops = {
129*4882a593Smuzhiyun .init = hix5hd2_sata_phy_init,
130*4882a593Smuzhiyun .owner = THIS_MODULE,
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
hix5hd2_sata_phy_probe(struct platform_device * pdev)133*4882a593Smuzhiyun static int hix5hd2_sata_phy_probe(struct platform_device *pdev)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct phy_provider *phy_provider;
136*4882a593Smuzhiyun struct device *dev = &pdev->dev;
137*4882a593Smuzhiyun struct resource *res;
138*4882a593Smuzhiyun struct phy *phy;
139*4882a593Smuzhiyun struct hix5hd2_priv *priv;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
142*4882a593Smuzhiyun if (!priv)
143*4882a593Smuzhiyun return -ENOMEM;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
146*4882a593Smuzhiyun if (!res)
147*4882a593Smuzhiyun return -EINVAL;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun priv->base = devm_ioremap(dev, res->start, resource_size(res));
150*4882a593Smuzhiyun if (!priv->base)
151*4882a593Smuzhiyun return -ENOMEM;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun priv->peri_ctrl = syscon_regmap_lookup_by_phandle(dev->of_node,
154*4882a593Smuzhiyun "hisilicon,peripheral-syscon");
155*4882a593Smuzhiyun if (IS_ERR(priv->peri_ctrl))
156*4882a593Smuzhiyun priv->peri_ctrl = NULL;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun phy = devm_phy_create(dev, NULL, &hix5hd2_sata_phy_ops);
159*4882a593Smuzhiyun if (IS_ERR(phy)) {
160*4882a593Smuzhiyun dev_err(dev, "failed to create PHY\n");
161*4882a593Smuzhiyun return PTR_ERR(phy);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun phy_set_drvdata(phy, priv);
165*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
166*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy_provider);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static const struct of_device_id hix5hd2_sata_phy_of_match[] = {
170*4882a593Smuzhiyun {.compatible = "hisilicon,hix5hd2-sata-phy",},
171*4882a593Smuzhiyun { },
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hix5hd2_sata_phy_of_match);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static struct platform_driver hix5hd2_sata_phy_driver = {
176*4882a593Smuzhiyun .probe = hix5hd2_sata_phy_probe,
177*4882a593Smuzhiyun .driver = {
178*4882a593Smuzhiyun .name = "hix5hd2-sata-phy",
179*4882a593Smuzhiyun .of_match_table = hix5hd2_sata_phy_of_match,
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun module_platform_driver(hix5hd2_sata_phy_driver);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun MODULE_AUTHOR("Jiancheng Xue <xuejiancheng@huawei.com>");
185*4882a593Smuzhiyun MODULE_DESCRIPTION("HISILICON HIX5HD2 SATA PHY driver");
186*4882a593Smuzhiyun MODULE_ALIAS("platform:hix5hd2-sata-phy");
187*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
188