1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * HiSilicon INNO USB2 PHY Driver.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016-2017 HiSilicon Technologies Co., Ltd.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/phy/phy.h>
14*4882a593Smuzhiyun #include <linux/reset.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define INNO_PHY_PORT_NUM 2
17*4882a593Smuzhiyun #define REF_CLK_STABLE_TIME 100 /* unit:us */
18*4882a593Smuzhiyun #define UTMI_CLK_STABLE_TIME 200 /* unit:us */
19*4882a593Smuzhiyun #define TEST_CLK_STABLE_TIME 2 /* unit:ms */
20*4882a593Smuzhiyun #define PHY_CLK_STABLE_TIME 2 /* unit:ms */
21*4882a593Smuzhiyun #define UTMI_RST_COMPLETE_TIME 2 /* unit:ms */
22*4882a593Smuzhiyun #define POR_RST_COMPLETE_TIME 300 /* unit:us */
23*4882a593Smuzhiyun #define PHY_TEST_DATA GENMASK(7, 0)
24*4882a593Smuzhiyun #define PHY_TEST_ADDR GENMASK(15, 8)
25*4882a593Smuzhiyun #define PHY_TEST_PORT GENMASK(18, 16)
26*4882a593Smuzhiyun #define PHY_TEST_WREN BIT(21)
27*4882a593Smuzhiyun #define PHY_TEST_CLK BIT(22) /* rising edge active */
28*4882a593Smuzhiyun #define PHY_TEST_RST BIT(23) /* low active */
29*4882a593Smuzhiyun #define PHY_CLK_ENABLE BIT(2)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct hisi_inno_phy_port {
32*4882a593Smuzhiyun struct reset_control *utmi_rst;
33*4882a593Smuzhiyun struct hisi_inno_phy_priv *priv;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct hisi_inno_phy_priv {
37*4882a593Smuzhiyun void __iomem *mmio;
38*4882a593Smuzhiyun struct clk *ref_clk;
39*4882a593Smuzhiyun struct reset_control *por_rst;
40*4882a593Smuzhiyun struct hisi_inno_phy_port ports[INNO_PHY_PORT_NUM];
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
hisi_inno_phy_write_reg(struct hisi_inno_phy_priv * priv,u8 port,u32 addr,u32 data)43*4882a593Smuzhiyun static void hisi_inno_phy_write_reg(struct hisi_inno_phy_priv *priv,
44*4882a593Smuzhiyun u8 port, u32 addr, u32 data)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun void __iomem *reg = priv->mmio;
47*4882a593Smuzhiyun u32 val;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun val = (data & PHY_TEST_DATA) |
50*4882a593Smuzhiyun ((addr << 8) & PHY_TEST_ADDR) |
51*4882a593Smuzhiyun ((port << 16) & PHY_TEST_PORT) |
52*4882a593Smuzhiyun PHY_TEST_WREN | PHY_TEST_RST;
53*4882a593Smuzhiyun writel(val, reg);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun val |= PHY_TEST_CLK;
56*4882a593Smuzhiyun writel(val, reg);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun val &= ~PHY_TEST_CLK;
59*4882a593Smuzhiyun writel(val, reg);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
hisi_inno_phy_setup(struct hisi_inno_phy_priv * priv)62*4882a593Smuzhiyun static void hisi_inno_phy_setup(struct hisi_inno_phy_priv *priv)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun /* The phy clk is controlled by the port0 register 0x06. */
65*4882a593Smuzhiyun hisi_inno_phy_write_reg(priv, 0, 0x06, PHY_CLK_ENABLE);
66*4882a593Smuzhiyun msleep(PHY_CLK_STABLE_TIME);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
hisi_inno_phy_init(struct phy * phy)69*4882a593Smuzhiyun static int hisi_inno_phy_init(struct phy *phy)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun struct hisi_inno_phy_port *port = phy_get_drvdata(phy);
72*4882a593Smuzhiyun struct hisi_inno_phy_priv *priv = port->priv;
73*4882a593Smuzhiyun int ret;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun ret = clk_prepare_enable(priv->ref_clk);
76*4882a593Smuzhiyun if (ret)
77*4882a593Smuzhiyun return ret;
78*4882a593Smuzhiyun udelay(REF_CLK_STABLE_TIME);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun reset_control_deassert(priv->por_rst);
81*4882a593Smuzhiyun udelay(POR_RST_COMPLETE_TIME);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Set up phy registers */
84*4882a593Smuzhiyun hisi_inno_phy_setup(priv);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun reset_control_deassert(port->utmi_rst);
87*4882a593Smuzhiyun udelay(UTMI_RST_COMPLETE_TIME);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
hisi_inno_phy_exit(struct phy * phy)92*4882a593Smuzhiyun static int hisi_inno_phy_exit(struct phy *phy)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun struct hisi_inno_phy_port *port = phy_get_drvdata(phy);
95*4882a593Smuzhiyun struct hisi_inno_phy_priv *priv = port->priv;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun reset_control_assert(port->utmi_rst);
98*4882a593Smuzhiyun reset_control_assert(priv->por_rst);
99*4882a593Smuzhiyun clk_disable_unprepare(priv->ref_clk);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const struct phy_ops hisi_inno_phy_ops = {
105*4882a593Smuzhiyun .init = hisi_inno_phy_init,
106*4882a593Smuzhiyun .exit = hisi_inno_phy_exit,
107*4882a593Smuzhiyun .owner = THIS_MODULE,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
hisi_inno_phy_probe(struct platform_device * pdev)110*4882a593Smuzhiyun static int hisi_inno_phy_probe(struct platform_device *pdev)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct device *dev = &pdev->dev;
113*4882a593Smuzhiyun struct device_node *np = dev->of_node;
114*4882a593Smuzhiyun struct hisi_inno_phy_priv *priv;
115*4882a593Smuzhiyun struct phy_provider *provider;
116*4882a593Smuzhiyun struct device_node *child;
117*4882a593Smuzhiyun int i = 0;
118*4882a593Smuzhiyun int ret;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
121*4882a593Smuzhiyun if (!priv)
122*4882a593Smuzhiyun return -ENOMEM;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun priv->mmio = devm_platform_ioremap_resource(pdev, 0);
125*4882a593Smuzhiyun if (IS_ERR(priv->mmio)) {
126*4882a593Smuzhiyun ret = PTR_ERR(priv->mmio);
127*4882a593Smuzhiyun return ret;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun priv->ref_clk = devm_clk_get(dev, NULL);
131*4882a593Smuzhiyun if (IS_ERR(priv->ref_clk))
132*4882a593Smuzhiyun return PTR_ERR(priv->ref_clk);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun priv->por_rst = devm_reset_control_get_exclusive(dev, NULL);
135*4882a593Smuzhiyun if (IS_ERR(priv->por_rst))
136*4882a593Smuzhiyun return PTR_ERR(priv->por_rst);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun for_each_child_of_node(np, child) {
139*4882a593Smuzhiyun struct reset_control *rst;
140*4882a593Smuzhiyun struct phy *phy;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun rst = of_reset_control_get_exclusive(child, NULL);
143*4882a593Smuzhiyun if (IS_ERR(rst))
144*4882a593Smuzhiyun return PTR_ERR(rst);
145*4882a593Smuzhiyun priv->ports[i].utmi_rst = rst;
146*4882a593Smuzhiyun priv->ports[i].priv = priv;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun phy = devm_phy_create(dev, child, &hisi_inno_phy_ops);
149*4882a593Smuzhiyun if (IS_ERR(phy))
150*4882a593Smuzhiyun return PTR_ERR(phy);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun phy_set_bus_width(phy, 8);
153*4882a593Smuzhiyun phy_set_drvdata(phy, &priv->ports[i]);
154*4882a593Smuzhiyun i++;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (i > INNO_PHY_PORT_NUM) {
157*4882a593Smuzhiyun dev_warn(dev, "Support %d ports in maximum\n", i);
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
163*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(provider);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static const struct of_device_id hisi_inno_phy_of_match[] = {
167*4882a593Smuzhiyun { .compatible = "hisilicon,inno-usb2-phy", },
168*4882a593Smuzhiyun { .compatible = "hisilicon,hi3798cv200-usb2-phy", },
169*4882a593Smuzhiyun { },
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hisi_inno_phy_of_match);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static struct platform_driver hisi_inno_phy_driver = {
174*4882a593Smuzhiyun .probe = hisi_inno_phy_probe,
175*4882a593Smuzhiyun .driver = {
176*4882a593Smuzhiyun .name = "hisi-inno-phy",
177*4882a593Smuzhiyun .of_match_table = hisi_inno_phy_of_match,
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun module_platform_driver(hisi_inno_phy_driver);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun MODULE_DESCRIPTION("HiSilicon INNO USB2 PHY Driver");
183*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
184