1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Phy provider for USB 3.0 controller on HiSilicon 3660 platform
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017-2018 Hilisicon Electronics Co., Ltd.
6*4882a593Smuzhiyun * http://www.huawei.com
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Authors: Yu Chen <chenyu56@huawei.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/phy/phy.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define PERI_CRG_CLK_EN4 0x40
19*4882a593Smuzhiyun #define PERI_CRG_CLK_DIS4 0x44
20*4882a593Smuzhiyun #define GT_CLK_USB3OTG_REF BIT(0)
21*4882a593Smuzhiyun #define GT_ACLK_USB3OTG BIT(1)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define PERI_CRG_RSTEN4 0x90
24*4882a593Smuzhiyun #define PERI_CRG_RSTDIS4 0x94
25*4882a593Smuzhiyun #define IP_RST_USB3OTGPHY_POR BIT(3)
26*4882a593Smuzhiyun #define IP_RST_USB3OTG BIT(5)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define PERI_CRG_ISODIS 0x148
29*4882a593Smuzhiyun #define USB_REFCLK_ISO_EN BIT(25)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define PCTRL_PERI_CTRL3 0x10
32*4882a593Smuzhiyun #define PCTRL_PERI_CTRL3_MSK_START 16
33*4882a593Smuzhiyun #define USB_TCXO_EN BIT(1)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define PCTRL_PERI_CTRL24 0x64
36*4882a593Smuzhiyun #define SC_CLK_USB3PHY_3MUX1_SEL BIT(25)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define USBOTG3_CTRL0 0x00
39*4882a593Smuzhiyun #define SC_USB3PHY_ABB_GT_EN BIT(15)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define USBOTG3_CTRL2 0x08
42*4882a593Smuzhiyun #define USBOTG3CTRL2_POWERDOWN_HSP BIT(0)
43*4882a593Smuzhiyun #define USBOTG3CTRL2_POWERDOWN_SSP BIT(1)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define USBOTG3_CTRL3 0x0C
46*4882a593Smuzhiyun #define USBOTG3_CTRL3_VBUSVLDEXT BIT(6)
47*4882a593Smuzhiyun #define USBOTG3_CTRL3_VBUSVLDEXTSEL BIT(5)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define USBOTG3_CTRL4 0x10
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define USBOTG3_CTRL7 0x1c
52*4882a593Smuzhiyun #define REF_SSP_EN BIT(16)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* This value config the default txtune parameter of the usb 2.0 phy */
55*4882a593Smuzhiyun #define HI3660_USB_DEFAULT_PHY_PARAM 0x1c466e3
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct hi3660_priv {
58*4882a593Smuzhiyun struct device *dev;
59*4882a593Smuzhiyun struct regmap *peri_crg;
60*4882a593Smuzhiyun struct regmap *pctrl;
61*4882a593Smuzhiyun struct regmap *otg_bc;
62*4882a593Smuzhiyun u32 eye_diagram_param;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
hi3660_phy_init(struct phy * phy)65*4882a593Smuzhiyun static int hi3660_phy_init(struct phy *phy)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct hi3660_priv *priv = phy_get_drvdata(phy);
68*4882a593Smuzhiyun u32 val, mask;
69*4882a593Smuzhiyun int ret;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* usb refclk iso disable */
72*4882a593Smuzhiyun ret = regmap_write(priv->peri_crg, PERI_CRG_ISODIS, USB_REFCLK_ISO_EN);
73*4882a593Smuzhiyun if (ret)
74*4882a593Smuzhiyun goto out;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* enable usb_tcxo_en */
77*4882a593Smuzhiyun val = USB_TCXO_EN | (USB_TCXO_EN << PCTRL_PERI_CTRL3_MSK_START);
78*4882a593Smuzhiyun ret = regmap_write(priv->pctrl, PCTRL_PERI_CTRL3, val);
79*4882a593Smuzhiyun if (ret)
80*4882a593Smuzhiyun goto out;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* assert phy */
83*4882a593Smuzhiyun val = IP_RST_USB3OTGPHY_POR | IP_RST_USB3OTG;
84*4882a593Smuzhiyun ret = regmap_write(priv->peri_crg, PERI_CRG_RSTEN4, val);
85*4882a593Smuzhiyun if (ret)
86*4882a593Smuzhiyun goto out;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* enable phy ref clk */
89*4882a593Smuzhiyun val = SC_USB3PHY_ABB_GT_EN;
90*4882a593Smuzhiyun mask = val;
91*4882a593Smuzhiyun ret = regmap_update_bits(priv->otg_bc, USBOTG3_CTRL0, mask, val);
92*4882a593Smuzhiyun if (ret)
93*4882a593Smuzhiyun goto out;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun val = REF_SSP_EN;
96*4882a593Smuzhiyun mask = val;
97*4882a593Smuzhiyun ret = regmap_update_bits(priv->otg_bc, USBOTG3_CTRL7, mask, val);
98*4882a593Smuzhiyun if (ret)
99*4882a593Smuzhiyun goto out;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* exit from IDDQ mode */
102*4882a593Smuzhiyun mask = USBOTG3CTRL2_POWERDOWN_HSP | USBOTG3CTRL2_POWERDOWN_SSP;
103*4882a593Smuzhiyun ret = regmap_update_bits(priv->otg_bc, USBOTG3_CTRL2, mask, 0);
104*4882a593Smuzhiyun if (ret)
105*4882a593Smuzhiyun goto out;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* delay for exit from IDDQ mode */
108*4882a593Smuzhiyun usleep_range(100, 120);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* deassert phy */
111*4882a593Smuzhiyun val = IP_RST_USB3OTGPHY_POR | IP_RST_USB3OTG;
112*4882a593Smuzhiyun ret = regmap_write(priv->peri_crg, PERI_CRG_RSTDIS4, val);
113*4882a593Smuzhiyun if (ret)
114*4882a593Smuzhiyun goto out;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* delay for phy deasserted */
117*4882a593Smuzhiyun usleep_range(10000, 15000);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* fake vbus valid signal */
120*4882a593Smuzhiyun val = USBOTG3_CTRL3_VBUSVLDEXT | USBOTG3_CTRL3_VBUSVLDEXTSEL;
121*4882a593Smuzhiyun mask = val;
122*4882a593Smuzhiyun ret = regmap_update_bits(priv->otg_bc, USBOTG3_CTRL3, mask, val);
123*4882a593Smuzhiyun if (ret)
124*4882a593Smuzhiyun goto out;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* delay for vbus valid */
127*4882a593Smuzhiyun usleep_range(100, 120);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun ret = regmap_write(priv->otg_bc, USBOTG3_CTRL4,
130*4882a593Smuzhiyun priv->eye_diagram_param);
131*4882a593Smuzhiyun if (ret)
132*4882a593Smuzhiyun goto out;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun return 0;
135*4882a593Smuzhiyun out:
136*4882a593Smuzhiyun dev_err(priv->dev, "failed to init phy ret: %d\n", ret);
137*4882a593Smuzhiyun return ret;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
hi3660_phy_exit(struct phy * phy)140*4882a593Smuzhiyun static int hi3660_phy_exit(struct phy *phy)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct hi3660_priv *priv = phy_get_drvdata(phy);
143*4882a593Smuzhiyun u32 val;
144*4882a593Smuzhiyun int ret;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* assert phy */
147*4882a593Smuzhiyun val = IP_RST_USB3OTGPHY_POR;
148*4882a593Smuzhiyun ret = regmap_write(priv->peri_crg, PERI_CRG_RSTEN4, val);
149*4882a593Smuzhiyun if (ret)
150*4882a593Smuzhiyun goto out;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* disable usb_tcxo_en */
153*4882a593Smuzhiyun val = USB_TCXO_EN << PCTRL_PERI_CTRL3_MSK_START;
154*4882a593Smuzhiyun ret = regmap_write(priv->pctrl, PCTRL_PERI_CTRL3, val);
155*4882a593Smuzhiyun if (ret)
156*4882a593Smuzhiyun goto out;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return 0;
159*4882a593Smuzhiyun out:
160*4882a593Smuzhiyun dev_err(priv->dev, "failed to exit phy ret: %d\n", ret);
161*4882a593Smuzhiyun return ret;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static const struct phy_ops hi3660_phy_ops = {
165*4882a593Smuzhiyun .init = hi3660_phy_init,
166*4882a593Smuzhiyun .exit = hi3660_phy_exit,
167*4882a593Smuzhiyun .owner = THIS_MODULE,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
hi3660_phy_probe(struct platform_device * pdev)170*4882a593Smuzhiyun static int hi3660_phy_probe(struct platform_device *pdev)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct phy_provider *phy_provider;
173*4882a593Smuzhiyun struct device *dev = &pdev->dev;
174*4882a593Smuzhiyun struct phy *phy;
175*4882a593Smuzhiyun struct hi3660_priv *priv;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
178*4882a593Smuzhiyun if (!priv)
179*4882a593Smuzhiyun return -ENOMEM;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun priv->dev = dev;
182*4882a593Smuzhiyun priv->peri_crg = syscon_regmap_lookup_by_phandle(dev->of_node,
183*4882a593Smuzhiyun "hisilicon,pericrg-syscon");
184*4882a593Smuzhiyun if (IS_ERR(priv->peri_crg)) {
185*4882a593Smuzhiyun dev_err(dev, "no hisilicon,pericrg-syscon\n");
186*4882a593Smuzhiyun return PTR_ERR(priv->peri_crg);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun priv->pctrl = syscon_regmap_lookup_by_phandle(dev->of_node,
190*4882a593Smuzhiyun "hisilicon,pctrl-syscon");
191*4882a593Smuzhiyun if (IS_ERR(priv->pctrl)) {
192*4882a593Smuzhiyun dev_err(dev, "no hisilicon,pctrl-syscon\n");
193*4882a593Smuzhiyun return PTR_ERR(priv->pctrl);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* node of hi3660 phy is a sub-node of usb3_otg_bc */
197*4882a593Smuzhiyun priv->otg_bc = syscon_node_to_regmap(dev->parent->of_node);
198*4882a593Smuzhiyun if (IS_ERR(priv->otg_bc)) {
199*4882a593Smuzhiyun dev_err(dev, "no hisilicon,usb3-otg-bc-syscon\n");
200*4882a593Smuzhiyun return PTR_ERR(priv->otg_bc);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (of_property_read_u32(dev->of_node, "hisilicon,eye-diagram-param",
204*4882a593Smuzhiyun &(priv->eye_diagram_param)))
205*4882a593Smuzhiyun priv->eye_diagram_param = HI3660_USB_DEFAULT_PHY_PARAM;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun phy = devm_phy_create(dev, NULL, &hi3660_phy_ops);
208*4882a593Smuzhiyun if (IS_ERR(phy))
209*4882a593Smuzhiyun return PTR_ERR(phy);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun phy_set_drvdata(phy, priv);
212*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
213*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy_provider);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static const struct of_device_id hi3660_phy_of_match[] = {
217*4882a593Smuzhiyun {.compatible = "hisilicon,hi3660-usb-phy",},
218*4882a593Smuzhiyun { }
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hi3660_phy_of_match);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static struct platform_driver hi3660_phy_driver = {
223*4882a593Smuzhiyun .probe = hi3660_phy_probe,
224*4882a593Smuzhiyun .driver = {
225*4882a593Smuzhiyun .name = "hi3660-usb-phy",
226*4882a593Smuzhiyun .of_match_table = hi3660_phy_of_match,
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun module_platform_driver(hi3660_phy_driver);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun MODULE_AUTHOR("Yu Chen <chenyu56@huawei.com>");
232*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
233*4882a593Smuzhiyun MODULE_DESCRIPTION("Hilisicon Hi3660 USB3 PHY Driver");
234