xref: /OK3568_Linux_fs/kernel/drivers/phy/freescale/phy-fsl-imx8mq-usb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /* Copyright (c) 2017 NXP. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/bitfield.h>
5*4882a593Smuzhiyun #include <linux/clk.h>
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of_platform.h>
10*4882a593Smuzhiyun #include <linux/phy/phy.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define PHY_CTRL0			0x0
15*4882a593Smuzhiyun #define PHY_CTRL0_REF_SSP_EN		BIT(2)
16*4882a593Smuzhiyun #define PHY_CTRL0_FSEL_MASK		GENMASK(10, 5)
17*4882a593Smuzhiyun #define PHY_CTRL0_FSEL_24M		0x2a
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define PHY_CTRL1			0x4
20*4882a593Smuzhiyun #define PHY_CTRL1_RESET			BIT(0)
21*4882a593Smuzhiyun #define PHY_CTRL1_COMMONONN		BIT(1)
22*4882a593Smuzhiyun #define PHY_CTRL1_ATERESET		BIT(3)
23*4882a593Smuzhiyun #define PHY_CTRL1_VDATSRCENB0		BIT(19)
24*4882a593Smuzhiyun #define PHY_CTRL1_VDATDETENB0		BIT(20)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define PHY_CTRL2			0x8
27*4882a593Smuzhiyun #define PHY_CTRL2_TXENABLEN0		BIT(8)
28*4882a593Smuzhiyun #define PHY_CTRL2_OTG_DISABLE		BIT(9)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define PHY_CTRL6			0x18
31*4882a593Smuzhiyun #define PHY_CTRL6_ALT_CLK_EN		BIT(1)
32*4882a593Smuzhiyun #define PHY_CTRL6_ALT_CLK_SEL		BIT(0)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct imx8mq_usb_phy {
35*4882a593Smuzhiyun 	struct phy *phy;
36*4882a593Smuzhiyun 	struct clk *clk;
37*4882a593Smuzhiyun 	void __iomem *base;
38*4882a593Smuzhiyun 	struct regulator *vbus;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
imx8mq_usb_phy_init(struct phy * phy)41*4882a593Smuzhiyun static int imx8mq_usb_phy_init(struct phy *phy)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	struct imx8mq_usb_phy *imx_phy = phy_get_drvdata(phy);
44*4882a593Smuzhiyun 	u32 value;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	value = readl(imx_phy->base + PHY_CTRL1);
47*4882a593Smuzhiyun 	value &= ~(PHY_CTRL1_VDATSRCENB0 | PHY_CTRL1_VDATDETENB0 |
48*4882a593Smuzhiyun 		   PHY_CTRL1_COMMONONN);
49*4882a593Smuzhiyun 	value |= PHY_CTRL1_RESET | PHY_CTRL1_ATERESET;
50*4882a593Smuzhiyun 	writel(value, imx_phy->base + PHY_CTRL1);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	value = readl(imx_phy->base + PHY_CTRL0);
53*4882a593Smuzhiyun 	value |= PHY_CTRL0_REF_SSP_EN;
54*4882a593Smuzhiyun 	writel(value, imx_phy->base + PHY_CTRL0);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	value = readl(imx_phy->base + PHY_CTRL2);
57*4882a593Smuzhiyun 	value |= PHY_CTRL2_TXENABLEN0;
58*4882a593Smuzhiyun 	writel(value, imx_phy->base + PHY_CTRL2);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	value = readl(imx_phy->base + PHY_CTRL1);
61*4882a593Smuzhiyun 	value &= ~(PHY_CTRL1_RESET | PHY_CTRL1_ATERESET);
62*4882a593Smuzhiyun 	writel(value, imx_phy->base + PHY_CTRL1);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
imx8mp_usb_phy_init(struct phy * phy)67*4882a593Smuzhiyun static int imx8mp_usb_phy_init(struct phy *phy)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	struct imx8mq_usb_phy *imx_phy = phy_get_drvdata(phy);
70*4882a593Smuzhiyun 	u32 value;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* USB3.0 PHY signal fsel for 24M ref */
73*4882a593Smuzhiyun 	value = readl(imx_phy->base + PHY_CTRL0);
74*4882a593Smuzhiyun 	value &= ~PHY_CTRL0_FSEL_MASK;
75*4882a593Smuzhiyun 	value |= FIELD_PREP(PHY_CTRL0_FSEL_MASK, PHY_CTRL0_FSEL_24M);
76*4882a593Smuzhiyun 	writel(value, imx_phy->base + PHY_CTRL0);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* Disable alt_clk_en and use internal MPLL clocks */
79*4882a593Smuzhiyun 	value = readl(imx_phy->base + PHY_CTRL6);
80*4882a593Smuzhiyun 	value &= ~(PHY_CTRL6_ALT_CLK_SEL | PHY_CTRL6_ALT_CLK_EN);
81*4882a593Smuzhiyun 	writel(value, imx_phy->base + PHY_CTRL6);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	value = readl(imx_phy->base + PHY_CTRL1);
84*4882a593Smuzhiyun 	value &= ~(PHY_CTRL1_VDATSRCENB0 | PHY_CTRL1_VDATDETENB0);
85*4882a593Smuzhiyun 	value |= PHY_CTRL1_RESET | PHY_CTRL1_ATERESET;
86*4882a593Smuzhiyun 	writel(value, imx_phy->base + PHY_CTRL1);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	value = readl(imx_phy->base + PHY_CTRL0);
89*4882a593Smuzhiyun 	value |= PHY_CTRL0_REF_SSP_EN;
90*4882a593Smuzhiyun 	writel(value, imx_phy->base + PHY_CTRL0);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	value = readl(imx_phy->base + PHY_CTRL2);
93*4882a593Smuzhiyun 	value |= PHY_CTRL2_TXENABLEN0 | PHY_CTRL2_OTG_DISABLE;
94*4882a593Smuzhiyun 	writel(value, imx_phy->base + PHY_CTRL2);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	udelay(10);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	value = readl(imx_phy->base + PHY_CTRL1);
99*4882a593Smuzhiyun 	value &= ~(PHY_CTRL1_RESET | PHY_CTRL1_ATERESET);
100*4882a593Smuzhiyun 	writel(value, imx_phy->base + PHY_CTRL1);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
imx8mq_phy_power_on(struct phy * phy)105*4882a593Smuzhiyun static int imx8mq_phy_power_on(struct phy *phy)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct imx8mq_usb_phy *imx_phy = phy_get_drvdata(phy);
108*4882a593Smuzhiyun 	int ret;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	ret = regulator_enable(imx_phy->vbus);
111*4882a593Smuzhiyun 	if (ret)
112*4882a593Smuzhiyun 		return ret;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return clk_prepare_enable(imx_phy->clk);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
imx8mq_phy_power_off(struct phy * phy)117*4882a593Smuzhiyun static int imx8mq_phy_power_off(struct phy *phy)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct imx8mq_usb_phy *imx_phy = phy_get_drvdata(phy);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	clk_disable_unprepare(imx_phy->clk);
122*4882a593Smuzhiyun 	regulator_disable(imx_phy->vbus);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static const struct phy_ops imx8mq_usb_phy_ops = {
128*4882a593Smuzhiyun 	.init		= imx8mq_usb_phy_init,
129*4882a593Smuzhiyun 	.power_on	= imx8mq_phy_power_on,
130*4882a593Smuzhiyun 	.power_off	= imx8mq_phy_power_off,
131*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static struct phy_ops imx8mp_usb_phy_ops = {
135*4882a593Smuzhiyun 	.init		= imx8mp_usb_phy_init,
136*4882a593Smuzhiyun 	.power_on	= imx8mq_phy_power_on,
137*4882a593Smuzhiyun 	.power_off	= imx8mq_phy_power_off,
138*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static const struct of_device_id imx8mq_usb_phy_of_match[] = {
142*4882a593Smuzhiyun 	{.compatible = "fsl,imx8mq-usb-phy",
143*4882a593Smuzhiyun 	 .data = &imx8mq_usb_phy_ops,},
144*4882a593Smuzhiyun 	{.compatible = "fsl,imx8mp-usb-phy",
145*4882a593Smuzhiyun 	 .data = &imx8mp_usb_phy_ops,},
146*4882a593Smuzhiyun 	{ }
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imx8mq_usb_phy_of_match);
149*4882a593Smuzhiyun 
imx8mq_usb_phy_probe(struct platform_device * pdev)150*4882a593Smuzhiyun static int imx8mq_usb_phy_probe(struct platform_device *pdev)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
153*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
154*4882a593Smuzhiyun 	struct imx8mq_usb_phy *imx_phy;
155*4882a593Smuzhiyun 	struct resource *res;
156*4882a593Smuzhiyun 	const struct phy_ops *phy_ops;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	imx_phy = devm_kzalloc(dev, sizeof(*imx_phy), GFP_KERNEL);
159*4882a593Smuzhiyun 	if (!imx_phy)
160*4882a593Smuzhiyun 		return -ENOMEM;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	imx_phy->clk = devm_clk_get(dev, "phy");
163*4882a593Smuzhiyun 	if (IS_ERR(imx_phy->clk)) {
164*4882a593Smuzhiyun 		dev_err(dev, "failed to get imx8mq usb phy clock\n");
165*4882a593Smuzhiyun 		return PTR_ERR(imx_phy->clk);
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
169*4882a593Smuzhiyun 	imx_phy->base = devm_ioremap_resource(dev, res);
170*4882a593Smuzhiyun 	if (IS_ERR(imx_phy->base))
171*4882a593Smuzhiyun 		return PTR_ERR(imx_phy->base);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	phy_ops = of_device_get_match_data(dev);
174*4882a593Smuzhiyun 	if (!phy_ops)
175*4882a593Smuzhiyun 		return -EINVAL;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	imx_phy->phy = devm_phy_create(dev, NULL, phy_ops);
178*4882a593Smuzhiyun 	if (IS_ERR(imx_phy->phy))
179*4882a593Smuzhiyun 		return PTR_ERR(imx_phy->phy);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	imx_phy->vbus = devm_regulator_get(dev, "vbus");
182*4882a593Smuzhiyun 	if (IS_ERR(imx_phy->vbus))
183*4882a593Smuzhiyun 		return PTR_ERR(imx_phy->vbus);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	phy_set_drvdata(imx_phy->phy, imx_phy);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(phy_provider);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static struct platform_driver imx8mq_usb_phy_driver = {
193*4882a593Smuzhiyun 	.probe	= imx8mq_usb_phy_probe,
194*4882a593Smuzhiyun 	.driver = {
195*4882a593Smuzhiyun 		.name	= "imx8mq-usb-phy",
196*4882a593Smuzhiyun 		.of_match_table	= imx8mq_usb_phy_of_match,
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun module_platform_driver(imx8mq_usb_phy_driver);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun MODULE_DESCRIPTION("FSL IMX8MQ USB PHY driver");
202*4882a593Smuzhiyun MODULE_LICENSE("GPL");
203