xref: /OK3568_Linux_fs/kernel/drivers/phy/freescale/phy-fsl-imx8-mipi-dphy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2017,2018 NXP
4*4882a593Smuzhiyun  * Copyright 2019 Purism SPC
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/phy/phy.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* DPHY registers */
20*4882a593Smuzhiyun #define DPHY_PD_DPHY			0x00
21*4882a593Smuzhiyun #define DPHY_M_PRG_HS_PREPARE		0x04
22*4882a593Smuzhiyun #define DPHY_MC_PRG_HS_PREPARE		0x08
23*4882a593Smuzhiyun #define DPHY_M_PRG_HS_ZERO		0x0c
24*4882a593Smuzhiyun #define DPHY_MC_PRG_HS_ZERO		0x10
25*4882a593Smuzhiyun #define DPHY_M_PRG_HS_TRAIL		0x14
26*4882a593Smuzhiyun #define DPHY_MC_PRG_HS_TRAIL		0x18
27*4882a593Smuzhiyun #define DPHY_PD_PLL			0x1c
28*4882a593Smuzhiyun #define DPHY_TST			0x20
29*4882a593Smuzhiyun #define DPHY_CN				0x24
30*4882a593Smuzhiyun #define DPHY_CM				0x28
31*4882a593Smuzhiyun #define DPHY_CO				0x2c
32*4882a593Smuzhiyun #define DPHY_LOCK			0x30
33*4882a593Smuzhiyun #define DPHY_LOCK_BYP			0x34
34*4882a593Smuzhiyun #define DPHY_REG_BYPASS_PLL		0x4C
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define MBPS(x) ((x) * 1000000)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define DATA_RATE_MAX_SPEED MBPS(1500)
39*4882a593Smuzhiyun #define DATA_RATE_MIN_SPEED MBPS(80)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define PLL_LOCK_SLEEP 10
42*4882a593Smuzhiyun #define PLL_LOCK_TIMEOUT 1000
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define CN_BUF	0xcb7a89c0
45*4882a593Smuzhiyun #define CO_BUF	0x63
46*4882a593Smuzhiyun #define CM(x)	(				  \
47*4882a593Smuzhiyun 		((x) <	32) ? 0xe0 | ((x) - 16) : \
48*4882a593Smuzhiyun 		((x) <	64) ? 0xc0 | ((x) - 32) : \
49*4882a593Smuzhiyun 		((x) < 128) ? 0x80 | ((x) - 64) : \
50*4882a593Smuzhiyun 		((x) - 128))
51*4882a593Smuzhiyun #define CN(x)	(((x) == 1) ? 0x1f : (((CN_BUF) >> ((x) - 1)) & 0x1f))
52*4882a593Smuzhiyun #define CO(x)	((CO_BUF) >> (8 - (x)) & 0x03)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* PHY power on is active low */
55*4882a593Smuzhiyun #define PWR_ON	0
56*4882a593Smuzhiyun #define PWR_OFF	1
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun enum mixel_dphy_devtype {
59*4882a593Smuzhiyun 	MIXEL_IMX8MQ,
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct mixel_dphy_devdata {
63*4882a593Smuzhiyun 	u8 reg_tx_rcal;
64*4882a593Smuzhiyun 	u8 reg_auto_pd_en;
65*4882a593Smuzhiyun 	u8 reg_rxlprp;
66*4882a593Smuzhiyun 	u8 reg_rxcdrp;
67*4882a593Smuzhiyun 	u8 reg_rxhs_settle;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static const struct mixel_dphy_devdata mixel_dphy_devdata[] = {
71*4882a593Smuzhiyun 	[MIXEL_IMX8MQ] = {
72*4882a593Smuzhiyun 		.reg_tx_rcal = 0x38,
73*4882a593Smuzhiyun 		.reg_auto_pd_en = 0x3c,
74*4882a593Smuzhiyun 		.reg_rxlprp = 0x40,
75*4882a593Smuzhiyun 		.reg_rxcdrp = 0x44,
76*4882a593Smuzhiyun 		.reg_rxhs_settle = 0x48,
77*4882a593Smuzhiyun 	},
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun struct mixel_dphy_cfg {
81*4882a593Smuzhiyun 	/* DPHY PLL parameters */
82*4882a593Smuzhiyun 	u32 cm;
83*4882a593Smuzhiyun 	u32 cn;
84*4882a593Smuzhiyun 	u32 co;
85*4882a593Smuzhiyun 	/* DPHY register values */
86*4882a593Smuzhiyun 	u8 mc_prg_hs_prepare;
87*4882a593Smuzhiyun 	u8 m_prg_hs_prepare;
88*4882a593Smuzhiyun 	u8 mc_prg_hs_zero;
89*4882a593Smuzhiyun 	u8 m_prg_hs_zero;
90*4882a593Smuzhiyun 	u8 mc_prg_hs_trail;
91*4882a593Smuzhiyun 	u8 m_prg_hs_trail;
92*4882a593Smuzhiyun 	u8 rxhs_settle;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun struct mixel_dphy_priv {
96*4882a593Smuzhiyun 	struct mixel_dphy_cfg cfg;
97*4882a593Smuzhiyun 	struct regmap *regmap;
98*4882a593Smuzhiyun 	struct clk *phy_ref_clk;
99*4882a593Smuzhiyun 	const struct mixel_dphy_devdata *devdata;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const struct regmap_config mixel_dphy_regmap_config = {
103*4882a593Smuzhiyun 	.reg_bits = 8,
104*4882a593Smuzhiyun 	.val_bits = 32,
105*4882a593Smuzhiyun 	.reg_stride = 4,
106*4882a593Smuzhiyun 	.max_register = DPHY_REG_BYPASS_PLL,
107*4882a593Smuzhiyun 	.name = "mipi-dphy",
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
phy_write(struct phy * phy,u32 value,unsigned int reg)110*4882a593Smuzhiyun static int phy_write(struct phy *phy, u32 value, unsigned int reg)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct mixel_dphy_priv *priv = phy_get_drvdata(phy);
113*4882a593Smuzhiyun 	int ret;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, reg, value);
116*4882a593Smuzhiyun 	if (ret < 0)
117*4882a593Smuzhiyun 		dev_err(&phy->dev, "Failed to write DPHY reg %d: %d\n", reg,
118*4882a593Smuzhiyun 			ret);
119*4882a593Smuzhiyun 	return ret;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun  * Find a ratio close to the desired one using continued fraction
124*4882a593Smuzhiyun  * approximation ending either at exact match or maximum allowed
125*4882a593Smuzhiyun  * nominator, denominator.
126*4882a593Smuzhiyun  */
get_best_ratio(u32 * pnum,u32 * pdenom,u32 max_n,u32 max_d)127*4882a593Smuzhiyun static void get_best_ratio(u32 *pnum, u32 *pdenom, u32 max_n, u32 max_d)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	u32 a = *pnum;
130*4882a593Smuzhiyun 	u32 b = *pdenom;
131*4882a593Smuzhiyun 	u32 c;
132*4882a593Smuzhiyun 	u32 n[] = {0, 1};
133*4882a593Smuzhiyun 	u32 d[] = {1, 0};
134*4882a593Smuzhiyun 	u32 whole;
135*4882a593Smuzhiyun 	unsigned int i = 1;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	while (b) {
138*4882a593Smuzhiyun 		i ^= 1;
139*4882a593Smuzhiyun 		whole = a / b;
140*4882a593Smuzhiyun 		n[i] += (n[i ^ 1] * whole);
141*4882a593Smuzhiyun 		d[i] += (d[i ^ 1] * whole);
142*4882a593Smuzhiyun 		if ((n[i] > max_n) || (d[i] > max_d)) {
143*4882a593Smuzhiyun 			i ^= 1;
144*4882a593Smuzhiyun 			break;
145*4882a593Smuzhiyun 		}
146*4882a593Smuzhiyun 		c = a - (b * whole);
147*4882a593Smuzhiyun 		a = b;
148*4882a593Smuzhiyun 		b = c;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 	*pnum = n[i];
151*4882a593Smuzhiyun 	*pdenom = d[i];
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
mixel_dphy_config_from_opts(struct phy * phy,struct phy_configure_opts_mipi_dphy * dphy_opts,struct mixel_dphy_cfg * cfg)154*4882a593Smuzhiyun static int mixel_dphy_config_from_opts(struct phy *phy,
155*4882a593Smuzhiyun 	       struct phy_configure_opts_mipi_dphy *dphy_opts,
156*4882a593Smuzhiyun 	       struct mixel_dphy_cfg *cfg)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct mixel_dphy_priv *priv = dev_get_drvdata(phy->dev.parent);
159*4882a593Smuzhiyun 	unsigned long ref_clk = clk_get_rate(priv->phy_ref_clk);
160*4882a593Smuzhiyun 	u32 lp_t, numerator, denominator;
161*4882a593Smuzhiyun 	unsigned long long tmp;
162*4882a593Smuzhiyun 	u32 n;
163*4882a593Smuzhiyun 	int i;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (dphy_opts->hs_clk_rate > DATA_RATE_MAX_SPEED ||
166*4882a593Smuzhiyun 	    dphy_opts->hs_clk_rate < DATA_RATE_MIN_SPEED)
167*4882a593Smuzhiyun 		return -EINVAL;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	numerator = dphy_opts->hs_clk_rate;
170*4882a593Smuzhiyun 	denominator = ref_clk;
171*4882a593Smuzhiyun 	get_best_ratio(&numerator, &denominator, 255, 256);
172*4882a593Smuzhiyun 	if (!numerator || !denominator) {
173*4882a593Smuzhiyun 		dev_err(&phy->dev, "Invalid %d/%d for %ld/%ld\n",
174*4882a593Smuzhiyun 			numerator, denominator,
175*4882a593Smuzhiyun 			dphy_opts->hs_clk_rate, ref_clk);
176*4882a593Smuzhiyun 		return -EINVAL;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	while ((numerator < 16) && (denominator <= 128)) {
180*4882a593Smuzhiyun 		numerator <<= 1;
181*4882a593Smuzhiyun 		denominator <<= 1;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 	/*
184*4882a593Smuzhiyun 	 * CM ranges between 16 and 255
185*4882a593Smuzhiyun 	 * CN ranges between 1 and 32
186*4882a593Smuzhiyun 	 * CO is power of 2: 1, 2, 4, 8
187*4882a593Smuzhiyun 	 */
188*4882a593Smuzhiyun 	i = __ffs(denominator);
189*4882a593Smuzhiyun 	if (i > 3)
190*4882a593Smuzhiyun 		i = 3;
191*4882a593Smuzhiyun 	cfg->cn = denominator >> i;
192*4882a593Smuzhiyun 	cfg->co = 1 << i;
193*4882a593Smuzhiyun 	cfg->cm = numerator;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (cfg->cm < 16 || cfg->cm > 255 ||
196*4882a593Smuzhiyun 	    cfg->cn < 1 || cfg->cn > 32 ||
197*4882a593Smuzhiyun 	    cfg->co < 1 || cfg->co > 8) {
198*4882a593Smuzhiyun 		dev_err(&phy->dev, "Invalid CM/CN/CO values: %u/%u/%u\n",
199*4882a593Smuzhiyun 			cfg->cm, cfg->cn, cfg->co);
200*4882a593Smuzhiyun 		dev_err(&phy->dev, "for hs_clk/ref_clk=%ld/%ld ~ %d/%d\n",
201*4882a593Smuzhiyun 			dphy_opts->hs_clk_rate, ref_clk,
202*4882a593Smuzhiyun 			numerator, denominator);
203*4882a593Smuzhiyun 		return -EINVAL;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	dev_dbg(&phy->dev, "hs_clk/ref_clk=%ld/%ld ~ %d/%d\n",
207*4882a593Smuzhiyun 		dphy_opts->hs_clk_rate, ref_clk, numerator, denominator);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* LP clock period */
210*4882a593Smuzhiyun 	tmp = 1000000000000LL;
211*4882a593Smuzhiyun 	do_div(tmp, dphy_opts->lp_clk_rate); /* ps */
212*4882a593Smuzhiyun 	if (tmp > ULONG_MAX)
213*4882a593Smuzhiyun 		return -EINVAL;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	lp_t = tmp;
216*4882a593Smuzhiyun 	dev_dbg(&phy->dev, "LP clock %lu, period: %u ps\n",
217*4882a593Smuzhiyun 		dphy_opts->lp_clk_rate, lp_t);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* hs_prepare: in lp clock periods */
220*4882a593Smuzhiyun 	if (2 * dphy_opts->hs_prepare > 5 * lp_t) {
221*4882a593Smuzhiyun 		dev_err(&phy->dev,
222*4882a593Smuzhiyun 			"hs_prepare (%u) > 2.5 * lp clock period (%u)\n",
223*4882a593Smuzhiyun 			dphy_opts->hs_prepare, lp_t);
224*4882a593Smuzhiyun 		return -EINVAL;
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 	/* 00: lp_t, 01: 1.5 * lp_t, 10: 2 * lp_t, 11: 2.5 * lp_t */
227*4882a593Smuzhiyun 	if (dphy_opts->hs_prepare < lp_t) {
228*4882a593Smuzhiyun 		n = 0;
229*4882a593Smuzhiyun 	} else {
230*4882a593Smuzhiyun 		tmp = 2 * (dphy_opts->hs_prepare - lp_t);
231*4882a593Smuzhiyun 		do_div(tmp, lp_t);
232*4882a593Smuzhiyun 		n = tmp;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 	cfg->m_prg_hs_prepare = n;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* clk_prepare: in lp clock periods */
237*4882a593Smuzhiyun 	if (2 * dphy_opts->clk_prepare > 3 * lp_t) {
238*4882a593Smuzhiyun 		dev_err(&phy->dev,
239*4882a593Smuzhiyun 			"clk_prepare (%u) > 1.5 * lp clock period (%u)\n",
240*4882a593Smuzhiyun 			dphy_opts->clk_prepare, lp_t);
241*4882a593Smuzhiyun 		return -EINVAL;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 	/* 00: lp_t, 01: 1.5 * lp_t */
244*4882a593Smuzhiyun 	cfg->mc_prg_hs_prepare = dphy_opts->clk_prepare > lp_t ? 1 : 0;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* hs_zero: formula from NXP BSP */
247*4882a593Smuzhiyun 	n = (144 * (dphy_opts->hs_clk_rate / 1000000) - 47500) / 10000;
248*4882a593Smuzhiyun 	cfg->m_prg_hs_zero = n < 1 ? 1 : n;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* clk_zero: formula from NXP BSP */
251*4882a593Smuzhiyun 	n = (34 * (dphy_opts->hs_clk_rate / 1000000) - 2500) / 1000;
252*4882a593Smuzhiyun 	cfg->mc_prg_hs_zero = n < 1 ? 1 : n;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* clk_trail, hs_trail: formula from NXP BSP */
255*4882a593Smuzhiyun 	n = (103 * (dphy_opts->hs_clk_rate / 1000000) + 10000) / 10000;
256*4882a593Smuzhiyun 	if (n > 15)
257*4882a593Smuzhiyun 		n = 15;
258*4882a593Smuzhiyun 	if (n < 1)
259*4882a593Smuzhiyun 		n = 1;
260*4882a593Smuzhiyun 	cfg->m_prg_hs_trail = n;
261*4882a593Smuzhiyun 	cfg->mc_prg_hs_trail = n;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* rxhs_settle: formula from NXP BSP */
264*4882a593Smuzhiyun 	if (dphy_opts->hs_clk_rate < MBPS(80))
265*4882a593Smuzhiyun 		cfg->rxhs_settle = 0x0d;
266*4882a593Smuzhiyun 	else if (dphy_opts->hs_clk_rate < MBPS(90))
267*4882a593Smuzhiyun 		cfg->rxhs_settle = 0x0c;
268*4882a593Smuzhiyun 	else if (dphy_opts->hs_clk_rate < MBPS(125))
269*4882a593Smuzhiyun 		cfg->rxhs_settle = 0x0b;
270*4882a593Smuzhiyun 	else if (dphy_opts->hs_clk_rate < MBPS(150))
271*4882a593Smuzhiyun 		cfg->rxhs_settle = 0x0a;
272*4882a593Smuzhiyun 	else if (dphy_opts->hs_clk_rate < MBPS(225))
273*4882a593Smuzhiyun 		cfg->rxhs_settle = 0x09;
274*4882a593Smuzhiyun 	else if (dphy_opts->hs_clk_rate < MBPS(500))
275*4882a593Smuzhiyun 		cfg->rxhs_settle = 0x08;
276*4882a593Smuzhiyun 	else
277*4882a593Smuzhiyun 		cfg->rxhs_settle = 0x07;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	dev_dbg(&phy->dev, "phy_config: %u %u %u %u %u %u %u\n",
280*4882a593Smuzhiyun 		cfg->m_prg_hs_prepare, cfg->mc_prg_hs_prepare,
281*4882a593Smuzhiyun 		cfg->m_prg_hs_zero, cfg->mc_prg_hs_zero,
282*4882a593Smuzhiyun 		cfg->m_prg_hs_trail, cfg->mc_prg_hs_trail,
283*4882a593Smuzhiyun 		cfg->rxhs_settle);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
mixel_phy_set_hs_timings(struct phy * phy)288*4882a593Smuzhiyun static void mixel_phy_set_hs_timings(struct phy *phy)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	struct mixel_dphy_priv *priv = phy_get_drvdata(phy);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	phy_write(phy, priv->cfg.m_prg_hs_prepare, DPHY_M_PRG_HS_PREPARE);
293*4882a593Smuzhiyun 	phy_write(phy, priv->cfg.mc_prg_hs_prepare, DPHY_MC_PRG_HS_PREPARE);
294*4882a593Smuzhiyun 	phy_write(phy, priv->cfg.m_prg_hs_zero, DPHY_M_PRG_HS_ZERO);
295*4882a593Smuzhiyun 	phy_write(phy, priv->cfg.mc_prg_hs_zero, DPHY_MC_PRG_HS_ZERO);
296*4882a593Smuzhiyun 	phy_write(phy, priv->cfg.m_prg_hs_trail, DPHY_M_PRG_HS_TRAIL);
297*4882a593Smuzhiyun 	phy_write(phy, priv->cfg.mc_prg_hs_trail, DPHY_MC_PRG_HS_TRAIL);
298*4882a593Smuzhiyun 	phy_write(phy, priv->cfg.rxhs_settle, priv->devdata->reg_rxhs_settle);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
mixel_dphy_set_pll_params(struct phy * phy)301*4882a593Smuzhiyun static int mixel_dphy_set_pll_params(struct phy *phy)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	struct mixel_dphy_priv *priv = dev_get_drvdata(phy->dev.parent);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	if (priv->cfg.cm < 16 || priv->cfg.cm > 255 ||
306*4882a593Smuzhiyun 	    priv->cfg.cn < 1 || priv->cfg.cn > 32 ||
307*4882a593Smuzhiyun 	    priv->cfg.co < 1 || priv->cfg.co > 8) {
308*4882a593Smuzhiyun 		dev_err(&phy->dev, "Invalid CM/CN/CO values! (%u/%u/%u)\n",
309*4882a593Smuzhiyun 			priv->cfg.cm, priv->cfg.cn, priv->cfg.co);
310*4882a593Smuzhiyun 		return -EINVAL;
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun 	dev_dbg(&phy->dev, "Using CM:%u CN:%u CO:%u\n",
313*4882a593Smuzhiyun 		priv->cfg.cm, priv->cfg.cn, priv->cfg.co);
314*4882a593Smuzhiyun 	phy_write(phy, CM(priv->cfg.cm), DPHY_CM);
315*4882a593Smuzhiyun 	phy_write(phy, CN(priv->cfg.cn), DPHY_CN);
316*4882a593Smuzhiyun 	phy_write(phy, CO(priv->cfg.co), DPHY_CO);
317*4882a593Smuzhiyun 	return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
mixel_dphy_configure(struct phy * phy,union phy_configure_opts * opts)320*4882a593Smuzhiyun static int mixel_dphy_configure(struct phy *phy, union phy_configure_opts *opts)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	struct mixel_dphy_priv *priv = phy_get_drvdata(phy);
323*4882a593Smuzhiyun 	struct mixel_dphy_cfg cfg = { 0 };
324*4882a593Smuzhiyun 	int ret;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	ret = mixel_dphy_config_from_opts(phy, &opts->mipi_dphy, &cfg);
327*4882a593Smuzhiyun 	if (ret)
328*4882a593Smuzhiyun 		return ret;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* Update the configuration */
331*4882a593Smuzhiyun 	memcpy(&priv->cfg, &cfg, sizeof(struct mixel_dphy_cfg));
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	phy_write(phy, 0x00, DPHY_LOCK_BYP);
334*4882a593Smuzhiyun 	phy_write(phy, 0x01, priv->devdata->reg_tx_rcal);
335*4882a593Smuzhiyun 	phy_write(phy, 0x00, priv->devdata->reg_auto_pd_en);
336*4882a593Smuzhiyun 	phy_write(phy, 0x02, priv->devdata->reg_rxlprp);
337*4882a593Smuzhiyun 	phy_write(phy, 0x02, priv->devdata->reg_rxcdrp);
338*4882a593Smuzhiyun 	phy_write(phy, 0x25, DPHY_TST);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	mixel_phy_set_hs_timings(phy);
341*4882a593Smuzhiyun 	ret = mixel_dphy_set_pll_params(phy);
342*4882a593Smuzhiyun 	if (ret < 0)
343*4882a593Smuzhiyun 		return ret;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
mixel_dphy_validate(struct phy * phy,enum phy_mode mode,int submode,union phy_configure_opts * opts)348*4882a593Smuzhiyun static int mixel_dphy_validate(struct phy *phy, enum phy_mode mode, int submode,
349*4882a593Smuzhiyun 			       union phy_configure_opts *opts)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	struct mixel_dphy_cfg cfg = { 0 };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	if (mode != PHY_MODE_MIPI_DPHY)
354*4882a593Smuzhiyun 		return -EINVAL;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	return mixel_dphy_config_from_opts(phy, &opts->mipi_dphy, &cfg);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
mixel_dphy_init(struct phy * phy)359*4882a593Smuzhiyun static int mixel_dphy_init(struct phy *phy)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	phy_write(phy, PWR_OFF, DPHY_PD_PLL);
362*4882a593Smuzhiyun 	phy_write(phy, PWR_OFF, DPHY_PD_DPHY);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	return 0;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
mixel_dphy_exit(struct phy * phy)367*4882a593Smuzhiyun static int mixel_dphy_exit(struct phy *phy)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	phy_write(phy, 0, DPHY_CM);
370*4882a593Smuzhiyun 	phy_write(phy, 0, DPHY_CN);
371*4882a593Smuzhiyun 	phy_write(phy, 0, DPHY_CO);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return 0;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
mixel_dphy_power_on(struct phy * phy)376*4882a593Smuzhiyun static int mixel_dphy_power_on(struct phy *phy)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	struct mixel_dphy_priv *priv = phy_get_drvdata(phy);
379*4882a593Smuzhiyun 	u32 locked;
380*4882a593Smuzhiyun 	int ret;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->phy_ref_clk);
383*4882a593Smuzhiyun 	if (ret < 0)
384*4882a593Smuzhiyun 		return ret;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	phy_write(phy, PWR_ON, DPHY_PD_PLL);
387*4882a593Smuzhiyun 	ret = regmap_read_poll_timeout(priv->regmap, DPHY_LOCK, locked,
388*4882a593Smuzhiyun 				       locked, PLL_LOCK_SLEEP,
389*4882a593Smuzhiyun 				       PLL_LOCK_TIMEOUT);
390*4882a593Smuzhiyun 	if (ret < 0) {
391*4882a593Smuzhiyun 		dev_err(&phy->dev, "Could not get DPHY lock (%d)!\n", ret);
392*4882a593Smuzhiyun 		goto clock_disable;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 	phy_write(phy, PWR_ON, DPHY_PD_DPHY);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return 0;
397*4882a593Smuzhiyun clock_disable:
398*4882a593Smuzhiyun 	clk_disable_unprepare(priv->phy_ref_clk);
399*4882a593Smuzhiyun 	return ret;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
mixel_dphy_power_off(struct phy * phy)402*4882a593Smuzhiyun static int mixel_dphy_power_off(struct phy *phy)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct mixel_dphy_priv *priv = phy_get_drvdata(phy);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	phy_write(phy, PWR_OFF, DPHY_PD_PLL);
407*4882a593Smuzhiyun 	phy_write(phy, PWR_OFF, DPHY_PD_DPHY);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	clk_disable_unprepare(priv->phy_ref_clk);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	return 0;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static const struct phy_ops mixel_dphy_phy_ops = {
415*4882a593Smuzhiyun 	.init = mixel_dphy_init,
416*4882a593Smuzhiyun 	.exit = mixel_dphy_exit,
417*4882a593Smuzhiyun 	.power_on = mixel_dphy_power_on,
418*4882a593Smuzhiyun 	.power_off = mixel_dphy_power_off,
419*4882a593Smuzhiyun 	.configure = mixel_dphy_configure,
420*4882a593Smuzhiyun 	.validate = mixel_dphy_validate,
421*4882a593Smuzhiyun 	.owner = THIS_MODULE,
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun static const struct of_device_id mixel_dphy_of_match[] = {
425*4882a593Smuzhiyun 	{ .compatible = "fsl,imx8mq-mipi-dphy",
426*4882a593Smuzhiyun 	  .data = &mixel_dphy_devdata[MIXEL_IMX8MQ] },
427*4882a593Smuzhiyun 	{ /* sentinel */ },
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mixel_dphy_of_match);
430*4882a593Smuzhiyun 
mixel_dphy_probe(struct platform_device * pdev)431*4882a593Smuzhiyun static int mixel_dphy_probe(struct platform_device *pdev)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
434*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
435*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
436*4882a593Smuzhiyun 	struct mixel_dphy_priv *priv;
437*4882a593Smuzhiyun 	struct resource *res;
438*4882a593Smuzhiyun 	struct phy *phy;
439*4882a593Smuzhiyun 	void __iomem *base;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (!np)
442*4882a593Smuzhiyun 		return -ENODEV;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
445*4882a593Smuzhiyun 	if (!priv)
446*4882a593Smuzhiyun 		return -ENOMEM;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	priv->devdata = of_device_get_match_data(&pdev->dev);
449*4882a593Smuzhiyun 	if (!priv->devdata)
450*4882a593Smuzhiyun 		return -EINVAL;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
453*4882a593Smuzhiyun 	base = devm_ioremap_resource(dev, res);
454*4882a593Smuzhiyun 	if (IS_ERR(base))
455*4882a593Smuzhiyun 		return PTR_ERR(base);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	priv->regmap = devm_regmap_init_mmio(&pdev->dev, base,
458*4882a593Smuzhiyun 					     &mixel_dphy_regmap_config);
459*4882a593Smuzhiyun 	if (IS_ERR(priv->regmap)) {
460*4882a593Smuzhiyun 		dev_err(dev, "Couldn't create the DPHY regmap\n");
461*4882a593Smuzhiyun 		return PTR_ERR(priv->regmap);
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	priv->phy_ref_clk = devm_clk_get(&pdev->dev, "phy_ref");
465*4882a593Smuzhiyun 	if (IS_ERR(priv->phy_ref_clk)) {
466*4882a593Smuzhiyun 		dev_err(dev, "No phy_ref clock found\n");
467*4882a593Smuzhiyun 		return PTR_ERR(priv->phy_ref_clk);
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 	dev_dbg(dev, "phy_ref clock rate: %lu\n",
470*4882a593Smuzhiyun 		clk_get_rate(priv->phy_ref_clk));
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	dev_set_drvdata(dev, priv);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	phy = devm_phy_create(dev, np, &mixel_dphy_phy_ops);
475*4882a593Smuzhiyun 	if (IS_ERR(phy)) {
476*4882a593Smuzhiyun 		dev_err(dev, "Failed to create phy %ld\n", PTR_ERR(phy));
477*4882a593Smuzhiyun 		return PTR_ERR(phy);
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 	phy_set_drvdata(phy, priv);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(phy_provider);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun static struct platform_driver mixel_dphy_driver = {
487*4882a593Smuzhiyun 	.probe	= mixel_dphy_probe,
488*4882a593Smuzhiyun 	.driver = {
489*4882a593Smuzhiyun 		.name = "mixel-mipi-dphy",
490*4882a593Smuzhiyun 		.of_match_table	= mixel_dphy_of_match,
491*4882a593Smuzhiyun 	}
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun module_platform_driver(mixel_dphy_driver);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun MODULE_AUTHOR("NXP Semiconductor");
496*4882a593Smuzhiyun MODULE_DESCRIPTION("Mixel MIPI-DSI PHY driver");
497*4882a593Smuzhiyun MODULE_LICENSE("GPL");
498