xref: /OK3568_Linux_fs/kernel/drivers/phy/cadence/phy-cadence-salvo.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Salvo PHY is a 28nm PHY, it is a legacy PHY, and only
4*4882a593Smuzhiyun  * for USB3 and USB2.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (c) 2019-2020 NXP
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/phy/phy.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* PHY register definition */
19*4882a593Smuzhiyun #define PHY_PMA_CMN_CTRL1			0xC800
20*4882a593Smuzhiyun #define TB_ADDR_CMN_DIAG_HSCLK_SEL		0x01e0
21*4882a593Smuzhiyun #define TB_ADDR_CMN_PLL0_VCOCAL_INIT_TMR	0x0084
22*4882a593Smuzhiyun #define TB_ADDR_CMN_PLL0_VCOCAL_ITER_TMR	0x0085
23*4882a593Smuzhiyun #define TB_ADDR_CMN_PLL0_INTDIV	                0x0094
24*4882a593Smuzhiyun #define TB_ADDR_CMN_PLL0_FRACDIV		0x0095
25*4882a593Smuzhiyun #define TB_ADDR_CMN_PLL0_HIGH_THR		0x0096
26*4882a593Smuzhiyun #define TB_ADDR_CMN_PLL0_SS_CTRL1		0x0098
27*4882a593Smuzhiyun #define TB_ADDR_CMN_PLL0_SS_CTRL2		0x0099
28*4882a593Smuzhiyun #define TB_ADDR_CMN_PLL0_DSM_DIAG		0x0097
29*4882a593Smuzhiyun #define TB_ADDR_CMN_DIAG_PLL0_OVRD		0x01c2
30*4882a593Smuzhiyun #define TB_ADDR_CMN_DIAG_PLL0_FBH_OVRD		0x01c0
31*4882a593Smuzhiyun #define TB_ADDR_CMN_DIAG_PLL0_FBL_OVRD		0x01c1
32*4882a593Smuzhiyun #define TB_ADDR_CMN_DIAG_PLL0_V2I_TUNE          0x01C5
33*4882a593Smuzhiyun #define TB_ADDR_CMN_DIAG_PLL0_CP_TUNE           0x01C6
34*4882a593Smuzhiyun #define TB_ADDR_CMN_DIAG_PLL0_LF_PROG           0x01C7
35*4882a593Smuzhiyun #define TB_ADDR_CMN_DIAG_PLL0_TEST_MODE		0x01c4
36*4882a593Smuzhiyun #define TB_ADDR_CMN_PSM_CLK_CTRL		0x0061
37*4882a593Smuzhiyun #define TB_ADDR_XCVR_DIAG_RX_LANE_CAL_RST_TMR	0x40ea
38*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_RCTRL	                0x4001
39*4882a593Smuzhiyun #define TB_ADDR_TX_PSC_A0		        0x4100
40*4882a593Smuzhiyun #define TB_ADDR_TX_PSC_A1		        0x4101
41*4882a593Smuzhiyun #define TB_ADDR_TX_PSC_A2		        0x4102
42*4882a593Smuzhiyun #define TB_ADDR_TX_PSC_A3		        0x4103
43*4882a593Smuzhiyun #define TB_ADDR_TX_DIAG_ECTRL_OVRD		0x41f5
44*4882a593Smuzhiyun #define TB_ADDR_TX_PSC_CAL		        0x4106
45*4882a593Smuzhiyun #define TB_ADDR_TX_PSC_RDY		        0x4107
46*4882a593Smuzhiyun #define TB_ADDR_RX_PSC_A0	                0x8000
47*4882a593Smuzhiyun #define TB_ADDR_RX_PSC_A1	                0x8001
48*4882a593Smuzhiyun #define TB_ADDR_RX_PSC_A2	                0x8002
49*4882a593Smuzhiyun #define TB_ADDR_RX_PSC_A3	                0x8003
50*4882a593Smuzhiyun #define TB_ADDR_RX_PSC_CAL	                0x8006
51*4882a593Smuzhiyun #define TB_ADDR_RX_PSC_RDY	                0x8007
52*4882a593Smuzhiyun #define TB_ADDR_TX_TXCC_MGNLS_MULT_000		0x4058
53*4882a593Smuzhiyun #define TB_ADDR_TX_DIAG_BGREF_PREDRV_DELAY	0x41e7
54*4882a593Smuzhiyun #define TB_ADDR_RX_SLC_CU_ITER_TMR		0x80e3
55*4882a593Smuzhiyun #define TB_ADDR_RX_SIGDET_HL_FILT_TMR		0x8090
56*4882a593Smuzhiyun #define TB_ADDR_RX_SAMP_DAC_CTRL		0x8058
57*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_SIGDET_TUNE		0x81dc
58*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_LFPSDET_TUNE2		0x81df
59*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_BS_TM	                0x81f5
60*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_DFE_CTRL1		0x81d3
61*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_ILL_IQE_TRIM4		0x81c7
62*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_ILL_E_TRIM0		0x81c2
63*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_ILL_IQ_TRIM0		0x81c1
64*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_ILL_IQE_TRIM6		0x81c9
65*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_RXFE_TM3		0x81f8
66*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_RXFE_TM4		0x81f9
67*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_LFPSDET_TUNE		0x81dd
68*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_DFE_CTRL3		0x81d5
69*4882a593Smuzhiyun #define TB_ADDR_RX_DIAG_SC2C_DELAY		0x81e1
70*4882a593Smuzhiyun #define TB_ADDR_RX_REE_VGA_GAIN_NODFE		0x81bf
71*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_CAL_TMR		0x4002
72*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A0BYP_TMR		0x4004
73*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A0IN_TMR		0x4003
74*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A1IN_TMR		0x4005
75*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A2IN_TMR		0x4006
76*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A3IN_TMR		0x4007
77*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A4IN_TMR		0x4008
78*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A5IN_TMR		0x4009
79*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A0OUT_TMR		0x400a
80*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A1OUT_TMR		0x400b
81*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A2OUT_TMR		0x400c
82*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A3OUT_TMR		0x400d
83*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A4OUT_TMR		0x400e
84*4882a593Smuzhiyun #define TB_ADDR_XCVR_PSM_A5OUT_TMR		0x400f
85*4882a593Smuzhiyun #define TB_ADDR_TX_RCVDET_EN_TMR	        0x4122
86*4882a593Smuzhiyun #define TB_ADDR_TX_RCVDET_ST_TMR	        0x4123
87*4882a593Smuzhiyun #define TB_ADDR_XCVR_DIAG_LANE_FCM_EN_MGN_TMR	0x40f2
88*4882a593Smuzhiyun #define TB_ADDR_TX_RCVDETSC_CTRL	        0x4124
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* TB_ADDR_TX_RCVDETSC_CTRL */
91*4882a593Smuzhiyun #define RXDET_IN_P3_32KHZ			BIT(0)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun struct cdns_reg_pairs {
94*4882a593Smuzhiyun 	u16 val;
95*4882a593Smuzhiyun 	u32 off;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun struct cdns_salvo_data {
99*4882a593Smuzhiyun 	u8 reg_offset_shift;
100*4882a593Smuzhiyun 	const struct cdns_reg_pairs *init_sequence_val;
101*4882a593Smuzhiyun 	u8 init_sequence_length;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct cdns_salvo_phy {
105*4882a593Smuzhiyun 	struct phy *phy;
106*4882a593Smuzhiyun 	struct clk *clk;
107*4882a593Smuzhiyun 	void __iomem *base;
108*4882a593Smuzhiyun 	struct cdns_salvo_data *data;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static const struct of_device_id cdns_salvo_phy_of_match[];
cdns_salvo_read(struct cdns_salvo_phy * salvo_phy,u32 reg)112*4882a593Smuzhiyun static u16 cdns_salvo_read(struct cdns_salvo_phy *salvo_phy, u32 reg)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	return (u16)readl(salvo_phy->base +
115*4882a593Smuzhiyun 		reg * (1 << salvo_phy->data->reg_offset_shift));
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
cdns_salvo_write(struct cdns_salvo_phy * salvo_phy,u32 reg,u16 val)118*4882a593Smuzhiyun static void cdns_salvo_write(struct cdns_salvo_phy *salvo_phy,
119*4882a593Smuzhiyun 			     u32 reg, u16 val)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	writel(val, salvo_phy->base +
122*4882a593Smuzhiyun 		reg * (1 << salvo_phy->data->reg_offset_shift));
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun  * Below bringup sequence pair are from Cadence PHY's User Guide
127*4882a593Smuzhiyun  * and NXP platform tuning results.
128*4882a593Smuzhiyun  */
129*4882a593Smuzhiyun static const struct cdns_reg_pairs cdns_nxp_sequence_pair[] = {
130*4882a593Smuzhiyun 	{0x0830, PHY_PMA_CMN_CTRL1},
131*4882a593Smuzhiyun 	{0x0010, TB_ADDR_CMN_DIAG_HSCLK_SEL},
132*4882a593Smuzhiyun 	{0x00f0, TB_ADDR_CMN_PLL0_VCOCAL_INIT_TMR},
133*4882a593Smuzhiyun 	{0x0018, TB_ADDR_CMN_PLL0_VCOCAL_ITER_TMR},
134*4882a593Smuzhiyun 	{0x00d0, TB_ADDR_CMN_PLL0_INTDIV},
135*4882a593Smuzhiyun 	{0x4aaa, TB_ADDR_CMN_PLL0_FRACDIV},
136*4882a593Smuzhiyun 	{0x0034, TB_ADDR_CMN_PLL0_HIGH_THR},
137*4882a593Smuzhiyun 	{0x01ee, TB_ADDR_CMN_PLL0_SS_CTRL1},
138*4882a593Smuzhiyun 	{0x7f03, TB_ADDR_CMN_PLL0_SS_CTRL2},
139*4882a593Smuzhiyun 	{0x0020, TB_ADDR_CMN_PLL0_DSM_DIAG},
140*4882a593Smuzhiyun 	{0x0000, TB_ADDR_CMN_DIAG_PLL0_OVRD},
141*4882a593Smuzhiyun 	{0x0000, TB_ADDR_CMN_DIAG_PLL0_FBH_OVRD},
142*4882a593Smuzhiyun 	{0x0000, TB_ADDR_CMN_DIAG_PLL0_FBL_OVRD},
143*4882a593Smuzhiyun 	{0x0007, TB_ADDR_CMN_DIAG_PLL0_V2I_TUNE},
144*4882a593Smuzhiyun 	{0x0027, TB_ADDR_CMN_DIAG_PLL0_CP_TUNE},
145*4882a593Smuzhiyun 	{0x0008, TB_ADDR_CMN_DIAG_PLL0_LF_PROG},
146*4882a593Smuzhiyun 	{0x0022, TB_ADDR_CMN_DIAG_PLL0_TEST_MODE},
147*4882a593Smuzhiyun 	{0x000a, TB_ADDR_CMN_PSM_CLK_CTRL},
148*4882a593Smuzhiyun 	{0x0139, TB_ADDR_XCVR_DIAG_RX_LANE_CAL_RST_TMR},
149*4882a593Smuzhiyun 	{0xbefc, TB_ADDR_XCVR_PSM_RCTRL},
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	{0x7799, TB_ADDR_TX_PSC_A0},
152*4882a593Smuzhiyun 	{0x7798, TB_ADDR_TX_PSC_A1},
153*4882a593Smuzhiyun 	{0x509b, TB_ADDR_TX_PSC_A2},
154*4882a593Smuzhiyun 	{0x0003, TB_ADDR_TX_DIAG_ECTRL_OVRD},
155*4882a593Smuzhiyun 	{0x509b, TB_ADDR_TX_PSC_A3},
156*4882a593Smuzhiyun 	{0x2090, TB_ADDR_TX_PSC_CAL},
157*4882a593Smuzhiyun 	{0x2090, TB_ADDR_TX_PSC_RDY},
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	{0xA6FD, TB_ADDR_RX_PSC_A0},
160*4882a593Smuzhiyun 	{0xA6FD, TB_ADDR_RX_PSC_A1},
161*4882a593Smuzhiyun 	{0xA410, TB_ADDR_RX_PSC_A2},
162*4882a593Smuzhiyun 	{0x2410, TB_ADDR_RX_PSC_A3},
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	{0x23FF, TB_ADDR_RX_PSC_CAL},
165*4882a593Smuzhiyun 	{0x2010, TB_ADDR_RX_PSC_RDY},
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	{0x0020, TB_ADDR_TX_TXCC_MGNLS_MULT_000},
168*4882a593Smuzhiyun 	{0x00ff, TB_ADDR_TX_DIAG_BGREF_PREDRV_DELAY},
169*4882a593Smuzhiyun 	{0x0002, TB_ADDR_RX_SLC_CU_ITER_TMR},
170*4882a593Smuzhiyun 	{0x0013, TB_ADDR_RX_SIGDET_HL_FILT_TMR},
171*4882a593Smuzhiyun 	{0x0000, TB_ADDR_RX_SAMP_DAC_CTRL},
172*4882a593Smuzhiyun 	{0x1004, TB_ADDR_RX_DIAG_SIGDET_TUNE},
173*4882a593Smuzhiyun 	{0x4041, TB_ADDR_RX_DIAG_LFPSDET_TUNE2},
174*4882a593Smuzhiyun 	{0x0480, TB_ADDR_RX_DIAG_BS_TM},
175*4882a593Smuzhiyun 	{0x8006, TB_ADDR_RX_DIAG_DFE_CTRL1},
176*4882a593Smuzhiyun 	{0x003f, TB_ADDR_RX_DIAG_ILL_IQE_TRIM4},
177*4882a593Smuzhiyun 	{0x543f, TB_ADDR_RX_DIAG_ILL_E_TRIM0},
178*4882a593Smuzhiyun 	{0x543f, TB_ADDR_RX_DIAG_ILL_IQ_TRIM0},
179*4882a593Smuzhiyun 	{0x0000, TB_ADDR_RX_DIAG_ILL_IQE_TRIM6},
180*4882a593Smuzhiyun 	{0x8000, TB_ADDR_RX_DIAG_RXFE_TM3},
181*4882a593Smuzhiyun 	{0x0003, TB_ADDR_RX_DIAG_RXFE_TM4},
182*4882a593Smuzhiyun 	{0x2408, TB_ADDR_RX_DIAG_LFPSDET_TUNE},
183*4882a593Smuzhiyun 	{0x05ca, TB_ADDR_RX_DIAG_DFE_CTRL3},
184*4882a593Smuzhiyun 	{0x0258, TB_ADDR_RX_DIAG_SC2C_DELAY},
185*4882a593Smuzhiyun 	{0x1fff, TB_ADDR_RX_REE_VGA_GAIN_NODFE},
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	{0x02c6, TB_ADDR_XCVR_PSM_CAL_TMR},
188*4882a593Smuzhiyun 	{0x0002, TB_ADDR_XCVR_PSM_A0BYP_TMR},
189*4882a593Smuzhiyun 	{0x02c6, TB_ADDR_XCVR_PSM_A0IN_TMR},
190*4882a593Smuzhiyun 	{0x0010, TB_ADDR_XCVR_PSM_A1IN_TMR},
191*4882a593Smuzhiyun 	{0x0010, TB_ADDR_XCVR_PSM_A2IN_TMR},
192*4882a593Smuzhiyun 	{0x0010, TB_ADDR_XCVR_PSM_A3IN_TMR},
193*4882a593Smuzhiyun 	{0x0010, TB_ADDR_XCVR_PSM_A4IN_TMR},
194*4882a593Smuzhiyun 	{0x0010, TB_ADDR_XCVR_PSM_A5IN_TMR},
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	{0x0002, TB_ADDR_XCVR_PSM_A0OUT_TMR},
197*4882a593Smuzhiyun 	{0x0002, TB_ADDR_XCVR_PSM_A1OUT_TMR},
198*4882a593Smuzhiyun 	{0x0002, TB_ADDR_XCVR_PSM_A2OUT_TMR},
199*4882a593Smuzhiyun 	{0x0002, TB_ADDR_XCVR_PSM_A3OUT_TMR},
200*4882a593Smuzhiyun 	{0x0002, TB_ADDR_XCVR_PSM_A4OUT_TMR},
201*4882a593Smuzhiyun 	{0x0002, TB_ADDR_XCVR_PSM_A5OUT_TMR},
202*4882a593Smuzhiyun 	/* Change rx detect parameter */
203*4882a593Smuzhiyun 	{0x0960, TB_ADDR_TX_RCVDET_EN_TMR},
204*4882a593Smuzhiyun 	{0x01e0, TB_ADDR_TX_RCVDET_ST_TMR},
205*4882a593Smuzhiyun 	{0x0090, TB_ADDR_XCVR_DIAG_LANE_FCM_EN_MGN_TMR},
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
cdns_salvo_phy_init(struct phy * phy)208*4882a593Smuzhiyun static int cdns_salvo_phy_init(struct phy *phy)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct cdns_salvo_phy *salvo_phy = phy_get_drvdata(phy);
211*4882a593Smuzhiyun 	struct cdns_salvo_data *data = salvo_phy->data;
212*4882a593Smuzhiyun 	int ret, i;
213*4882a593Smuzhiyun 	u16 value;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	ret = clk_prepare_enable(salvo_phy->clk);
216*4882a593Smuzhiyun 	if (ret)
217*4882a593Smuzhiyun 		return ret;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	for (i = 0; i < data->init_sequence_length; i++) {
220*4882a593Smuzhiyun 		const struct cdns_reg_pairs *reg_pair = data->init_sequence_val + i;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		cdns_salvo_write(salvo_phy, reg_pair->off, reg_pair->val);
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* RXDET_IN_P3_32KHZ, Receiver detect slow clock enable */
226*4882a593Smuzhiyun 	value = cdns_salvo_read(salvo_phy, TB_ADDR_TX_RCVDETSC_CTRL);
227*4882a593Smuzhiyun 	value |= RXDET_IN_P3_32KHZ;
228*4882a593Smuzhiyun 	cdns_salvo_write(salvo_phy, TB_ADDR_TX_RCVDETSC_CTRL,
229*4882a593Smuzhiyun 			 RXDET_IN_P3_32KHZ);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	udelay(10);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	clk_disable_unprepare(salvo_phy->clk);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return ret;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
cdns_salvo_phy_power_on(struct phy * phy)238*4882a593Smuzhiyun static int cdns_salvo_phy_power_on(struct phy *phy)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	struct cdns_salvo_phy *salvo_phy = phy_get_drvdata(phy);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	return clk_prepare_enable(salvo_phy->clk);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
cdns_salvo_phy_power_off(struct phy * phy)245*4882a593Smuzhiyun static int cdns_salvo_phy_power_off(struct phy *phy)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	struct cdns_salvo_phy *salvo_phy = phy_get_drvdata(phy);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	clk_disable_unprepare(salvo_phy->clk);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun static const struct phy_ops cdns_salvo_phy_ops = {
255*4882a593Smuzhiyun 	.init		= cdns_salvo_phy_init,
256*4882a593Smuzhiyun 	.power_on	= cdns_salvo_phy_power_on,
257*4882a593Smuzhiyun 	.power_off	= cdns_salvo_phy_power_off,
258*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
cdns_salvo_phy_probe(struct platform_device * pdev)261*4882a593Smuzhiyun static int cdns_salvo_phy_probe(struct platform_device *pdev)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct phy_provider *phy_provider;
264*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
265*4882a593Smuzhiyun 	struct cdns_salvo_phy *salvo_phy;
266*4882a593Smuzhiyun 	struct resource *res;
267*4882a593Smuzhiyun 	const struct of_device_id *match;
268*4882a593Smuzhiyun 	struct cdns_salvo_data *data;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	match = of_match_device(cdns_salvo_phy_of_match, dev);
271*4882a593Smuzhiyun 	if (!match)
272*4882a593Smuzhiyun 		return -EINVAL;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	data = (struct cdns_salvo_data *)match->data;
275*4882a593Smuzhiyun 	salvo_phy = devm_kzalloc(dev, sizeof(*salvo_phy), GFP_KERNEL);
276*4882a593Smuzhiyun 	if (!salvo_phy)
277*4882a593Smuzhiyun 		return -ENOMEM;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	salvo_phy->data = data;
280*4882a593Smuzhiyun 	salvo_phy->clk = devm_clk_get_optional(dev, "salvo_phy_clk");
281*4882a593Smuzhiyun 	if (IS_ERR(salvo_phy->clk))
282*4882a593Smuzhiyun 		return PTR_ERR(salvo_phy->clk);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
285*4882a593Smuzhiyun 	salvo_phy->base = devm_ioremap_resource(dev, res);
286*4882a593Smuzhiyun 	if (IS_ERR(salvo_phy->base))
287*4882a593Smuzhiyun 		return PTR_ERR(salvo_phy->base);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	salvo_phy->phy = devm_phy_create(dev, NULL, &cdns_salvo_phy_ops);
290*4882a593Smuzhiyun 	if (IS_ERR(salvo_phy->phy))
291*4882a593Smuzhiyun 		return PTR_ERR(salvo_phy->phy);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	phy_set_drvdata(salvo_phy->phy, salvo_phy);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
296*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(phy_provider);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static const struct cdns_salvo_data cdns_nxp_salvo_data = {
300*4882a593Smuzhiyun 	2,
301*4882a593Smuzhiyun 	cdns_nxp_sequence_pair,
302*4882a593Smuzhiyun 	ARRAY_SIZE(cdns_nxp_sequence_pair),
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun static const struct of_device_id cdns_salvo_phy_of_match[] = {
306*4882a593Smuzhiyun 	{
307*4882a593Smuzhiyun 		.compatible = "nxp,salvo-phy",
308*4882a593Smuzhiyun 		.data = &cdns_nxp_salvo_data,
309*4882a593Smuzhiyun 	},
310*4882a593Smuzhiyun 	{}
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cdns_salvo_phy_of_match);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static struct platform_driver cdns_salvo_phy_driver = {
315*4882a593Smuzhiyun 	.probe	= cdns_salvo_phy_probe,
316*4882a593Smuzhiyun 	.driver = {
317*4882a593Smuzhiyun 		.name	= "cdns-salvo-phy",
318*4882a593Smuzhiyun 		.of_match_table	= cdns_salvo_phy_of_match,
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun module_platform_driver(cdns_salvo_phy_driver);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun MODULE_AUTHOR("Peter Chen <peter.chen@nxp.com>");
324*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
325*4882a593Smuzhiyun MODULE_DESCRIPTION("Cadence SALVO PHY Driver");
326