xref: /OK3568_Linux_fs/kernel/drivers/phy/broadcom/phy-brcm-sata.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Broadcom SATA3 AHCI Controller PHY Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016 Broadcom
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/phy/phy.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define SATA_PCB_BANK_OFFSET				0x23c
20*4882a593Smuzhiyun #define SATA_PCB_REG_OFFSET(ofs)			((ofs) * 4)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define MAX_PORTS					2
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Register offset between PHYs in PCB space */
25*4882a593Smuzhiyun #define SATA_PCB_REG_28NM_SPACE_SIZE			0x1000
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* The older SATA PHY registers duplicated per port registers within the map,
28*4882a593Smuzhiyun  * rather than having a separate map per port.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun #define SATA_PCB_REG_40NM_SPACE_SIZE			0x10
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Register offset between PHYs in PHY control space */
33*4882a593Smuzhiyun #define SATA_PHY_CTRL_REG_28NM_SPACE_SIZE		0x8
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun enum brcm_sata_phy_version {
36*4882a593Smuzhiyun 	BRCM_SATA_PHY_STB_16NM,
37*4882a593Smuzhiyun 	BRCM_SATA_PHY_STB_28NM,
38*4882a593Smuzhiyun 	BRCM_SATA_PHY_STB_40NM,
39*4882a593Smuzhiyun 	BRCM_SATA_PHY_IPROC_NS2,
40*4882a593Smuzhiyun 	BRCM_SATA_PHY_IPROC_NSP,
41*4882a593Smuzhiyun 	BRCM_SATA_PHY_IPROC_SR,
42*4882a593Smuzhiyun 	BRCM_SATA_PHY_DSL_28NM,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun enum brcm_sata_phy_rxaeq_mode {
46*4882a593Smuzhiyun 	RXAEQ_MODE_OFF = 0,
47*4882a593Smuzhiyun 	RXAEQ_MODE_AUTO,
48*4882a593Smuzhiyun 	RXAEQ_MODE_MANUAL,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
rxaeq_to_val(const char * m)51*4882a593Smuzhiyun static enum brcm_sata_phy_rxaeq_mode rxaeq_to_val(const char *m)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	if (!strcmp(m, "auto"))
54*4882a593Smuzhiyun 		return RXAEQ_MODE_AUTO;
55*4882a593Smuzhiyun 	else if (!strcmp(m, "manual"))
56*4882a593Smuzhiyun 		return RXAEQ_MODE_MANUAL;
57*4882a593Smuzhiyun 	else
58*4882a593Smuzhiyun 		return RXAEQ_MODE_OFF;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct brcm_sata_port {
62*4882a593Smuzhiyun 	int portnum;
63*4882a593Smuzhiyun 	struct phy *phy;
64*4882a593Smuzhiyun 	struct brcm_sata_phy *phy_priv;
65*4882a593Smuzhiyun 	bool ssc_en;
66*4882a593Smuzhiyun 	enum brcm_sata_phy_rxaeq_mode rxaeq_mode;
67*4882a593Smuzhiyun 	u32 rxaeq_val;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun struct brcm_sata_phy {
71*4882a593Smuzhiyun 	struct device *dev;
72*4882a593Smuzhiyun 	void __iomem *phy_base;
73*4882a593Smuzhiyun 	void __iomem *ctrl_base;
74*4882a593Smuzhiyun 	enum brcm_sata_phy_version version;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	struct brcm_sata_port phys[MAX_PORTS];
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun enum sata_phy_regs {
80*4882a593Smuzhiyun 	BLOCK0_REG_BANK				= 0x000,
81*4882a593Smuzhiyun 	BLOCK0_XGXSSTATUS			= 0x81,
82*4882a593Smuzhiyun 	BLOCK0_XGXSSTATUS_PLL_LOCK		= BIT(12),
83*4882a593Smuzhiyun 	BLOCK0_SPARE				= 0x8d,
84*4882a593Smuzhiyun 	BLOCK0_SPARE_OOB_CLK_SEL_MASK		= 0x3,
85*4882a593Smuzhiyun 	BLOCK0_SPARE_OOB_CLK_SEL_REFBY2		= 0x1,
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	PLL_REG_BANK_0				= 0x050,
88*4882a593Smuzhiyun 	PLL_REG_BANK_0_PLLCONTROL_0		= 0x81,
89*4882a593Smuzhiyun 	PLLCONTROL_0_FREQ_DET_RESTART		= BIT(13),
90*4882a593Smuzhiyun 	PLLCONTROL_0_FREQ_MONITOR		= BIT(12),
91*4882a593Smuzhiyun 	PLLCONTROL_0_SEQ_START			= BIT(15),
92*4882a593Smuzhiyun 	PLL_CAP_CHARGE_TIME			= 0x83,
93*4882a593Smuzhiyun 	PLL_VCO_CAL_THRESH			= 0x84,
94*4882a593Smuzhiyun 	PLL_CAP_CONTROL				= 0x85,
95*4882a593Smuzhiyun 	PLL_FREQ_DET_TIME			= 0x86,
96*4882a593Smuzhiyun 	PLL_ACTRL2				= 0x8b,
97*4882a593Smuzhiyun 	PLL_ACTRL2_SELDIV_MASK			= 0x1f,
98*4882a593Smuzhiyun 	PLL_ACTRL2_SELDIV_SHIFT			= 9,
99*4882a593Smuzhiyun 	PLL_ACTRL6				= 0x86,
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	PLL1_REG_BANK				= 0x060,
102*4882a593Smuzhiyun 	PLL1_ACTRL2				= 0x82,
103*4882a593Smuzhiyun 	PLL1_ACTRL3				= 0x83,
104*4882a593Smuzhiyun 	PLL1_ACTRL4				= 0x84,
105*4882a593Smuzhiyun 	PLL1_ACTRL5				= 0x85,
106*4882a593Smuzhiyun 	PLL1_ACTRL6				= 0x86,
107*4882a593Smuzhiyun 	PLL1_ACTRL7				= 0x87,
108*4882a593Smuzhiyun 	PLL1_ACTRL8				= 0x88,
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	TX_REG_BANK				= 0x070,
111*4882a593Smuzhiyun 	TX_ACTRL0				= 0x80,
112*4882a593Smuzhiyun 	TX_ACTRL0_TXPOL_FLIP			= BIT(6),
113*4882a593Smuzhiyun 	TX_ACTRL5				= 0x85,
114*4882a593Smuzhiyun 	TX_ACTRL5_SSC_EN			= BIT(11),
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	AEQRX_REG_BANK_0			= 0xd0,
117*4882a593Smuzhiyun 	AEQ_CONTROL1				= 0x81,
118*4882a593Smuzhiyun 	AEQ_CONTROL1_ENABLE			= BIT(2),
119*4882a593Smuzhiyun 	AEQ_CONTROL1_FREEZE			= BIT(3),
120*4882a593Smuzhiyun 	AEQ_FRC_EQ				= 0x83,
121*4882a593Smuzhiyun 	AEQ_FRC_EQ_FORCE			= BIT(0),
122*4882a593Smuzhiyun 	AEQ_FRC_EQ_FORCE_VAL			= BIT(1),
123*4882a593Smuzhiyun 	AEQ_RFZ_FRC_VAL				= BIT(8),
124*4882a593Smuzhiyun 	AEQRX_REG_BANK_1			= 0xe0,
125*4882a593Smuzhiyun 	AEQRX_SLCAL0_CTRL0			= 0x82,
126*4882a593Smuzhiyun 	AEQRX_SLCAL1_CTRL0			= 0x86,
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	OOB_REG_BANK				= 0x150,
129*4882a593Smuzhiyun 	OOB1_REG_BANK				= 0x160,
130*4882a593Smuzhiyun 	OOB_CTRL1				= 0x80,
131*4882a593Smuzhiyun 	OOB_CTRL1_BURST_MAX_MASK		= 0xf,
132*4882a593Smuzhiyun 	OOB_CTRL1_BURST_MAX_SHIFT		= 12,
133*4882a593Smuzhiyun 	OOB_CTRL1_BURST_MIN_MASK		= 0xf,
134*4882a593Smuzhiyun 	OOB_CTRL1_BURST_MIN_SHIFT		= 8,
135*4882a593Smuzhiyun 	OOB_CTRL1_WAKE_IDLE_MAX_MASK		= 0xf,
136*4882a593Smuzhiyun 	OOB_CTRL1_WAKE_IDLE_MAX_SHIFT		= 4,
137*4882a593Smuzhiyun 	OOB_CTRL1_WAKE_IDLE_MIN_MASK		= 0xf,
138*4882a593Smuzhiyun 	OOB_CTRL1_WAKE_IDLE_MIN_SHIFT		= 0,
139*4882a593Smuzhiyun 	OOB_CTRL2				= 0x81,
140*4882a593Smuzhiyun 	OOB_CTRL2_SEL_ENA_SHIFT			= 15,
141*4882a593Smuzhiyun 	OOB_CTRL2_SEL_ENA_RC_SHIFT		= 14,
142*4882a593Smuzhiyun 	OOB_CTRL2_RESET_IDLE_MAX_MASK		= 0x3f,
143*4882a593Smuzhiyun 	OOB_CTRL2_RESET_IDLE_MAX_SHIFT		= 8,
144*4882a593Smuzhiyun 	OOB_CTRL2_BURST_CNT_MASK		= 0x3,
145*4882a593Smuzhiyun 	OOB_CTRL2_BURST_CNT_SHIFT		= 6,
146*4882a593Smuzhiyun 	OOB_CTRL2_RESET_IDLE_MIN_MASK		= 0x3f,
147*4882a593Smuzhiyun 	OOB_CTRL2_RESET_IDLE_MIN_SHIFT		= 0,
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	TXPMD_REG_BANK				= 0x1a0,
150*4882a593Smuzhiyun 	TXPMD_CONTROL1				= 0x81,
151*4882a593Smuzhiyun 	TXPMD_CONTROL1_TX_SSC_EN_FRC		= BIT(0),
152*4882a593Smuzhiyun 	TXPMD_CONTROL1_TX_SSC_EN_FRC_VAL	= BIT(1),
153*4882a593Smuzhiyun 	TXPMD_TX_FREQ_CTRL_CONTROL1		= 0x82,
154*4882a593Smuzhiyun 	TXPMD_TX_FREQ_CTRL_CONTROL2		= 0x83,
155*4882a593Smuzhiyun 	TXPMD_TX_FREQ_CTRL_CONTROL2_FMIN_MASK	= 0x3ff,
156*4882a593Smuzhiyun 	TXPMD_TX_FREQ_CTRL_CONTROL3		= 0x84,
157*4882a593Smuzhiyun 	TXPMD_TX_FREQ_CTRL_CONTROL3_FMAX_MASK	= 0x3ff,
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	RXPMD_REG_BANK				= 0x1c0,
160*4882a593Smuzhiyun 	RXPMD_RX_CDR_CONTROL1			= 0x81,
161*4882a593Smuzhiyun 	RXPMD_RX_PPM_VAL_MASK			= 0x1ff,
162*4882a593Smuzhiyun 	RXPMD_RXPMD_EN_FRC			= BIT(12),
163*4882a593Smuzhiyun 	RXPMD_RXPMD_EN_FRC_VAL			= BIT(13),
164*4882a593Smuzhiyun 	RXPMD_RX_CDR_CDR_PROP_BW		= 0x82,
165*4882a593Smuzhiyun 	RXPMD_G_CDR_PROP_BW_MASK		= 0x7,
166*4882a593Smuzhiyun 	RXPMD_G1_CDR_PROP_BW_SHIFT		= 0,
167*4882a593Smuzhiyun 	RXPMD_G2_CDR_PROP_BW_SHIFT		= 3,
168*4882a593Smuzhiyun 	RXPMD_G3_CDR_PROB_BW_SHIFT		= 6,
169*4882a593Smuzhiyun 	RXPMD_RX_CDR_CDR_ACQ_INTEG_BW		= 0x83,
170*4882a593Smuzhiyun 	RXPMD_G_CDR_ACQ_INT_BW_MASK		= 0x7,
171*4882a593Smuzhiyun 	RXPMD_G1_CDR_ACQ_INT_BW_SHIFT		= 0,
172*4882a593Smuzhiyun 	RXPMD_G2_CDR_ACQ_INT_BW_SHIFT		= 3,
173*4882a593Smuzhiyun 	RXPMD_G3_CDR_ACQ_INT_BW_SHIFT		= 6,
174*4882a593Smuzhiyun 	RXPMD_RX_CDR_CDR_LOCK_INTEG_BW		= 0x84,
175*4882a593Smuzhiyun 	RXPMD_G_CDR_LOCK_INT_BW_MASK		= 0x7,
176*4882a593Smuzhiyun 	RXPMD_G1_CDR_LOCK_INT_BW_SHIFT		= 0,
177*4882a593Smuzhiyun 	RXPMD_G2_CDR_LOCK_INT_BW_SHIFT		= 3,
178*4882a593Smuzhiyun 	RXPMD_G3_CDR_LOCK_INT_BW_SHIFT		= 6,
179*4882a593Smuzhiyun 	RXPMD_RX_FREQ_MON_CONTROL1		= 0x87,
180*4882a593Smuzhiyun 	RXPMD_MON_CORRECT_EN			= BIT(8),
181*4882a593Smuzhiyun 	RXPMD_MON_MARGIN_VAL_MASK		= 0xff,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun enum sata_phy_ctrl_regs {
185*4882a593Smuzhiyun 	PHY_CTRL_1				= 0x0,
186*4882a593Smuzhiyun 	PHY_CTRL_1_RESET			= BIT(0),
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
brcm_sata_ctrl_base(struct brcm_sata_port * port)189*4882a593Smuzhiyun static inline void __iomem *brcm_sata_ctrl_base(struct brcm_sata_port *port)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	struct brcm_sata_phy *priv = port->phy_priv;
192*4882a593Smuzhiyun 	u32 size = 0;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	switch (priv->version) {
195*4882a593Smuzhiyun 	case BRCM_SATA_PHY_IPROC_NS2:
196*4882a593Smuzhiyun 		size = SATA_PHY_CTRL_REG_28NM_SPACE_SIZE;
197*4882a593Smuzhiyun 		break;
198*4882a593Smuzhiyun 	default:
199*4882a593Smuzhiyun 		dev_err(priv->dev, "invalid phy version\n");
200*4882a593Smuzhiyun 		break;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return priv->ctrl_base + (port->portnum * size);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
brcm_sata_phy_wr(struct brcm_sata_port * port,u32 bank,u32 ofs,u32 msk,u32 value)206*4882a593Smuzhiyun static void brcm_sata_phy_wr(struct brcm_sata_port *port, u32 bank,
207*4882a593Smuzhiyun 			     u32 ofs, u32 msk, u32 value)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct brcm_sata_phy *priv = port->phy_priv;
210*4882a593Smuzhiyun 	void __iomem *pcb_base = priv->phy_base;
211*4882a593Smuzhiyun 	u32 tmp;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (priv->version == BRCM_SATA_PHY_STB_40NM)
214*4882a593Smuzhiyun 		bank += (port->portnum * SATA_PCB_REG_40NM_SPACE_SIZE);
215*4882a593Smuzhiyun 	else
216*4882a593Smuzhiyun 		pcb_base += (port->portnum * SATA_PCB_REG_28NM_SPACE_SIZE);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	writel(bank, pcb_base + SATA_PCB_BANK_OFFSET);
219*4882a593Smuzhiyun 	tmp = readl(pcb_base + SATA_PCB_REG_OFFSET(ofs));
220*4882a593Smuzhiyun 	tmp = (tmp & msk) | value;
221*4882a593Smuzhiyun 	writel(tmp, pcb_base + SATA_PCB_REG_OFFSET(ofs));
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
brcm_sata_phy_rd(struct brcm_sata_port * port,u32 bank,u32 ofs)224*4882a593Smuzhiyun static u32 brcm_sata_phy_rd(struct brcm_sata_port *port, u32 bank, u32 ofs)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	struct brcm_sata_phy *priv = port->phy_priv;
227*4882a593Smuzhiyun 	void __iomem *pcb_base = priv->phy_base;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (priv->version == BRCM_SATA_PHY_STB_40NM)
230*4882a593Smuzhiyun 		bank += (port->portnum * SATA_PCB_REG_40NM_SPACE_SIZE);
231*4882a593Smuzhiyun 	else
232*4882a593Smuzhiyun 		pcb_base += (port->portnum * SATA_PCB_REG_28NM_SPACE_SIZE);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	writel(bank, pcb_base + SATA_PCB_BANK_OFFSET);
235*4882a593Smuzhiyun 	return readl(pcb_base + SATA_PCB_REG_OFFSET(ofs));
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /* These defaults were characterized by H/W group */
239*4882a593Smuzhiyun #define STB_FMIN_VAL_DEFAULT	0x3df
240*4882a593Smuzhiyun #define STB_FMAX_VAL_DEFAULT	0x3df
241*4882a593Smuzhiyun #define STB_FMAX_VAL_SSC	0x83
242*4882a593Smuzhiyun 
brcm_stb_sata_ssc_init(struct brcm_sata_port * port)243*4882a593Smuzhiyun static void brcm_stb_sata_ssc_init(struct brcm_sata_port *port)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct brcm_sata_phy *priv = port->phy_priv;
246*4882a593Smuzhiyun 	u32 tmp;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* override the TX spread spectrum setting */
249*4882a593Smuzhiyun 	tmp = TXPMD_CONTROL1_TX_SSC_EN_FRC_VAL | TXPMD_CONTROL1_TX_SSC_EN_FRC;
250*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, TXPMD_REG_BANK, TXPMD_CONTROL1, ~tmp, tmp);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* set fixed min freq */
253*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, TXPMD_REG_BANK, TXPMD_TX_FREQ_CTRL_CONTROL2,
254*4882a593Smuzhiyun 			 ~TXPMD_TX_FREQ_CTRL_CONTROL2_FMIN_MASK,
255*4882a593Smuzhiyun 			 STB_FMIN_VAL_DEFAULT);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* set fixed max freq depending on SSC config */
258*4882a593Smuzhiyun 	if (port->ssc_en) {
259*4882a593Smuzhiyun 		dev_info(priv->dev, "enabling SSC on port%d\n", port->portnum);
260*4882a593Smuzhiyun 		tmp = STB_FMAX_VAL_SSC;
261*4882a593Smuzhiyun 	} else {
262*4882a593Smuzhiyun 		tmp = STB_FMAX_VAL_DEFAULT;
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, TXPMD_REG_BANK, TXPMD_TX_FREQ_CTRL_CONTROL3,
266*4882a593Smuzhiyun 			  ~TXPMD_TX_FREQ_CTRL_CONTROL3_FMAX_MASK, tmp);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define AEQ_FRC_EQ_VAL_SHIFT	2
270*4882a593Smuzhiyun #define AEQ_FRC_EQ_VAL_MASK	0x3f
271*4882a593Smuzhiyun 
brcm_stb_sata_rxaeq_init(struct brcm_sata_port * port)272*4882a593Smuzhiyun static int brcm_stb_sata_rxaeq_init(struct brcm_sata_port *port)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	u32 tmp = 0, reg = 0;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	switch (port->rxaeq_mode) {
277*4882a593Smuzhiyun 	case RXAEQ_MODE_OFF:
278*4882a593Smuzhiyun 		return 0;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	case RXAEQ_MODE_AUTO:
281*4882a593Smuzhiyun 		reg = AEQ_CONTROL1;
282*4882a593Smuzhiyun 		tmp = AEQ_CONTROL1_ENABLE | AEQ_CONTROL1_FREEZE;
283*4882a593Smuzhiyun 		break;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	case RXAEQ_MODE_MANUAL:
286*4882a593Smuzhiyun 		reg = AEQ_FRC_EQ;
287*4882a593Smuzhiyun 		tmp = AEQ_FRC_EQ_FORCE | AEQ_FRC_EQ_FORCE_VAL;
288*4882a593Smuzhiyun 		if (port->rxaeq_val > AEQ_FRC_EQ_VAL_MASK)
289*4882a593Smuzhiyun 			return -EINVAL;
290*4882a593Smuzhiyun 		tmp |= port->rxaeq_val << AEQ_FRC_EQ_VAL_SHIFT;
291*4882a593Smuzhiyun 		break;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, AEQRX_REG_BANK_0, reg, ~tmp, tmp);
295*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, AEQRX_REG_BANK_1, reg, ~tmp, tmp);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
brcm_stb_sata_init(struct brcm_sata_port * port)300*4882a593Smuzhiyun static int brcm_stb_sata_init(struct brcm_sata_port *port)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	brcm_stb_sata_ssc_init(port);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	return brcm_stb_sata_rxaeq_init(port);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
brcm_stb_sata_16nm_ssc_init(struct brcm_sata_port * port)307*4882a593Smuzhiyun static int brcm_stb_sata_16nm_ssc_init(struct brcm_sata_port *port)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	u32 tmp, value;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* Reduce CP tail current to 1/16th of its default value */
312*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL1_REG_BANK, PLL1_ACTRL6, 0, 0x141);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Turn off CP tail current boost */
315*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL1_REG_BANK, PLL1_ACTRL8, 0, 0xc006);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* Set a specific AEQ equalizer value */
318*4882a593Smuzhiyun 	tmp = AEQ_FRC_EQ_FORCE_VAL | AEQ_FRC_EQ_FORCE;
319*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, AEQRX_REG_BANK_0, AEQ_FRC_EQ,
320*4882a593Smuzhiyun 			 ~(tmp | AEQ_RFZ_FRC_VAL |
321*4882a593Smuzhiyun 			   AEQ_FRC_EQ_VAL_MASK << AEQ_FRC_EQ_VAL_SHIFT),
322*4882a593Smuzhiyun 			 tmp | 32 << AEQ_FRC_EQ_VAL_SHIFT);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/* Set RX PPM val center frequency */
325*4882a593Smuzhiyun 	if (port->ssc_en)
326*4882a593Smuzhiyun 		value = 0x52;
327*4882a593Smuzhiyun 	else
328*4882a593Smuzhiyun 		value = 0;
329*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, RXPMD_REG_BANK, RXPMD_RX_CDR_CONTROL1,
330*4882a593Smuzhiyun 			 ~RXPMD_RX_PPM_VAL_MASK, value);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	/* Set proportional loop bandwith Gen1/2/3 */
333*4882a593Smuzhiyun 	tmp = RXPMD_G_CDR_PROP_BW_MASK << RXPMD_G1_CDR_PROP_BW_SHIFT |
334*4882a593Smuzhiyun 	      RXPMD_G_CDR_PROP_BW_MASK << RXPMD_G2_CDR_PROP_BW_SHIFT |
335*4882a593Smuzhiyun 	      RXPMD_G_CDR_PROP_BW_MASK << RXPMD_G3_CDR_PROB_BW_SHIFT;
336*4882a593Smuzhiyun 	if (port->ssc_en)
337*4882a593Smuzhiyun 		value = 2 << RXPMD_G1_CDR_PROP_BW_SHIFT |
338*4882a593Smuzhiyun 			2 << RXPMD_G2_CDR_PROP_BW_SHIFT |
339*4882a593Smuzhiyun 			2 << RXPMD_G3_CDR_PROB_BW_SHIFT;
340*4882a593Smuzhiyun 	else
341*4882a593Smuzhiyun 		value = 1 << RXPMD_G1_CDR_PROP_BW_SHIFT |
342*4882a593Smuzhiyun 			1 << RXPMD_G2_CDR_PROP_BW_SHIFT |
343*4882a593Smuzhiyun 			1 << RXPMD_G3_CDR_PROB_BW_SHIFT;
344*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, RXPMD_REG_BANK, RXPMD_RX_CDR_CDR_PROP_BW, ~tmp,
345*4882a593Smuzhiyun 			 value);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	/* Set CDR integral loop acquisition bandwidth for Gen1/2/3 */
348*4882a593Smuzhiyun 	tmp = RXPMD_G_CDR_ACQ_INT_BW_MASK << RXPMD_G1_CDR_ACQ_INT_BW_SHIFT |
349*4882a593Smuzhiyun 	      RXPMD_G_CDR_ACQ_INT_BW_MASK << RXPMD_G2_CDR_ACQ_INT_BW_SHIFT |
350*4882a593Smuzhiyun 	      RXPMD_G_CDR_ACQ_INT_BW_MASK << RXPMD_G3_CDR_ACQ_INT_BW_SHIFT;
351*4882a593Smuzhiyun 	if (port->ssc_en)
352*4882a593Smuzhiyun 		value = 1 << RXPMD_G1_CDR_ACQ_INT_BW_SHIFT |
353*4882a593Smuzhiyun 			1 << RXPMD_G2_CDR_ACQ_INT_BW_SHIFT |
354*4882a593Smuzhiyun 			1 << RXPMD_G3_CDR_ACQ_INT_BW_SHIFT;
355*4882a593Smuzhiyun 	else
356*4882a593Smuzhiyun 		value = 0;
357*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, RXPMD_REG_BANK, RXPMD_RX_CDR_CDR_ACQ_INTEG_BW,
358*4882a593Smuzhiyun 			 ~tmp, value);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* Set CDR integral loop locking bandwidth to 1 for Gen 1/2/3 */
361*4882a593Smuzhiyun 	tmp = RXPMD_G_CDR_LOCK_INT_BW_MASK << RXPMD_G1_CDR_LOCK_INT_BW_SHIFT |
362*4882a593Smuzhiyun 	      RXPMD_G_CDR_LOCK_INT_BW_MASK << RXPMD_G2_CDR_LOCK_INT_BW_SHIFT |
363*4882a593Smuzhiyun 	      RXPMD_G_CDR_LOCK_INT_BW_MASK << RXPMD_G3_CDR_LOCK_INT_BW_SHIFT;
364*4882a593Smuzhiyun 	if (port->ssc_en)
365*4882a593Smuzhiyun 		value = 1 << RXPMD_G1_CDR_LOCK_INT_BW_SHIFT |
366*4882a593Smuzhiyun 			1 << RXPMD_G2_CDR_LOCK_INT_BW_SHIFT |
367*4882a593Smuzhiyun 			1 << RXPMD_G3_CDR_LOCK_INT_BW_SHIFT;
368*4882a593Smuzhiyun 	else
369*4882a593Smuzhiyun 		value = 0;
370*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, RXPMD_REG_BANK, RXPMD_RX_CDR_CDR_LOCK_INTEG_BW,
371*4882a593Smuzhiyun 			 ~tmp, value);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* Set no guard band and clamp CDR */
374*4882a593Smuzhiyun 	tmp = RXPMD_MON_CORRECT_EN | RXPMD_MON_MARGIN_VAL_MASK;
375*4882a593Smuzhiyun 	if (port->ssc_en)
376*4882a593Smuzhiyun 		value = 0x51;
377*4882a593Smuzhiyun 	else
378*4882a593Smuzhiyun 		value = 0;
379*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, RXPMD_REG_BANK, RXPMD_RX_FREQ_MON_CONTROL1,
380*4882a593Smuzhiyun 			 ~tmp, RXPMD_MON_CORRECT_EN | value);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* Turn on/off SSC */
383*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, TX_REG_BANK, TX_ACTRL5, ~TX_ACTRL5_SSC_EN,
384*4882a593Smuzhiyun 			 port->ssc_en ? TX_ACTRL5_SSC_EN : 0);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	return 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
brcm_stb_sata_16nm_init(struct brcm_sata_port * port)389*4882a593Smuzhiyun static int brcm_stb_sata_16nm_init(struct brcm_sata_port *port)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	return brcm_stb_sata_16nm_ssc_init(port);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun /* NS2 SATA PLL1 defaults were characterized by H/W group */
395*4882a593Smuzhiyun #define NS2_PLL1_ACTRL2_MAGIC	0x1df8
396*4882a593Smuzhiyun #define NS2_PLL1_ACTRL3_MAGIC	0x2b00
397*4882a593Smuzhiyun #define NS2_PLL1_ACTRL4_MAGIC	0x8824
398*4882a593Smuzhiyun 
brcm_ns2_sata_init(struct brcm_sata_port * port)399*4882a593Smuzhiyun static int brcm_ns2_sata_init(struct brcm_sata_port *port)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	int try;
402*4882a593Smuzhiyun 	unsigned int val;
403*4882a593Smuzhiyun 	void __iomem *ctrl_base = brcm_sata_ctrl_base(port);
404*4882a593Smuzhiyun 	struct device *dev = port->phy_priv->dev;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/* Configure OOB control */
407*4882a593Smuzhiyun 	val = 0x0;
408*4882a593Smuzhiyun 	val |= (0xc << OOB_CTRL1_BURST_MAX_SHIFT);
409*4882a593Smuzhiyun 	val |= (0x4 << OOB_CTRL1_BURST_MIN_SHIFT);
410*4882a593Smuzhiyun 	val |= (0x9 << OOB_CTRL1_WAKE_IDLE_MAX_SHIFT);
411*4882a593Smuzhiyun 	val |= (0x3 << OOB_CTRL1_WAKE_IDLE_MIN_SHIFT);
412*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, OOB_REG_BANK, OOB_CTRL1, 0x0, val);
413*4882a593Smuzhiyun 	val = 0x0;
414*4882a593Smuzhiyun 	val |= (0x1b << OOB_CTRL2_RESET_IDLE_MAX_SHIFT);
415*4882a593Smuzhiyun 	val |= (0x2 << OOB_CTRL2_BURST_CNT_SHIFT);
416*4882a593Smuzhiyun 	val |= (0x9 << OOB_CTRL2_RESET_IDLE_MIN_SHIFT);
417*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, OOB_REG_BANK, OOB_CTRL2, 0x0, val);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* Configure PHY PLL register bank 1 */
420*4882a593Smuzhiyun 	val = NS2_PLL1_ACTRL2_MAGIC;
421*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL1_REG_BANK, PLL1_ACTRL2, 0x0, val);
422*4882a593Smuzhiyun 	val = NS2_PLL1_ACTRL3_MAGIC;
423*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL1_REG_BANK, PLL1_ACTRL3, 0x0, val);
424*4882a593Smuzhiyun 	val = NS2_PLL1_ACTRL4_MAGIC;
425*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL1_REG_BANK, PLL1_ACTRL4, 0x0, val);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/* Configure PHY BLOCK0 register bank */
428*4882a593Smuzhiyun 	/* Set oob_clk_sel to refclk/2 */
429*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, BLOCK0_REG_BANK, BLOCK0_SPARE,
430*4882a593Smuzhiyun 			 ~BLOCK0_SPARE_OOB_CLK_SEL_MASK,
431*4882a593Smuzhiyun 			 BLOCK0_SPARE_OOB_CLK_SEL_REFBY2);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	/* Strobe PHY reset using PHY control register */
434*4882a593Smuzhiyun 	writel(PHY_CTRL_1_RESET, ctrl_base + PHY_CTRL_1);
435*4882a593Smuzhiyun 	mdelay(1);
436*4882a593Smuzhiyun 	writel(0x0, ctrl_base + PHY_CTRL_1);
437*4882a593Smuzhiyun 	mdelay(1);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	/* Wait for PHY PLL lock by polling pll_lock bit */
440*4882a593Smuzhiyun 	try = 50;
441*4882a593Smuzhiyun 	while (try) {
442*4882a593Smuzhiyun 		val = brcm_sata_phy_rd(port, BLOCK0_REG_BANK,
443*4882a593Smuzhiyun 					BLOCK0_XGXSSTATUS);
444*4882a593Smuzhiyun 		if (val & BLOCK0_XGXSSTATUS_PLL_LOCK)
445*4882a593Smuzhiyun 			break;
446*4882a593Smuzhiyun 		msleep(20);
447*4882a593Smuzhiyun 		try--;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 	if (!try) {
450*4882a593Smuzhiyun 		/* PLL did not lock; give up */
451*4882a593Smuzhiyun 		dev_err(dev, "port%d PLL did not lock\n", port->portnum);
452*4882a593Smuzhiyun 		return -ETIMEDOUT;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	dev_dbg(dev, "port%d initialized\n", port->portnum);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	return 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
brcm_nsp_sata_init(struct brcm_sata_port * port)460*4882a593Smuzhiyun static int brcm_nsp_sata_init(struct brcm_sata_port *port)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct device *dev = port->phy_priv->dev;
463*4882a593Smuzhiyun 	unsigned int oob_bank;
464*4882a593Smuzhiyun 	unsigned int val, try;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* Configure OOB control */
467*4882a593Smuzhiyun 	if (port->portnum == 0)
468*4882a593Smuzhiyun 		oob_bank = OOB_REG_BANK;
469*4882a593Smuzhiyun 	else if (port->portnum == 1)
470*4882a593Smuzhiyun 		oob_bank = OOB1_REG_BANK;
471*4882a593Smuzhiyun 	else
472*4882a593Smuzhiyun 		return -EINVAL;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	val = 0x0;
475*4882a593Smuzhiyun 	val |= (0x0f << OOB_CTRL1_BURST_MAX_SHIFT);
476*4882a593Smuzhiyun 	val |= (0x06 << OOB_CTRL1_BURST_MIN_SHIFT);
477*4882a593Smuzhiyun 	val |= (0x0f << OOB_CTRL1_WAKE_IDLE_MAX_SHIFT);
478*4882a593Smuzhiyun 	val |= (0x06 << OOB_CTRL1_WAKE_IDLE_MIN_SHIFT);
479*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, oob_bank, OOB_CTRL1, 0x0, val);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	val = 0x0;
482*4882a593Smuzhiyun 	val |= (0x2e << OOB_CTRL2_RESET_IDLE_MAX_SHIFT);
483*4882a593Smuzhiyun 	val |= (0x02 << OOB_CTRL2_BURST_CNT_SHIFT);
484*4882a593Smuzhiyun 	val |= (0x16 << OOB_CTRL2_RESET_IDLE_MIN_SHIFT);
485*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, oob_bank, OOB_CTRL2, 0x0, val);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL_REG_BANK_0, PLL_ACTRL2,
489*4882a593Smuzhiyun 		~(PLL_ACTRL2_SELDIV_MASK << PLL_ACTRL2_SELDIV_SHIFT),
490*4882a593Smuzhiyun 		0x0c << PLL_ACTRL2_SELDIV_SHIFT);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL_REG_BANK_0, PLL_CAP_CONTROL,
493*4882a593Smuzhiyun 						0xff0, 0x4f0);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	val = PLLCONTROL_0_FREQ_DET_RESTART | PLLCONTROL_0_FREQ_MONITOR;
496*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL_REG_BANK_0, PLL_REG_BANK_0_PLLCONTROL_0,
497*4882a593Smuzhiyun 								~val, val);
498*4882a593Smuzhiyun 	val = PLLCONTROL_0_SEQ_START;
499*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL_REG_BANK_0, PLL_REG_BANK_0_PLLCONTROL_0,
500*4882a593Smuzhiyun 								~val, 0);
501*4882a593Smuzhiyun 	mdelay(10);
502*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL_REG_BANK_0, PLL_REG_BANK_0_PLLCONTROL_0,
503*4882a593Smuzhiyun 								~val, val);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/* Wait for pll_seq_done bit */
506*4882a593Smuzhiyun 	try = 50;
507*4882a593Smuzhiyun 	while (--try) {
508*4882a593Smuzhiyun 		val = brcm_sata_phy_rd(port, BLOCK0_REG_BANK,
509*4882a593Smuzhiyun 					BLOCK0_XGXSSTATUS);
510*4882a593Smuzhiyun 		if (val & BLOCK0_XGXSSTATUS_PLL_LOCK)
511*4882a593Smuzhiyun 			break;
512*4882a593Smuzhiyun 		msleep(20);
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 	if (!try) {
515*4882a593Smuzhiyun 		/* PLL did not lock; give up */
516*4882a593Smuzhiyun 		dev_err(dev, "port%d PLL did not lock\n", port->portnum);
517*4882a593Smuzhiyun 		return -ETIMEDOUT;
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	dev_dbg(dev, "port%d initialized\n", port->portnum);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun /* SR PHY PLL0 registers */
526*4882a593Smuzhiyun #define SR_PLL0_ACTRL6_MAGIC			0xa
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun /* SR PHY PLL1 registers */
529*4882a593Smuzhiyun #define SR_PLL1_ACTRL2_MAGIC			0x32
530*4882a593Smuzhiyun #define SR_PLL1_ACTRL3_MAGIC			0x2
531*4882a593Smuzhiyun #define SR_PLL1_ACTRL4_MAGIC			0x3e8
532*4882a593Smuzhiyun 
brcm_sr_sata_init(struct brcm_sata_port * port)533*4882a593Smuzhiyun static int brcm_sr_sata_init(struct brcm_sata_port *port)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	struct device *dev = port->phy_priv->dev;
536*4882a593Smuzhiyun 	unsigned int val, try;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/* Configure PHY PLL register bank 1 */
539*4882a593Smuzhiyun 	val = SR_PLL1_ACTRL2_MAGIC;
540*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL1_REG_BANK, PLL1_ACTRL2, 0x0, val);
541*4882a593Smuzhiyun 	val = SR_PLL1_ACTRL3_MAGIC;
542*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL1_REG_BANK, PLL1_ACTRL3, 0x0, val);
543*4882a593Smuzhiyun 	val = SR_PLL1_ACTRL4_MAGIC;
544*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL1_REG_BANK, PLL1_ACTRL4, 0x0, val);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/* Configure PHY PLL register bank 0 */
547*4882a593Smuzhiyun 	val = SR_PLL0_ACTRL6_MAGIC;
548*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL_REG_BANK_0, PLL_ACTRL6, 0x0, val);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	/* Wait for PHY PLL lock by polling pll_lock bit */
551*4882a593Smuzhiyun 	try = 50;
552*4882a593Smuzhiyun 	do {
553*4882a593Smuzhiyun 		val = brcm_sata_phy_rd(port, BLOCK0_REG_BANK,
554*4882a593Smuzhiyun 					BLOCK0_XGXSSTATUS);
555*4882a593Smuzhiyun 		if (val & BLOCK0_XGXSSTATUS_PLL_LOCK)
556*4882a593Smuzhiyun 			break;
557*4882a593Smuzhiyun 		msleep(20);
558*4882a593Smuzhiyun 		try--;
559*4882a593Smuzhiyun 	} while (try);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	if ((val & BLOCK0_XGXSSTATUS_PLL_LOCK) == 0) {
562*4882a593Smuzhiyun 		/* PLL did not lock; give up */
563*4882a593Smuzhiyun 		dev_err(dev, "port%d PLL did not lock\n", port->portnum);
564*4882a593Smuzhiyun 		return -ETIMEDOUT;
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	/* Invert Tx polarity */
568*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, TX_REG_BANK, TX_ACTRL0,
569*4882a593Smuzhiyun 			 ~TX_ACTRL0_TXPOL_FLIP, TX_ACTRL0_TXPOL_FLIP);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	/* Configure OOB control to handle 100MHz reference clock */
572*4882a593Smuzhiyun 	val = ((0xc << OOB_CTRL1_BURST_MAX_SHIFT) |
573*4882a593Smuzhiyun 		(0x4 << OOB_CTRL1_BURST_MIN_SHIFT) |
574*4882a593Smuzhiyun 		(0x8 << OOB_CTRL1_WAKE_IDLE_MAX_SHIFT) |
575*4882a593Smuzhiyun 		(0x3 << OOB_CTRL1_WAKE_IDLE_MIN_SHIFT));
576*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, OOB_REG_BANK, OOB_CTRL1, 0x0, val);
577*4882a593Smuzhiyun 	val = ((0x1b << OOB_CTRL2_RESET_IDLE_MAX_SHIFT) |
578*4882a593Smuzhiyun 		(0x2 << OOB_CTRL2_BURST_CNT_SHIFT) |
579*4882a593Smuzhiyun 		(0x9 << OOB_CTRL2_RESET_IDLE_MIN_SHIFT));
580*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, OOB_REG_BANK, OOB_CTRL2, 0x0, val);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	return 0;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
brcm_dsl_sata_init(struct brcm_sata_port * port)585*4882a593Smuzhiyun static int brcm_dsl_sata_init(struct brcm_sata_port *port)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	struct device *dev = port->phy_priv->dev;
588*4882a593Smuzhiyun 	unsigned int try;
589*4882a593Smuzhiyun 	u32 tmp;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL1_REG_BANK, PLL1_ACTRL7, 0, 0x873);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL1_REG_BANK, PLL1_ACTRL6, 0, 0xc000);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL_REG_BANK_0, PLL_REG_BANK_0_PLLCONTROL_0,
596*4882a593Smuzhiyun 			 0, 0x3089);
597*4882a593Smuzhiyun 	usleep_range(1000, 2000);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL_REG_BANK_0, PLL_REG_BANK_0_PLLCONTROL_0,
600*4882a593Smuzhiyun 			 0, 0x3088);
601*4882a593Smuzhiyun 	usleep_range(1000, 2000);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, AEQRX_REG_BANK_1, AEQRX_SLCAL0_CTRL0,
604*4882a593Smuzhiyun 			 0, 0x3000);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, AEQRX_REG_BANK_1, AEQRX_SLCAL1_CTRL0,
607*4882a593Smuzhiyun 			 0, 0x3000);
608*4882a593Smuzhiyun 	usleep_range(1000, 2000);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL_REG_BANK_0, PLL_CAP_CHARGE_TIME, 0, 0x32);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL_REG_BANK_0, PLL_VCO_CAL_THRESH, 0, 0xa);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, PLL_REG_BANK_0, PLL_FREQ_DET_TIME, 0, 0x64);
615*4882a593Smuzhiyun 	usleep_range(1000, 2000);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	/* Acquire PLL lock */
618*4882a593Smuzhiyun 	try = 50;
619*4882a593Smuzhiyun 	while (try) {
620*4882a593Smuzhiyun 		tmp = brcm_sata_phy_rd(port, BLOCK0_REG_BANK,
621*4882a593Smuzhiyun 				       BLOCK0_XGXSSTATUS);
622*4882a593Smuzhiyun 		if (tmp & BLOCK0_XGXSSTATUS_PLL_LOCK)
623*4882a593Smuzhiyun 			break;
624*4882a593Smuzhiyun 		msleep(20);
625*4882a593Smuzhiyun 		try--;
626*4882a593Smuzhiyun 	};
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	if (!try) {
629*4882a593Smuzhiyun 		/* PLL did not lock; give up */
630*4882a593Smuzhiyun 		dev_err(dev, "port%d PLL did not lock\n", port->portnum);
631*4882a593Smuzhiyun 		return -ETIMEDOUT;
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	dev_dbg(dev, "port%d initialized\n", port->portnum);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
brcm_sata_phy_init(struct phy * phy)639*4882a593Smuzhiyun static int brcm_sata_phy_init(struct phy *phy)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	int rc;
642*4882a593Smuzhiyun 	struct brcm_sata_port *port = phy_get_drvdata(phy);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	switch (port->phy_priv->version) {
645*4882a593Smuzhiyun 	case BRCM_SATA_PHY_STB_16NM:
646*4882a593Smuzhiyun 		rc = brcm_stb_sata_16nm_init(port);
647*4882a593Smuzhiyun 		break;
648*4882a593Smuzhiyun 	case BRCM_SATA_PHY_STB_28NM:
649*4882a593Smuzhiyun 	case BRCM_SATA_PHY_STB_40NM:
650*4882a593Smuzhiyun 		rc = brcm_stb_sata_init(port);
651*4882a593Smuzhiyun 		break;
652*4882a593Smuzhiyun 	case BRCM_SATA_PHY_IPROC_NS2:
653*4882a593Smuzhiyun 		rc = brcm_ns2_sata_init(port);
654*4882a593Smuzhiyun 		break;
655*4882a593Smuzhiyun 	case BRCM_SATA_PHY_IPROC_NSP:
656*4882a593Smuzhiyun 		rc = brcm_nsp_sata_init(port);
657*4882a593Smuzhiyun 		break;
658*4882a593Smuzhiyun 	case BRCM_SATA_PHY_IPROC_SR:
659*4882a593Smuzhiyun 		rc = brcm_sr_sata_init(port);
660*4882a593Smuzhiyun 		break;
661*4882a593Smuzhiyun 	case BRCM_SATA_PHY_DSL_28NM:
662*4882a593Smuzhiyun 		rc = brcm_dsl_sata_init(port);
663*4882a593Smuzhiyun 		break;
664*4882a593Smuzhiyun 	default:
665*4882a593Smuzhiyun 		rc = -ENODEV;
666*4882a593Smuzhiyun 	}
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	return rc;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
brcm_stb_sata_calibrate(struct brcm_sata_port * port)671*4882a593Smuzhiyun static void brcm_stb_sata_calibrate(struct brcm_sata_port *port)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	u32 tmp = BIT(8);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	brcm_sata_phy_wr(port, RXPMD_REG_BANK, RXPMD_RX_FREQ_MON_CONTROL1,
676*4882a593Smuzhiyun 			 ~tmp, tmp);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
brcm_sata_phy_calibrate(struct phy * phy)679*4882a593Smuzhiyun static int brcm_sata_phy_calibrate(struct phy *phy)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct brcm_sata_port *port = phy_get_drvdata(phy);
682*4882a593Smuzhiyun 	int rc = -EOPNOTSUPP;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	switch (port->phy_priv->version) {
685*4882a593Smuzhiyun 	case BRCM_SATA_PHY_STB_28NM:
686*4882a593Smuzhiyun 	case BRCM_SATA_PHY_STB_40NM:
687*4882a593Smuzhiyun 		brcm_stb_sata_calibrate(port);
688*4882a593Smuzhiyun 		rc = 0;
689*4882a593Smuzhiyun 		break;
690*4882a593Smuzhiyun 	default:
691*4882a593Smuzhiyun 		break;
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return rc;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun static const struct phy_ops phy_ops = {
698*4882a593Smuzhiyun 	.init		= brcm_sata_phy_init,
699*4882a593Smuzhiyun 	.calibrate	= brcm_sata_phy_calibrate,
700*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun static const struct of_device_id brcm_sata_phy_of_match[] = {
704*4882a593Smuzhiyun 	{ .compatible	= "brcm,bcm7216-sata-phy",
705*4882a593Smuzhiyun 	  .data = (void *)BRCM_SATA_PHY_STB_16NM },
706*4882a593Smuzhiyun 	{ .compatible	= "brcm,bcm7445-sata-phy",
707*4882a593Smuzhiyun 	  .data = (void *)BRCM_SATA_PHY_STB_28NM },
708*4882a593Smuzhiyun 	{ .compatible	= "brcm,bcm7425-sata-phy",
709*4882a593Smuzhiyun 	  .data = (void *)BRCM_SATA_PHY_STB_40NM },
710*4882a593Smuzhiyun 	{ .compatible	= "brcm,iproc-ns2-sata-phy",
711*4882a593Smuzhiyun 	  .data = (void *)BRCM_SATA_PHY_IPROC_NS2 },
712*4882a593Smuzhiyun 	{ .compatible = "brcm,iproc-nsp-sata-phy",
713*4882a593Smuzhiyun 	  .data = (void *)BRCM_SATA_PHY_IPROC_NSP },
714*4882a593Smuzhiyun 	{ .compatible	= "brcm,iproc-sr-sata-phy",
715*4882a593Smuzhiyun 	  .data = (void *)BRCM_SATA_PHY_IPROC_SR },
716*4882a593Smuzhiyun 	{ .compatible	= "brcm,bcm63138-sata-phy",
717*4882a593Smuzhiyun 	  .data = (void *)BRCM_SATA_PHY_DSL_28NM },
718*4882a593Smuzhiyun 	{},
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, brcm_sata_phy_of_match);
721*4882a593Smuzhiyun 
brcm_sata_phy_probe(struct platform_device * pdev)722*4882a593Smuzhiyun static int brcm_sata_phy_probe(struct platform_device *pdev)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	const char *rxaeq_mode;
725*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
726*4882a593Smuzhiyun 	struct device_node *dn = dev->of_node, *child;
727*4882a593Smuzhiyun 	const struct of_device_id *of_id;
728*4882a593Smuzhiyun 	struct brcm_sata_phy *priv;
729*4882a593Smuzhiyun 	struct resource *res;
730*4882a593Smuzhiyun 	struct phy_provider *provider;
731*4882a593Smuzhiyun 	int ret, count = 0;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	if (of_get_child_count(dn) == 0)
734*4882a593Smuzhiyun 		return -ENODEV;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
737*4882a593Smuzhiyun 	if (!priv)
738*4882a593Smuzhiyun 		return -ENOMEM;
739*4882a593Smuzhiyun 	dev_set_drvdata(dev, priv);
740*4882a593Smuzhiyun 	priv->dev = dev;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "phy");
743*4882a593Smuzhiyun 	priv->phy_base = devm_ioremap_resource(dev, res);
744*4882a593Smuzhiyun 	if (IS_ERR(priv->phy_base))
745*4882a593Smuzhiyun 		return PTR_ERR(priv->phy_base);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	of_id = of_match_node(brcm_sata_phy_of_match, dn);
748*4882a593Smuzhiyun 	if (of_id)
749*4882a593Smuzhiyun 		priv->version = (enum brcm_sata_phy_version)of_id->data;
750*4882a593Smuzhiyun 	else
751*4882a593Smuzhiyun 		priv->version = BRCM_SATA_PHY_STB_28NM;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	if (priv->version == BRCM_SATA_PHY_IPROC_NS2) {
754*4882a593Smuzhiyun 		res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
755*4882a593Smuzhiyun 						   "phy-ctrl");
756*4882a593Smuzhiyun 		priv->ctrl_base = devm_ioremap_resource(dev, res);
757*4882a593Smuzhiyun 		if (IS_ERR(priv->ctrl_base))
758*4882a593Smuzhiyun 			return PTR_ERR(priv->ctrl_base);
759*4882a593Smuzhiyun 	}
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	for_each_available_child_of_node(dn, child) {
762*4882a593Smuzhiyun 		unsigned int id;
763*4882a593Smuzhiyun 		struct brcm_sata_port *port;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 		if (of_property_read_u32(child, "reg", &id)) {
766*4882a593Smuzhiyun 			dev_err(dev, "missing reg property in node %pOFn\n",
767*4882a593Smuzhiyun 					child);
768*4882a593Smuzhiyun 			ret = -EINVAL;
769*4882a593Smuzhiyun 			goto put_child;
770*4882a593Smuzhiyun 		}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 		if (id >= MAX_PORTS) {
773*4882a593Smuzhiyun 			dev_err(dev, "invalid reg: %u\n", id);
774*4882a593Smuzhiyun 			ret = -EINVAL;
775*4882a593Smuzhiyun 			goto put_child;
776*4882a593Smuzhiyun 		}
777*4882a593Smuzhiyun 		if (priv->phys[id].phy) {
778*4882a593Smuzhiyun 			dev_err(dev, "already registered port %u\n", id);
779*4882a593Smuzhiyun 			ret = -EINVAL;
780*4882a593Smuzhiyun 			goto put_child;
781*4882a593Smuzhiyun 		}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 		port = &priv->phys[id];
784*4882a593Smuzhiyun 		port->portnum = id;
785*4882a593Smuzhiyun 		port->phy_priv = priv;
786*4882a593Smuzhiyun 		port->phy = devm_phy_create(dev, child, &phy_ops);
787*4882a593Smuzhiyun 		port->rxaeq_mode = RXAEQ_MODE_OFF;
788*4882a593Smuzhiyun 		if (!of_property_read_string(child, "brcm,rxaeq-mode",
789*4882a593Smuzhiyun 					     &rxaeq_mode))
790*4882a593Smuzhiyun 			port->rxaeq_mode = rxaeq_to_val(rxaeq_mode);
791*4882a593Smuzhiyun 		if (port->rxaeq_mode == RXAEQ_MODE_MANUAL)
792*4882a593Smuzhiyun 			of_property_read_u32(child, "brcm,rxaeq-value",
793*4882a593Smuzhiyun 					     &port->rxaeq_val);
794*4882a593Smuzhiyun 		port->ssc_en = of_property_read_bool(child, "brcm,enable-ssc");
795*4882a593Smuzhiyun 		if (IS_ERR(port->phy)) {
796*4882a593Smuzhiyun 			dev_err(dev, "failed to create PHY\n");
797*4882a593Smuzhiyun 			ret = PTR_ERR(port->phy);
798*4882a593Smuzhiyun 			goto put_child;
799*4882a593Smuzhiyun 		}
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 		phy_set_drvdata(port->phy, port);
802*4882a593Smuzhiyun 		count++;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
806*4882a593Smuzhiyun 	if (IS_ERR(provider)) {
807*4882a593Smuzhiyun 		dev_err(dev, "could not register PHY provider\n");
808*4882a593Smuzhiyun 		return PTR_ERR(provider);
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	dev_info(dev, "registered %d port(s)\n", count);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	return 0;
814*4882a593Smuzhiyun put_child:
815*4882a593Smuzhiyun 	of_node_put(child);
816*4882a593Smuzhiyun 	return ret;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun static struct platform_driver brcm_sata_phy_driver = {
820*4882a593Smuzhiyun 	.probe	= brcm_sata_phy_probe,
821*4882a593Smuzhiyun 	.driver	= {
822*4882a593Smuzhiyun 		.of_match_table	= brcm_sata_phy_of_match,
823*4882a593Smuzhiyun 		.name		= "brcm-sata-phy",
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun module_platform_driver(brcm_sata_phy_driver);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom SATA PHY driver");
829*4882a593Smuzhiyun MODULE_LICENSE("GPL");
830*4882a593Smuzhiyun MODULE_AUTHOR("Marc Carino");
831*4882a593Smuzhiyun MODULE_AUTHOR("Brian Norris");
832*4882a593Smuzhiyun MODULE_ALIAS("platform:phy-brcm-sata");
833