1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * BCM6328 USBH PHY Controller Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2020 Álvaro Fernández Rojas <noltari@gmail.com>
6*4882a593Smuzhiyun * Copyright (C) 2015 Simon Arlott
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Derived from bcm963xx_4.12L.06B_consumer/kernel/linux/arch/mips/bcm963xx/setup.c:
9*4882a593Smuzhiyun * Copyright (C) 2002 Broadcom Corporation
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Derived from OpenWrt patches:
12*4882a593Smuzhiyun * Copyright (C) 2013 Jonas Gorski <jonas.gorski@gmail.com>
13*4882a593Smuzhiyun * Copyright (C) 2013 Florian Fainelli <f.fainelli@gmail.com>
14*4882a593Smuzhiyun * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/phy/phy.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/reset.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* USBH control register offsets */
25*4882a593Smuzhiyun enum usbh_regs {
26*4882a593Smuzhiyun USBH_BRT_CONTROL1 = 0,
27*4882a593Smuzhiyun USBH_BRT_CONTROL2,
28*4882a593Smuzhiyun USBH_BRT_STATUS1,
29*4882a593Smuzhiyun USBH_BRT_STATUS2,
30*4882a593Smuzhiyun USBH_UTMI_CONTROL1,
31*4882a593Smuzhiyun #define USBH_UC1_DEV_MODE_SEL BIT(0)
32*4882a593Smuzhiyun USBH_TEST_PORT_CONTROL,
33*4882a593Smuzhiyun USBH_PLL_CONTROL1,
34*4882a593Smuzhiyun #define USBH_PLLC_REFCLKSEL_SHIFT 0
35*4882a593Smuzhiyun #define USBH_PLLC_REFCLKSEL_MASK (0x3 << USBH_PLLC_REFCLKSEL_SHIFT)
36*4882a593Smuzhiyun #define USBH_PLLC_CLKSEL_SHIFT 2
37*4882a593Smuzhiyun #define USBH_PLLC_CLKSEL_MASK (0x3 << USBH_PLLC_CLKSEL_MASK)
38*4882a593Smuzhiyun #define USBH_PLLC_XTAL_PWRDWNB BIT(4)
39*4882a593Smuzhiyun #define USBH_PLLC_PLL_PWRDWNB BIT(5)
40*4882a593Smuzhiyun #define USBH_PLLC_PLL_CALEN BIT(6)
41*4882a593Smuzhiyun #define USBH_PLLC_PHYPLL_BYP BIT(7)
42*4882a593Smuzhiyun #define USBH_PLLC_PLL_RESET BIT(8)
43*4882a593Smuzhiyun #define USBH_PLLC_PLL_IDDQ_PWRDN BIT(9)
44*4882a593Smuzhiyun #define USBH_PLLC_PLL_PWRDN_DELAY BIT(10)
45*4882a593Smuzhiyun #define USBH_6318_PLLC_PLL_SUSPEND_EN BIT(27)
46*4882a593Smuzhiyun #define USBH_6318_PLLC_PHYPLL_BYP BIT(29)
47*4882a593Smuzhiyun #define USBH_6318_PLLC_PLL_RESET BIT(30)
48*4882a593Smuzhiyun #define USBH_6318_PLLC_PLL_IDDQ_PWRDN BIT(31)
49*4882a593Smuzhiyun USBH_SWAP_CONTROL,
50*4882a593Smuzhiyun #define USBH_SC_OHCI_DATA_SWAP BIT(0)
51*4882a593Smuzhiyun #define USBH_SC_OHCI_ENDIAN_SWAP BIT(1)
52*4882a593Smuzhiyun #define USBH_SC_OHCI_LOGICAL_ADDR_EN BIT(2)
53*4882a593Smuzhiyun #define USBH_SC_EHCI_DATA_SWAP BIT(3)
54*4882a593Smuzhiyun #define USBH_SC_EHCI_ENDIAN_SWAP BIT(4)
55*4882a593Smuzhiyun #define USBH_SC_EHCI_LOGICAL_ADDR_EN BIT(5)
56*4882a593Smuzhiyun #define USBH_SC_USB_DEVICE_SEL BIT(6)
57*4882a593Smuzhiyun USBH_GENERIC_CONTROL,
58*4882a593Smuzhiyun #define USBH_GC_PLL_SUSPEND_EN BIT(1)
59*4882a593Smuzhiyun USBH_FRAME_ADJUST_VALUE,
60*4882a593Smuzhiyun USBH_SETUP,
61*4882a593Smuzhiyun #define USBH_S_IOC BIT(4)
62*4882a593Smuzhiyun #define USBH_S_IPP BIT(5)
63*4882a593Smuzhiyun USBH_MDIO,
64*4882a593Smuzhiyun USBH_MDIO32,
65*4882a593Smuzhiyun USBH_USB_SIM_CONTROL,
66*4882a593Smuzhiyun #define USBH_USC_LADDR_SEL BIT(5)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun __USBH_ENUM_SIZE
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct bcm63xx_usbh_phy_variant {
72*4882a593Smuzhiyun /* Registers */
73*4882a593Smuzhiyun long regs[__USBH_ENUM_SIZE];
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* PLLC bits to set/clear for power on */
76*4882a593Smuzhiyun u32 power_pllc_clr;
77*4882a593Smuzhiyun u32 power_pllc_set;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Setup bits to set/clear for power on */
80*4882a593Smuzhiyun u32 setup_clr;
81*4882a593Smuzhiyun u32 setup_set;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Swap Control bits to set */
84*4882a593Smuzhiyun u32 swapctl_dev_set;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Test Port Control value to set if non-zero */
87*4882a593Smuzhiyun u32 tpc_val;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* USB Sim Control bits to set */
90*4882a593Smuzhiyun u32 usc_set;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* UTMI Control 1 bits to set */
93*4882a593Smuzhiyun u32 utmictl1_dev_set;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct bcm63xx_usbh_phy {
97*4882a593Smuzhiyun void __iomem *base;
98*4882a593Smuzhiyun struct clk *usbh_clk;
99*4882a593Smuzhiyun struct clk *usb_ref_clk;
100*4882a593Smuzhiyun struct reset_control *reset;
101*4882a593Smuzhiyun const struct bcm63xx_usbh_phy_variant *variant;
102*4882a593Smuzhiyun bool device_mode;
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun static const struct bcm63xx_usbh_phy_variant usbh_bcm6318 = {
106*4882a593Smuzhiyun .regs = {
107*4882a593Smuzhiyun [USBH_BRT_CONTROL1] = -1,
108*4882a593Smuzhiyun [USBH_BRT_CONTROL2] = -1,
109*4882a593Smuzhiyun [USBH_BRT_STATUS1] = -1,
110*4882a593Smuzhiyun [USBH_BRT_STATUS2] = -1,
111*4882a593Smuzhiyun [USBH_UTMI_CONTROL1] = 0x2c,
112*4882a593Smuzhiyun [USBH_TEST_PORT_CONTROL] = 0x1c,
113*4882a593Smuzhiyun [USBH_PLL_CONTROL1] = 0x04,
114*4882a593Smuzhiyun [USBH_SWAP_CONTROL] = 0x0c,
115*4882a593Smuzhiyun [USBH_GENERIC_CONTROL] = -1,
116*4882a593Smuzhiyun [USBH_FRAME_ADJUST_VALUE] = 0x08,
117*4882a593Smuzhiyun [USBH_SETUP] = 0x00,
118*4882a593Smuzhiyun [USBH_MDIO] = 0x14,
119*4882a593Smuzhiyun [USBH_MDIO32] = 0x18,
120*4882a593Smuzhiyun [USBH_USB_SIM_CONTROL] = 0x20,
121*4882a593Smuzhiyun },
122*4882a593Smuzhiyun .power_pllc_clr = USBH_6318_PLLC_PLL_IDDQ_PWRDN,
123*4882a593Smuzhiyun .power_pllc_set = USBH_6318_PLLC_PLL_SUSPEND_EN,
124*4882a593Smuzhiyun .setup_set = USBH_S_IOC,
125*4882a593Smuzhiyun .swapctl_dev_set = USBH_SC_USB_DEVICE_SEL,
126*4882a593Smuzhiyun .usc_set = USBH_USC_LADDR_SEL,
127*4882a593Smuzhiyun .utmictl1_dev_set = USBH_UC1_DEV_MODE_SEL,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const struct bcm63xx_usbh_phy_variant usbh_bcm6328 = {
131*4882a593Smuzhiyun .regs = {
132*4882a593Smuzhiyun [USBH_BRT_CONTROL1] = 0x00,
133*4882a593Smuzhiyun [USBH_BRT_CONTROL2] = 0x04,
134*4882a593Smuzhiyun [USBH_BRT_STATUS1] = 0x08,
135*4882a593Smuzhiyun [USBH_BRT_STATUS2] = 0x0c,
136*4882a593Smuzhiyun [USBH_UTMI_CONTROL1] = 0x10,
137*4882a593Smuzhiyun [USBH_TEST_PORT_CONTROL] = 0x14,
138*4882a593Smuzhiyun [USBH_PLL_CONTROL1] = 0x18,
139*4882a593Smuzhiyun [USBH_SWAP_CONTROL] = 0x1c,
140*4882a593Smuzhiyun [USBH_GENERIC_CONTROL] = 0x20,
141*4882a593Smuzhiyun [USBH_FRAME_ADJUST_VALUE] = 0x24,
142*4882a593Smuzhiyun [USBH_SETUP] = 0x28,
143*4882a593Smuzhiyun [USBH_MDIO] = 0x2c,
144*4882a593Smuzhiyun [USBH_MDIO32] = 0x30,
145*4882a593Smuzhiyun [USBH_USB_SIM_CONTROL] = 0x34,
146*4882a593Smuzhiyun },
147*4882a593Smuzhiyun .setup_set = USBH_S_IOC,
148*4882a593Smuzhiyun .swapctl_dev_set = USBH_SC_USB_DEVICE_SEL,
149*4882a593Smuzhiyun .utmictl1_dev_set = USBH_UC1_DEV_MODE_SEL,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const struct bcm63xx_usbh_phy_variant usbh_bcm6358 = {
153*4882a593Smuzhiyun .regs = {
154*4882a593Smuzhiyun [USBH_BRT_CONTROL1] = -1,
155*4882a593Smuzhiyun [USBH_BRT_CONTROL2] = -1,
156*4882a593Smuzhiyun [USBH_BRT_STATUS1] = -1,
157*4882a593Smuzhiyun [USBH_BRT_STATUS2] = -1,
158*4882a593Smuzhiyun [USBH_UTMI_CONTROL1] = -1,
159*4882a593Smuzhiyun [USBH_TEST_PORT_CONTROL] = 0x24,
160*4882a593Smuzhiyun [USBH_PLL_CONTROL1] = -1,
161*4882a593Smuzhiyun [USBH_SWAP_CONTROL] = 0x00,
162*4882a593Smuzhiyun [USBH_GENERIC_CONTROL] = -1,
163*4882a593Smuzhiyun [USBH_FRAME_ADJUST_VALUE] = -1,
164*4882a593Smuzhiyun [USBH_SETUP] = -1,
165*4882a593Smuzhiyun [USBH_MDIO] = -1,
166*4882a593Smuzhiyun [USBH_MDIO32] = -1,
167*4882a593Smuzhiyun [USBH_USB_SIM_CONTROL] = -1,
168*4882a593Smuzhiyun },
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * The magic value comes for the original vendor BSP
171*4882a593Smuzhiyun * and is needed for USB to work. Datasheet does not
172*4882a593Smuzhiyun * help, so the magic value is used as-is.
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun .tpc_val = 0x1c0020,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static const struct bcm63xx_usbh_phy_variant usbh_bcm6368 = {
178*4882a593Smuzhiyun .regs = {
179*4882a593Smuzhiyun [USBH_BRT_CONTROL1] = 0x00,
180*4882a593Smuzhiyun [USBH_BRT_CONTROL2] = 0x04,
181*4882a593Smuzhiyun [USBH_BRT_STATUS1] = 0x08,
182*4882a593Smuzhiyun [USBH_BRT_STATUS2] = 0x0c,
183*4882a593Smuzhiyun [USBH_UTMI_CONTROL1] = 0x10,
184*4882a593Smuzhiyun [USBH_TEST_PORT_CONTROL] = 0x14,
185*4882a593Smuzhiyun [USBH_PLL_CONTROL1] = 0x18,
186*4882a593Smuzhiyun [USBH_SWAP_CONTROL] = 0x1c,
187*4882a593Smuzhiyun [USBH_GENERIC_CONTROL] = -1,
188*4882a593Smuzhiyun [USBH_FRAME_ADJUST_VALUE] = 0x24,
189*4882a593Smuzhiyun [USBH_SETUP] = 0x28,
190*4882a593Smuzhiyun [USBH_MDIO] = 0x2c,
191*4882a593Smuzhiyun [USBH_MDIO32] = 0x30,
192*4882a593Smuzhiyun [USBH_USB_SIM_CONTROL] = 0x34,
193*4882a593Smuzhiyun },
194*4882a593Smuzhiyun .power_pllc_clr = USBH_PLLC_PLL_IDDQ_PWRDN | USBH_PLLC_PLL_PWRDN_DELAY,
195*4882a593Smuzhiyun .setup_set = USBH_S_IOC,
196*4882a593Smuzhiyun .swapctl_dev_set = USBH_SC_USB_DEVICE_SEL,
197*4882a593Smuzhiyun .utmictl1_dev_set = USBH_UC1_DEV_MODE_SEL,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static const struct bcm63xx_usbh_phy_variant usbh_bcm63268 = {
201*4882a593Smuzhiyun .regs = {
202*4882a593Smuzhiyun [USBH_BRT_CONTROL1] = 0x00,
203*4882a593Smuzhiyun [USBH_BRT_CONTROL2] = 0x04,
204*4882a593Smuzhiyun [USBH_BRT_STATUS1] = 0x08,
205*4882a593Smuzhiyun [USBH_BRT_STATUS2] = 0x0c,
206*4882a593Smuzhiyun [USBH_UTMI_CONTROL1] = 0x10,
207*4882a593Smuzhiyun [USBH_TEST_PORT_CONTROL] = 0x14,
208*4882a593Smuzhiyun [USBH_PLL_CONTROL1] = 0x18,
209*4882a593Smuzhiyun [USBH_SWAP_CONTROL] = 0x1c,
210*4882a593Smuzhiyun [USBH_GENERIC_CONTROL] = 0x20,
211*4882a593Smuzhiyun [USBH_FRAME_ADJUST_VALUE] = 0x24,
212*4882a593Smuzhiyun [USBH_SETUP] = 0x28,
213*4882a593Smuzhiyun [USBH_MDIO] = 0x2c,
214*4882a593Smuzhiyun [USBH_MDIO32] = 0x30,
215*4882a593Smuzhiyun [USBH_USB_SIM_CONTROL] = 0x34,
216*4882a593Smuzhiyun },
217*4882a593Smuzhiyun .power_pllc_clr = USBH_PLLC_PLL_IDDQ_PWRDN | USBH_PLLC_PLL_PWRDN_DELAY,
218*4882a593Smuzhiyun .setup_clr = USBH_S_IPP,
219*4882a593Smuzhiyun .setup_set = USBH_S_IOC,
220*4882a593Smuzhiyun .swapctl_dev_set = USBH_SC_USB_DEVICE_SEL,
221*4882a593Smuzhiyun .utmictl1_dev_set = USBH_UC1_DEV_MODE_SEL,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
usbh_has_reg(struct bcm63xx_usbh_phy * usbh,int reg)224*4882a593Smuzhiyun static inline bool usbh_has_reg(struct bcm63xx_usbh_phy *usbh, int reg)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun return (usbh->variant->regs[reg] >= 0);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
usbh_readl(struct bcm63xx_usbh_phy * usbh,int reg)229*4882a593Smuzhiyun static inline u32 usbh_readl(struct bcm63xx_usbh_phy *usbh, int reg)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun return __raw_readl(usbh->base + usbh->variant->regs[reg]);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
usbh_writel(struct bcm63xx_usbh_phy * usbh,int reg,u32 value)234*4882a593Smuzhiyun static inline void usbh_writel(struct bcm63xx_usbh_phy *usbh, int reg,
235*4882a593Smuzhiyun u32 value)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun __raw_writel(value, usbh->base + usbh->variant->regs[reg]);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
bcm63xx_usbh_phy_init(struct phy * phy)240*4882a593Smuzhiyun static int bcm63xx_usbh_phy_init(struct phy *phy)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct bcm63xx_usbh_phy *usbh = phy_get_drvdata(phy);
243*4882a593Smuzhiyun int ret;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun ret = clk_prepare_enable(usbh->usbh_clk);
246*4882a593Smuzhiyun if (ret) {
247*4882a593Smuzhiyun dev_err(&phy->dev, "unable to enable usbh clock: %d\n", ret);
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun ret = clk_prepare_enable(usbh->usb_ref_clk);
252*4882a593Smuzhiyun if (ret) {
253*4882a593Smuzhiyun dev_err(&phy->dev, "unable to enable usb_ref clock: %d\n", ret);
254*4882a593Smuzhiyun clk_disable_unprepare(usbh->usbh_clk);
255*4882a593Smuzhiyun return ret;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun ret = reset_control_reset(usbh->reset);
259*4882a593Smuzhiyun if (ret) {
260*4882a593Smuzhiyun dev_err(&phy->dev, "unable to reset device: %d\n", ret);
261*4882a593Smuzhiyun clk_disable_unprepare(usbh->usb_ref_clk);
262*4882a593Smuzhiyun clk_disable_unprepare(usbh->usbh_clk);
263*4882a593Smuzhiyun return ret;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Configure to work in native CPU endian */
267*4882a593Smuzhiyun if (usbh_has_reg(usbh, USBH_SWAP_CONTROL)) {
268*4882a593Smuzhiyun u32 val = usbh_readl(usbh, USBH_SWAP_CONTROL);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun val |= USBH_SC_EHCI_DATA_SWAP;
271*4882a593Smuzhiyun val &= ~USBH_SC_EHCI_ENDIAN_SWAP;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun val |= USBH_SC_OHCI_DATA_SWAP;
274*4882a593Smuzhiyun val &= ~USBH_SC_OHCI_ENDIAN_SWAP;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (usbh->device_mode && usbh->variant->swapctl_dev_set)
277*4882a593Smuzhiyun val |= usbh->variant->swapctl_dev_set;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun usbh_writel(usbh, USBH_SWAP_CONTROL, val);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (usbh_has_reg(usbh, USBH_SETUP)) {
283*4882a593Smuzhiyun u32 val = usbh_readl(usbh, USBH_SETUP);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun val |= usbh->variant->setup_set;
286*4882a593Smuzhiyun val &= ~usbh->variant->setup_clr;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun usbh_writel(usbh, USBH_SETUP, val);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (usbh_has_reg(usbh, USBH_USB_SIM_CONTROL)) {
292*4882a593Smuzhiyun u32 val = usbh_readl(usbh, USBH_USB_SIM_CONTROL);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun val |= usbh->variant->usc_set;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun usbh_writel(usbh, USBH_USB_SIM_CONTROL, val);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (usbh->variant->tpc_val &&
300*4882a593Smuzhiyun usbh_has_reg(usbh, USBH_TEST_PORT_CONTROL))
301*4882a593Smuzhiyun usbh_writel(usbh, USBH_TEST_PORT_CONTROL,
302*4882a593Smuzhiyun usbh->variant->tpc_val);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (usbh->device_mode &&
305*4882a593Smuzhiyun usbh_has_reg(usbh, USBH_UTMI_CONTROL1) &&
306*4882a593Smuzhiyun usbh->variant->utmictl1_dev_set) {
307*4882a593Smuzhiyun u32 val = usbh_readl(usbh, USBH_UTMI_CONTROL1);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun val |= usbh->variant->utmictl1_dev_set;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun usbh_writel(usbh, USBH_UTMI_CONTROL1, val);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
bcm63xx_usbh_phy_power_on(struct phy * phy)317*4882a593Smuzhiyun static int bcm63xx_usbh_phy_power_on(struct phy *phy)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun struct bcm63xx_usbh_phy *usbh = phy_get_drvdata(phy);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (usbh_has_reg(usbh, USBH_PLL_CONTROL1)) {
322*4882a593Smuzhiyun u32 val = usbh_readl(usbh, USBH_PLL_CONTROL1);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun val |= usbh->variant->power_pllc_set;
325*4882a593Smuzhiyun val &= ~usbh->variant->power_pllc_clr;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun usbh_writel(usbh, USBH_PLL_CONTROL1, val);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
bcm63xx_usbh_phy_power_off(struct phy * phy)333*4882a593Smuzhiyun static int bcm63xx_usbh_phy_power_off(struct phy *phy)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct bcm63xx_usbh_phy *usbh = phy_get_drvdata(phy);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (usbh_has_reg(usbh, USBH_PLL_CONTROL1)) {
338*4882a593Smuzhiyun u32 val = usbh_readl(usbh, USBH_PLL_CONTROL1);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun val &= ~usbh->variant->power_pllc_set;
341*4882a593Smuzhiyun val |= usbh->variant->power_pllc_clr;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun usbh_writel(usbh, USBH_PLL_CONTROL1, val);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
bcm63xx_usbh_phy_exit(struct phy * phy)349*4882a593Smuzhiyun static int bcm63xx_usbh_phy_exit(struct phy *phy)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun struct bcm63xx_usbh_phy *usbh = phy_get_drvdata(phy);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun clk_disable_unprepare(usbh->usbh_clk);
354*4882a593Smuzhiyun clk_disable_unprepare(usbh->usb_ref_clk);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static const struct phy_ops bcm63xx_usbh_phy_ops = {
360*4882a593Smuzhiyun .exit = bcm63xx_usbh_phy_exit,
361*4882a593Smuzhiyun .init = bcm63xx_usbh_phy_init,
362*4882a593Smuzhiyun .power_off = bcm63xx_usbh_phy_power_off,
363*4882a593Smuzhiyun .power_on = bcm63xx_usbh_phy_power_on,
364*4882a593Smuzhiyun .owner = THIS_MODULE,
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
bcm63xx_usbh_phy_xlate(struct device * dev,struct of_phandle_args * args)367*4882a593Smuzhiyun static struct phy *bcm63xx_usbh_phy_xlate(struct device *dev,
368*4882a593Smuzhiyun struct of_phandle_args *args)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun struct bcm63xx_usbh_phy *usbh = dev_get_drvdata(dev);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun usbh->device_mode = !!args->args[0];
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return of_phy_simple_xlate(dev, args);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
bcm63xx_usbh_phy_probe(struct platform_device * pdev)377*4882a593Smuzhiyun static int __init bcm63xx_usbh_phy_probe(struct platform_device *pdev)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun struct device *dev = &pdev->dev;
380*4882a593Smuzhiyun struct bcm63xx_usbh_phy *usbh;
381*4882a593Smuzhiyun const struct bcm63xx_usbh_phy_variant *variant;
382*4882a593Smuzhiyun struct phy *phy;
383*4882a593Smuzhiyun struct phy_provider *phy_provider;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun usbh = devm_kzalloc(dev, sizeof(*usbh), GFP_KERNEL);
386*4882a593Smuzhiyun if (!usbh)
387*4882a593Smuzhiyun return -ENOMEM;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun variant = device_get_match_data(dev);
390*4882a593Smuzhiyun if (!variant)
391*4882a593Smuzhiyun return -EINVAL;
392*4882a593Smuzhiyun usbh->variant = variant;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun usbh->base = devm_platform_ioremap_resource(pdev, 0);
395*4882a593Smuzhiyun if (IS_ERR(usbh->base))
396*4882a593Smuzhiyun return PTR_ERR(usbh->base);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun usbh->reset = devm_reset_control_get_exclusive(dev, NULL);
399*4882a593Smuzhiyun if (IS_ERR(usbh->reset)) {
400*4882a593Smuzhiyun if (PTR_ERR(usbh->reset) != -EPROBE_DEFER)
401*4882a593Smuzhiyun dev_err(dev, "failed to get reset\n");
402*4882a593Smuzhiyun return PTR_ERR(usbh->reset);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun usbh->usbh_clk = devm_clk_get_optional(dev, "usbh");
406*4882a593Smuzhiyun if (IS_ERR(usbh->usbh_clk))
407*4882a593Smuzhiyun return PTR_ERR(usbh->usbh_clk);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun usbh->usb_ref_clk = devm_clk_get_optional(dev, "usb_ref");
410*4882a593Smuzhiyun if (IS_ERR(usbh->usb_ref_clk))
411*4882a593Smuzhiyun return PTR_ERR(usbh->usb_ref_clk);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun phy = devm_phy_create(dev, NULL, &bcm63xx_usbh_phy_ops);
414*4882a593Smuzhiyun if (IS_ERR(phy)) {
415*4882a593Smuzhiyun dev_err(dev, "failed to create PHY\n");
416*4882a593Smuzhiyun return PTR_ERR(phy);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun platform_set_drvdata(pdev, usbh);
420*4882a593Smuzhiyun phy_set_drvdata(phy, usbh);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev,
423*4882a593Smuzhiyun bcm63xx_usbh_phy_xlate);
424*4882a593Smuzhiyun if (IS_ERR(phy_provider)) {
425*4882a593Smuzhiyun dev_err(dev, "failed to register PHY provider\n");
426*4882a593Smuzhiyun return PTR_ERR(phy_provider);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun dev_dbg(dev, "Registered BCM63xx USB PHY driver\n");
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun static const struct of_device_id bcm63xx_usbh_phy_ids[] __initconst = {
435*4882a593Smuzhiyun { .compatible = "brcm,bcm6318-usbh-phy", .data = &usbh_bcm6318 },
436*4882a593Smuzhiyun { .compatible = "brcm,bcm6328-usbh-phy", .data = &usbh_bcm6328 },
437*4882a593Smuzhiyun { .compatible = "brcm,bcm6358-usbh-phy", .data = &usbh_bcm6358 },
438*4882a593Smuzhiyun { .compatible = "brcm,bcm6362-usbh-phy", .data = &usbh_bcm6368 },
439*4882a593Smuzhiyun { .compatible = "brcm,bcm6368-usbh-phy", .data = &usbh_bcm6368 },
440*4882a593Smuzhiyun { .compatible = "brcm,bcm63268-usbh-phy", .data = &usbh_bcm63268 },
441*4882a593Smuzhiyun { /* sentinel */ }
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bcm63xx_usbh_phy_ids);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun static struct platform_driver bcm63xx_usbh_phy_driver __refdata = {
446*4882a593Smuzhiyun .driver = {
447*4882a593Smuzhiyun .name = "bcm63xx-usbh-phy",
448*4882a593Smuzhiyun .of_match_table = bcm63xx_usbh_phy_ids,
449*4882a593Smuzhiyun },
450*4882a593Smuzhiyun .probe = bcm63xx_usbh_phy_probe,
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun module_platform_driver(bcm63xx_usbh_phy_driver);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun MODULE_DESCRIPTION("BCM63xx USBH PHY driver");
455*4882a593Smuzhiyun MODULE_AUTHOR("Álvaro Fernández Rojas <noltari@gmail.com>");
456*4882a593Smuzhiyun MODULE_AUTHOR("Simon Arlott");
457*4882a593Smuzhiyun MODULE_LICENSE("GPL");
458