1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016 Allwinnertech Co., Ltd.
4*4882a593Smuzhiyun * Copyright (C) 2017-2018 Bootlin
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/reset.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/phy/phy.h>
18*4882a593Smuzhiyun #include <linux/phy/phy-mipi-dphy.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define SUN6I_DPHY_GCTL_REG 0x00
21*4882a593Smuzhiyun #define SUN6I_DPHY_GCTL_LANE_NUM(n) ((((n) - 1) & 3) << 4)
22*4882a593Smuzhiyun #define SUN6I_DPHY_GCTL_EN BIT(0)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define SUN6I_DPHY_TX_CTL_REG 0x04
25*4882a593Smuzhiyun #define SUN6I_DPHY_TX_CTL_HS_TX_CLK_CONT BIT(28)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME0_REG 0x10
28*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME0_HS_TRAIL(n) (((n) & 0xff) << 24)
29*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME0_HS_PREPARE(n) (((n) & 0xff) << 16)
30*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME0_LP_CLK_DIV(n) ((n) & 0xff)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME1_REG 0x14
33*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME1_CLK_POST(n) (((n) & 0xff) << 24)
34*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME1_CLK_PRE(n) (((n) & 0xff) << 16)
35*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME1_CLK_ZERO(n) (((n) & 0xff) << 8)
36*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME1_CLK_PREPARE(n) ((n) & 0xff)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME2_REG 0x18
39*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME2_CLK_TRAIL(n) ((n) & 0xff)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME3_REG 0x1c
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME4_REG 0x20
44*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME4_HS_TX_ANA1(n) (((n) & 0xff) << 8)
45*4882a593Smuzhiyun #define SUN6I_DPHY_TX_TIME4_HS_TX_ANA0(n) ((n) & 0xff)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SUN6I_DPHY_ANA0_REG 0x4c
48*4882a593Smuzhiyun #define SUN6I_DPHY_ANA0_REG_PWS BIT(31)
49*4882a593Smuzhiyun #define SUN6I_DPHY_ANA0_REG_DMPC BIT(28)
50*4882a593Smuzhiyun #define SUN6I_DPHY_ANA0_REG_DMPD(n) (((n) & 0xf) << 24)
51*4882a593Smuzhiyun #define SUN6I_DPHY_ANA0_REG_SLV(n) (((n) & 7) << 12)
52*4882a593Smuzhiyun #define SUN6I_DPHY_ANA0_REG_DEN(n) (((n) & 0xf) << 8)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define SUN6I_DPHY_ANA1_REG 0x50
55*4882a593Smuzhiyun #define SUN6I_DPHY_ANA1_REG_VTTMODE BIT(31)
56*4882a593Smuzhiyun #define SUN6I_DPHY_ANA1_REG_CSMPS(n) (((n) & 3) << 28)
57*4882a593Smuzhiyun #define SUN6I_DPHY_ANA1_REG_SVTT(n) (((n) & 0xf) << 24)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define SUN6I_DPHY_ANA2_REG 0x54
60*4882a593Smuzhiyun #define SUN6I_DPHY_ANA2_EN_P2S_CPU(n) (((n) & 0xf) << 24)
61*4882a593Smuzhiyun #define SUN6I_DPHY_ANA2_EN_P2S_CPU_MASK GENMASK(27, 24)
62*4882a593Smuzhiyun #define SUN6I_DPHY_ANA2_EN_CK_CPU BIT(4)
63*4882a593Smuzhiyun #define SUN6I_DPHY_ANA2_REG_ENIB BIT(1)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define SUN6I_DPHY_ANA3_REG 0x58
66*4882a593Smuzhiyun #define SUN6I_DPHY_ANA3_EN_VTTD(n) (((n) & 0xf) << 28)
67*4882a593Smuzhiyun #define SUN6I_DPHY_ANA3_EN_VTTD_MASK GENMASK(31, 28)
68*4882a593Smuzhiyun #define SUN6I_DPHY_ANA3_EN_VTTC BIT(27)
69*4882a593Smuzhiyun #define SUN6I_DPHY_ANA3_EN_DIV BIT(26)
70*4882a593Smuzhiyun #define SUN6I_DPHY_ANA3_EN_LDOC BIT(25)
71*4882a593Smuzhiyun #define SUN6I_DPHY_ANA3_EN_LDOD BIT(24)
72*4882a593Smuzhiyun #define SUN6I_DPHY_ANA3_EN_LDOR BIT(18)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define SUN6I_DPHY_ANA4_REG 0x5c
75*4882a593Smuzhiyun #define SUN6I_DPHY_ANA4_REG_DMPLVC BIT(24)
76*4882a593Smuzhiyun #define SUN6I_DPHY_ANA4_REG_DMPLVD(n) (((n) & 0xf) << 20)
77*4882a593Smuzhiyun #define SUN6I_DPHY_ANA4_REG_CKDV(n) (((n) & 0x1f) << 12)
78*4882a593Smuzhiyun #define SUN6I_DPHY_ANA4_REG_TMSC(n) (((n) & 3) << 10)
79*4882a593Smuzhiyun #define SUN6I_DPHY_ANA4_REG_TMSD(n) (((n) & 3) << 8)
80*4882a593Smuzhiyun #define SUN6I_DPHY_ANA4_REG_TXDNSC(n) (((n) & 3) << 6)
81*4882a593Smuzhiyun #define SUN6I_DPHY_ANA4_REG_TXDNSD(n) (((n) & 3) << 4)
82*4882a593Smuzhiyun #define SUN6I_DPHY_ANA4_REG_TXPUSC(n) (((n) & 3) << 2)
83*4882a593Smuzhiyun #define SUN6I_DPHY_ANA4_REG_TXPUSD(n) ((n) & 3)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define SUN6I_DPHY_DBG5_REG 0xf4
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct sun6i_dphy {
88*4882a593Smuzhiyun struct clk *bus_clk;
89*4882a593Smuzhiyun struct clk *mod_clk;
90*4882a593Smuzhiyun struct regmap *regs;
91*4882a593Smuzhiyun struct reset_control *reset;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun struct phy *phy;
94*4882a593Smuzhiyun struct phy_configure_opts_mipi_dphy config;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
sun6i_dphy_init(struct phy * phy)97*4882a593Smuzhiyun static int sun6i_dphy_init(struct phy *phy)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct sun6i_dphy *dphy = phy_get_drvdata(phy);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun reset_control_deassert(dphy->reset);
102*4882a593Smuzhiyun clk_prepare_enable(dphy->mod_clk);
103*4882a593Smuzhiyun clk_set_rate_exclusive(dphy->mod_clk, 150000000);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return 0;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
sun6i_dphy_configure(struct phy * phy,union phy_configure_opts * opts)108*4882a593Smuzhiyun static int sun6i_dphy_configure(struct phy *phy, union phy_configure_opts *opts)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct sun6i_dphy *dphy = phy_get_drvdata(phy);
111*4882a593Smuzhiyun int ret;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun ret = phy_mipi_dphy_config_validate(&opts->mipi_dphy);
114*4882a593Smuzhiyun if (ret)
115*4882a593Smuzhiyun return ret;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun memcpy(&dphy->config, opts, sizeof(dphy->config));
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
sun6i_dphy_power_on(struct phy * phy)122*4882a593Smuzhiyun static int sun6i_dphy_power_on(struct phy *phy)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct sun6i_dphy *dphy = phy_get_drvdata(phy);
125*4882a593Smuzhiyun u8 lanes_mask = GENMASK(dphy->config.lanes - 1, 0);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun regmap_write(dphy->regs, SUN6I_DPHY_TX_CTL_REG,
128*4882a593Smuzhiyun SUN6I_DPHY_TX_CTL_HS_TX_CLK_CONT);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun regmap_write(dphy->regs, SUN6I_DPHY_TX_TIME0_REG,
131*4882a593Smuzhiyun SUN6I_DPHY_TX_TIME0_LP_CLK_DIV(14) |
132*4882a593Smuzhiyun SUN6I_DPHY_TX_TIME0_HS_PREPARE(6) |
133*4882a593Smuzhiyun SUN6I_DPHY_TX_TIME0_HS_TRAIL(10));
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun regmap_write(dphy->regs, SUN6I_DPHY_TX_TIME1_REG,
136*4882a593Smuzhiyun SUN6I_DPHY_TX_TIME1_CLK_PREPARE(7) |
137*4882a593Smuzhiyun SUN6I_DPHY_TX_TIME1_CLK_ZERO(50) |
138*4882a593Smuzhiyun SUN6I_DPHY_TX_TIME1_CLK_PRE(3) |
139*4882a593Smuzhiyun SUN6I_DPHY_TX_TIME1_CLK_POST(10));
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun regmap_write(dphy->regs, SUN6I_DPHY_TX_TIME2_REG,
142*4882a593Smuzhiyun SUN6I_DPHY_TX_TIME2_CLK_TRAIL(30));
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun regmap_write(dphy->regs, SUN6I_DPHY_TX_TIME3_REG, 0);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun regmap_write(dphy->regs, SUN6I_DPHY_TX_TIME4_REG,
147*4882a593Smuzhiyun SUN6I_DPHY_TX_TIME4_HS_TX_ANA0(3) |
148*4882a593Smuzhiyun SUN6I_DPHY_TX_TIME4_HS_TX_ANA1(3));
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun regmap_write(dphy->regs, SUN6I_DPHY_GCTL_REG,
151*4882a593Smuzhiyun SUN6I_DPHY_GCTL_LANE_NUM(dphy->config.lanes) |
152*4882a593Smuzhiyun SUN6I_DPHY_GCTL_EN);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun regmap_write(dphy->regs, SUN6I_DPHY_ANA0_REG,
155*4882a593Smuzhiyun SUN6I_DPHY_ANA0_REG_PWS |
156*4882a593Smuzhiyun SUN6I_DPHY_ANA0_REG_DMPC |
157*4882a593Smuzhiyun SUN6I_DPHY_ANA0_REG_SLV(7) |
158*4882a593Smuzhiyun SUN6I_DPHY_ANA0_REG_DMPD(lanes_mask) |
159*4882a593Smuzhiyun SUN6I_DPHY_ANA0_REG_DEN(lanes_mask));
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun regmap_write(dphy->regs, SUN6I_DPHY_ANA1_REG,
162*4882a593Smuzhiyun SUN6I_DPHY_ANA1_REG_CSMPS(1) |
163*4882a593Smuzhiyun SUN6I_DPHY_ANA1_REG_SVTT(7));
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun regmap_write(dphy->regs, SUN6I_DPHY_ANA4_REG,
166*4882a593Smuzhiyun SUN6I_DPHY_ANA4_REG_CKDV(1) |
167*4882a593Smuzhiyun SUN6I_DPHY_ANA4_REG_TMSC(1) |
168*4882a593Smuzhiyun SUN6I_DPHY_ANA4_REG_TMSD(1) |
169*4882a593Smuzhiyun SUN6I_DPHY_ANA4_REG_TXDNSC(1) |
170*4882a593Smuzhiyun SUN6I_DPHY_ANA4_REG_TXDNSD(1) |
171*4882a593Smuzhiyun SUN6I_DPHY_ANA4_REG_TXPUSC(1) |
172*4882a593Smuzhiyun SUN6I_DPHY_ANA4_REG_TXPUSD(1) |
173*4882a593Smuzhiyun SUN6I_DPHY_ANA4_REG_DMPLVC |
174*4882a593Smuzhiyun SUN6I_DPHY_ANA4_REG_DMPLVD(lanes_mask));
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun regmap_write(dphy->regs, SUN6I_DPHY_ANA2_REG,
177*4882a593Smuzhiyun SUN6I_DPHY_ANA2_REG_ENIB);
178*4882a593Smuzhiyun udelay(5);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun regmap_write(dphy->regs, SUN6I_DPHY_ANA3_REG,
181*4882a593Smuzhiyun SUN6I_DPHY_ANA3_EN_LDOR |
182*4882a593Smuzhiyun SUN6I_DPHY_ANA3_EN_LDOC |
183*4882a593Smuzhiyun SUN6I_DPHY_ANA3_EN_LDOD);
184*4882a593Smuzhiyun udelay(1);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun regmap_update_bits(dphy->regs, SUN6I_DPHY_ANA3_REG,
187*4882a593Smuzhiyun SUN6I_DPHY_ANA3_EN_VTTC |
188*4882a593Smuzhiyun SUN6I_DPHY_ANA3_EN_VTTD_MASK,
189*4882a593Smuzhiyun SUN6I_DPHY_ANA3_EN_VTTC |
190*4882a593Smuzhiyun SUN6I_DPHY_ANA3_EN_VTTD(lanes_mask));
191*4882a593Smuzhiyun udelay(1);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun regmap_update_bits(dphy->regs, SUN6I_DPHY_ANA3_REG,
194*4882a593Smuzhiyun SUN6I_DPHY_ANA3_EN_DIV,
195*4882a593Smuzhiyun SUN6I_DPHY_ANA3_EN_DIV);
196*4882a593Smuzhiyun udelay(1);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun regmap_update_bits(dphy->regs, SUN6I_DPHY_ANA2_REG,
199*4882a593Smuzhiyun SUN6I_DPHY_ANA2_EN_CK_CPU,
200*4882a593Smuzhiyun SUN6I_DPHY_ANA2_EN_CK_CPU);
201*4882a593Smuzhiyun udelay(1);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun regmap_update_bits(dphy->regs, SUN6I_DPHY_ANA1_REG,
204*4882a593Smuzhiyun SUN6I_DPHY_ANA1_REG_VTTMODE,
205*4882a593Smuzhiyun SUN6I_DPHY_ANA1_REG_VTTMODE);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun regmap_update_bits(dphy->regs, SUN6I_DPHY_ANA2_REG,
208*4882a593Smuzhiyun SUN6I_DPHY_ANA2_EN_P2S_CPU_MASK,
209*4882a593Smuzhiyun SUN6I_DPHY_ANA2_EN_P2S_CPU(lanes_mask));
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
sun6i_dphy_power_off(struct phy * phy)214*4882a593Smuzhiyun static int sun6i_dphy_power_off(struct phy *phy)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun struct sun6i_dphy *dphy = phy_get_drvdata(phy);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun regmap_update_bits(dphy->regs, SUN6I_DPHY_ANA1_REG,
219*4882a593Smuzhiyun SUN6I_DPHY_ANA1_REG_VTTMODE, 0);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return 0;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
sun6i_dphy_exit(struct phy * phy)224*4882a593Smuzhiyun static int sun6i_dphy_exit(struct phy *phy)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct sun6i_dphy *dphy = phy_get_drvdata(phy);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun clk_rate_exclusive_put(dphy->mod_clk);
229*4882a593Smuzhiyun clk_disable_unprepare(dphy->mod_clk);
230*4882a593Smuzhiyun reset_control_assert(dphy->reset);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static const struct phy_ops sun6i_dphy_ops = {
237*4882a593Smuzhiyun .configure = sun6i_dphy_configure,
238*4882a593Smuzhiyun .power_on = sun6i_dphy_power_on,
239*4882a593Smuzhiyun .power_off = sun6i_dphy_power_off,
240*4882a593Smuzhiyun .init = sun6i_dphy_init,
241*4882a593Smuzhiyun .exit = sun6i_dphy_exit,
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static const struct regmap_config sun6i_dphy_regmap_config = {
245*4882a593Smuzhiyun .reg_bits = 32,
246*4882a593Smuzhiyun .val_bits = 32,
247*4882a593Smuzhiyun .reg_stride = 4,
248*4882a593Smuzhiyun .max_register = SUN6I_DPHY_DBG5_REG,
249*4882a593Smuzhiyun .name = "mipi-dphy",
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
sun6i_dphy_probe(struct platform_device * pdev)252*4882a593Smuzhiyun static int sun6i_dphy_probe(struct platform_device *pdev)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct phy_provider *phy_provider;
255*4882a593Smuzhiyun struct sun6i_dphy *dphy;
256*4882a593Smuzhiyun struct resource *res;
257*4882a593Smuzhiyun void __iomem *regs;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun dphy = devm_kzalloc(&pdev->dev, sizeof(*dphy), GFP_KERNEL);
260*4882a593Smuzhiyun if (!dphy)
261*4882a593Smuzhiyun return -ENOMEM;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
264*4882a593Smuzhiyun regs = devm_ioremap_resource(&pdev->dev, res);
265*4882a593Smuzhiyun if (IS_ERR(regs)) {
266*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't map the DPHY encoder registers\n");
267*4882a593Smuzhiyun return PTR_ERR(regs);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun dphy->regs = devm_regmap_init_mmio_clk(&pdev->dev, "bus",
271*4882a593Smuzhiyun regs, &sun6i_dphy_regmap_config);
272*4882a593Smuzhiyun if (IS_ERR(dphy->regs)) {
273*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't create the DPHY encoder regmap\n");
274*4882a593Smuzhiyun return PTR_ERR(dphy->regs);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun dphy->reset = devm_reset_control_get_shared(&pdev->dev, NULL);
278*4882a593Smuzhiyun if (IS_ERR(dphy->reset)) {
279*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't get our reset line\n");
280*4882a593Smuzhiyun return PTR_ERR(dphy->reset);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun dphy->mod_clk = devm_clk_get(&pdev->dev, "mod");
284*4882a593Smuzhiyun if (IS_ERR(dphy->mod_clk)) {
285*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't get the DPHY mod clock\n");
286*4882a593Smuzhiyun return PTR_ERR(dphy->mod_clk);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun dphy->phy = devm_phy_create(&pdev->dev, NULL, &sun6i_dphy_ops);
290*4882a593Smuzhiyun if (IS_ERR(dphy->phy)) {
291*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to create PHY\n");
292*4882a593Smuzhiyun return PTR_ERR(dphy->phy);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun phy_set_drvdata(dphy->phy, dphy);
296*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(&pdev->dev, of_phy_simple_xlate);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(phy_provider);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static const struct of_device_id sun6i_dphy_of_table[] = {
302*4882a593Smuzhiyun { .compatible = "allwinner,sun6i-a31-mipi-dphy" },
303*4882a593Smuzhiyun { }
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun6i_dphy_of_table);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static struct platform_driver sun6i_dphy_platform_driver = {
308*4882a593Smuzhiyun .probe = sun6i_dphy_probe,
309*4882a593Smuzhiyun .driver = {
310*4882a593Smuzhiyun .name = "sun6i-mipi-dphy",
311*4882a593Smuzhiyun .of_match_table = sun6i_dphy_of_table,
312*4882a593Smuzhiyun },
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun module_platform_driver(sun6i_dphy_platform_driver);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun MODULE_AUTHOR("Maxime Ripard <maxime.ripard@bootlin>");
317*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner A31 MIPI D-PHY Driver");
318*4882a593Smuzhiyun MODULE_LICENSE("GPL");
319