1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Allwinner sun4i USB phy driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014-2015 Hans de Goede <hdegoede@redhat.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on code from
8*4882a593Smuzhiyun * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Modelled after: Samsung S5P/Exynos SoC series MIPI CSIS/DSIM DPHY driver
11*4882a593Smuzhiyun * Copyright (C) 2013 Samsung Electronics Co., Ltd.
12*4882a593Smuzhiyun * Author: Sylwester Nawrocki <s.nawrocki@samsung.com>
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/extcon-provider.h>
19*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/kernel.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <linux/mutex.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun #include <linux/of_address.h>
27*4882a593Smuzhiyun #include <linux/of_device.h>
28*4882a593Smuzhiyun #include <linux/of_gpio.h>
29*4882a593Smuzhiyun #include <linux/phy/phy.h>
30*4882a593Smuzhiyun #include <linux/phy/phy-sun4i-usb.h>
31*4882a593Smuzhiyun #include <linux/platform_device.h>
32*4882a593Smuzhiyun #include <linux/power_supply.h>
33*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
34*4882a593Smuzhiyun #include <linux/reset.h>
35*4882a593Smuzhiyun #include <linux/spinlock.h>
36*4882a593Smuzhiyun #include <linux/usb/of.h>
37*4882a593Smuzhiyun #include <linux/workqueue.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define REG_ISCR 0x00
40*4882a593Smuzhiyun #define REG_PHYCTL_A10 0x04
41*4882a593Smuzhiyun #define REG_PHYBIST 0x08
42*4882a593Smuzhiyun #define REG_PHYTUNE 0x0c
43*4882a593Smuzhiyun #define REG_PHYCTL_A33 0x10
44*4882a593Smuzhiyun #define REG_PHY_OTGCTL 0x20
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define REG_PMU_UNK1 0x10
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define PHYCTL_DATA BIT(7)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define OTGCTL_ROUTE_MUSB BIT(0)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define SUNXI_AHB_ICHR8_EN BIT(10)
53*4882a593Smuzhiyun #define SUNXI_AHB_INCR4_BURST_EN BIT(9)
54*4882a593Smuzhiyun #define SUNXI_AHB_INCRX_ALIGN_EN BIT(8)
55*4882a593Smuzhiyun #define SUNXI_ULPI_BYPASS_EN BIT(0)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* ISCR, Interface Status and Control bits */
58*4882a593Smuzhiyun #define ISCR_ID_PULLUP_EN (1 << 17)
59*4882a593Smuzhiyun #define ISCR_DPDM_PULLUP_EN (1 << 16)
60*4882a593Smuzhiyun /* sunxi has the phy id/vbus pins not connected, so we use the force bits */
61*4882a593Smuzhiyun #define ISCR_FORCE_ID_MASK (3 << 14)
62*4882a593Smuzhiyun #define ISCR_FORCE_ID_LOW (2 << 14)
63*4882a593Smuzhiyun #define ISCR_FORCE_ID_HIGH (3 << 14)
64*4882a593Smuzhiyun #define ISCR_FORCE_VBUS_MASK (3 << 12)
65*4882a593Smuzhiyun #define ISCR_FORCE_VBUS_LOW (2 << 12)
66*4882a593Smuzhiyun #define ISCR_FORCE_VBUS_HIGH (3 << 12)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Common Control Bits for Both PHYs */
69*4882a593Smuzhiyun #define PHY_PLL_BW 0x03
70*4882a593Smuzhiyun #define PHY_RES45_CAL_EN 0x0c
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Private Control Bits for Each PHY */
73*4882a593Smuzhiyun #define PHY_TX_AMPLITUDE_TUNE 0x20
74*4882a593Smuzhiyun #define PHY_TX_SLEWRATE_TUNE 0x22
75*4882a593Smuzhiyun #define PHY_VBUSVALID_TH_SEL 0x25
76*4882a593Smuzhiyun #define PHY_PULLUP_RES_SEL 0x27
77*4882a593Smuzhiyun #define PHY_OTG_FUNC_EN 0x28
78*4882a593Smuzhiyun #define PHY_VBUS_DET_EN 0x29
79*4882a593Smuzhiyun #define PHY_DISCON_TH_SEL 0x2a
80*4882a593Smuzhiyun #define PHY_SQUELCH_DETECT 0x3c
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* A83T specific control bits for PHY0 */
83*4882a593Smuzhiyun #define PHY_CTL_VBUSVLDEXT BIT(5)
84*4882a593Smuzhiyun #define PHY_CTL_SIDDQ BIT(3)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* A83T specific control bits for PHY2 HSIC */
87*4882a593Smuzhiyun #define SUNXI_EHCI_HS_FORCE BIT(20)
88*4882a593Smuzhiyun #define SUNXI_HSIC_CONNECT_DET BIT(17)
89*4882a593Smuzhiyun #define SUNXI_HSIC_CONNECT_INT BIT(16)
90*4882a593Smuzhiyun #define SUNXI_HSIC BIT(1)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define MAX_PHYS 4
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun * Note do not raise the debounce time, we must report Vusb high within 100ms
96*4882a593Smuzhiyun * otherwise we get Vbus errors
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun #define DEBOUNCE_TIME msecs_to_jiffies(50)
99*4882a593Smuzhiyun #define POLL_TIME msecs_to_jiffies(250)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun enum sun4i_usb_phy_type {
102*4882a593Smuzhiyun sun4i_a10_phy,
103*4882a593Smuzhiyun sun6i_a31_phy,
104*4882a593Smuzhiyun sun8i_a33_phy,
105*4882a593Smuzhiyun sun8i_a83t_phy,
106*4882a593Smuzhiyun sun8i_h3_phy,
107*4882a593Smuzhiyun sun8i_r40_phy,
108*4882a593Smuzhiyun sun8i_v3s_phy,
109*4882a593Smuzhiyun sun50i_a64_phy,
110*4882a593Smuzhiyun sun50i_h6_phy,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun struct sun4i_usb_phy_cfg {
114*4882a593Smuzhiyun int num_phys;
115*4882a593Smuzhiyun int hsic_index;
116*4882a593Smuzhiyun enum sun4i_usb_phy_type type;
117*4882a593Smuzhiyun u32 disc_thresh;
118*4882a593Smuzhiyun u8 phyctl_offset;
119*4882a593Smuzhiyun bool dedicated_clocks;
120*4882a593Smuzhiyun bool enable_pmu_unk1;
121*4882a593Smuzhiyun bool phy0_dual_route;
122*4882a593Smuzhiyun int missing_phys;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun struct sun4i_usb_phy_data {
126*4882a593Smuzhiyun void __iomem *base;
127*4882a593Smuzhiyun const struct sun4i_usb_phy_cfg *cfg;
128*4882a593Smuzhiyun enum usb_dr_mode dr_mode;
129*4882a593Smuzhiyun spinlock_t reg_lock; /* guard access to phyctl reg */
130*4882a593Smuzhiyun struct sun4i_usb_phy {
131*4882a593Smuzhiyun struct phy *phy;
132*4882a593Smuzhiyun void __iomem *pmu;
133*4882a593Smuzhiyun struct regulator *vbus;
134*4882a593Smuzhiyun struct reset_control *reset;
135*4882a593Smuzhiyun struct clk *clk;
136*4882a593Smuzhiyun struct clk *clk2;
137*4882a593Smuzhiyun bool regulator_on;
138*4882a593Smuzhiyun int index;
139*4882a593Smuzhiyun } phys[MAX_PHYS];
140*4882a593Smuzhiyun /* phy0 / otg related variables */
141*4882a593Smuzhiyun struct extcon_dev *extcon;
142*4882a593Smuzhiyun bool phy0_init;
143*4882a593Smuzhiyun struct gpio_desc *id_det_gpio;
144*4882a593Smuzhiyun struct gpio_desc *vbus_det_gpio;
145*4882a593Smuzhiyun struct power_supply *vbus_power_supply;
146*4882a593Smuzhiyun struct notifier_block vbus_power_nb;
147*4882a593Smuzhiyun bool vbus_power_nb_registered;
148*4882a593Smuzhiyun bool force_session_end;
149*4882a593Smuzhiyun int id_det_irq;
150*4882a593Smuzhiyun int vbus_det_irq;
151*4882a593Smuzhiyun int id_det;
152*4882a593Smuzhiyun int vbus_det;
153*4882a593Smuzhiyun struct delayed_work detect;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define to_sun4i_usb_phy_data(phy) \
157*4882a593Smuzhiyun container_of((phy), struct sun4i_usb_phy_data, phys[(phy)->index])
158*4882a593Smuzhiyun
sun4i_usb_phy0_update_iscr(struct phy * _phy,u32 clr,u32 set)159*4882a593Smuzhiyun static void sun4i_usb_phy0_update_iscr(struct phy *_phy, u32 clr, u32 set)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct sun4i_usb_phy *phy = phy_get_drvdata(_phy);
162*4882a593Smuzhiyun struct sun4i_usb_phy_data *data = to_sun4i_usb_phy_data(phy);
163*4882a593Smuzhiyun u32 iscr;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun iscr = readl(data->base + REG_ISCR);
166*4882a593Smuzhiyun iscr &= ~clr;
167*4882a593Smuzhiyun iscr |= set;
168*4882a593Smuzhiyun writel(iscr, data->base + REG_ISCR);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
sun4i_usb_phy0_set_id_detect(struct phy * phy,u32 val)171*4882a593Smuzhiyun static void sun4i_usb_phy0_set_id_detect(struct phy *phy, u32 val)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun if (val)
174*4882a593Smuzhiyun val = ISCR_FORCE_ID_HIGH;
175*4882a593Smuzhiyun else
176*4882a593Smuzhiyun val = ISCR_FORCE_ID_LOW;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun sun4i_usb_phy0_update_iscr(phy, ISCR_FORCE_ID_MASK, val);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
sun4i_usb_phy0_set_vbus_detect(struct phy * phy,u32 val)181*4882a593Smuzhiyun static void sun4i_usb_phy0_set_vbus_detect(struct phy *phy, u32 val)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun if (val)
184*4882a593Smuzhiyun val = ISCR_FORCE_VBUS_HIGH;
185*4882a593Smuzhiyun else
186*4882a593Smuzhiyun val = ISCR_FORCE_VBUS_LOW;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun sun4i_usb_phy0_update_iscr(phy, ISCR_FORCE_VBUS_MASK, val);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
sun4i_usb_phy_write(struct sun4i_usb_phy * phy,u32 addr,u32 data,int len)191*4882a593Smuzhiyun static void sun4i_usb_phy_write(struct sun4i_usb_phy *phy, u32 addr, u32 data,
192*4882a593Smuzhiyun int len)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct sun4i_usb_phy_data *phy_data = to_sun4i_usb_phy_data(phy);
195*4882a593Smuzhiyun u32 temp, usbc_bit = BIT(phy->index * 2);
196*4882a593Smuzhiyun void __iomem *phyctl = phy_data->base + phy_data->cfg->phyctl_offset;
197*4882a593Smuzhiyun unsigned long flags;
198*4882a593Smuzhiyun int i;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun spin_lock_irqsave(&phy_data->reg_lock, flags);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (phy_data->cfg->phyctl_offset == REG_PHYCTL_A33) {
203*4882a593Smuzhiyun /* SoCs newer than A33 need us to set phyctl to 0 explicitly */
204*4882a593Smuzhiyun writel(0, phyctl);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun for (i = 0; i < len; i++) {
208*4882a593Smuzhiyun temp = readl(phyctl);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* clear the address portion */
211*4882a593Smuzhiyun temp &= ~(0xff << 8);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* set the address */
214*4882a593Smuzhiyun temp |= ((addr + i) << 8);
215*4882a593Smuzhiyun writel(temp, phyctl);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* set the data bit and clear usbc bit*/
218*4882a593Smuzhiyun temp = readb(phyctl);
219*4882a593Smuzhiyun if (data & 0x1)
220*4882a593Smuzhiyun temp |= PHYCTL_DATA;
221*4882a593Smuzhiyun else
222*4882a593Smuzhiyun temp &= ~PHYCTL_DATA;
223*4882a593Smuzhiyun temp &= ~usbc_bit;
224*4882a593Smuzhiyun writeb(temp, phyctl);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* pulse usbc_bit */
227*4882a593Smuzhiyun temp = readb(phyctl);
228*4882a593Smuzhiyun temp |= usbc_bit;
229*4882a593Smuzhiyun writeb(temp, phyctl);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun temp = readb(phyctl);
232*4882a593Smuzhiyun temp &= ~usbc_bit;
233*4882a593Smuzhiyun writeb(temp, phyctl);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun data >>= 1;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun spin_unlock_irqrestore(&phy_data->reg_lock, flags);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
sun4i_usb_phy_passby(struct sun4i_usb_phy * phy,int enable)241*4882a593Smuzhiyun static void sun4i_usb_phy_passby(struct sun4i_usb_phy *phy, int enable)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct sun4i_usb_phy_data *phy_data = to_sun4i_usb_phy_data(phy);
244*4882a593Smuzhiyun u32 bits, reg_value;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (!phy->pmu)
247*4882a593Smuzhiyun return;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun bits = SUNXI_AHB_ICHR8_EN | SUNXI_AHB_INCR4_BURST_EN |
250*4882a593Smuzhiyun SUNXI_AHB_INCRX_ALIGN_EN | SUNXI_ULPI_BYPASS_EN;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* A83T USB2 is HSIC */
253*4882a593Smuzhiyun if (phy_data->cfg->type == sun8i_a83t_phy && phy->index == 2)
254*4882a593Smuzhiyun bits |= SUNXI_EHCI_HS_FORCE | SUNXI_HSIC_CONNECT_INT |
255*4882a593Smuzhiyun SUNXI_HSIC;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun reg_value = readl(phy->pmu);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (enable)
260*4882a593Smuzhiyun reg_value |= bits;
261*4882a593Smuzhiyun else
262*4882a593Smuzhiyun reg_value &= ~bits;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun writel(reg_value, phy->pmu);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
sun4i_usb_phy_init(struct phy * _phy)267*4882a593Smuzhiyun static int sun4i_usb_phy_init(struct phy *_phy)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct sun4i_usb_phy *phy = phy_get_drvdata(_phy);
270*4882a593Smuzhiyun struct sun4i_usb_phy_data *data = to_sun4i_usb_phy_data(phy);
271*4882a593Smuzhiyun int ret;
272*4882a593Smuzhiyun u32 val;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun ret = clk_prepare_enable(phy->clk);
275*4882a593Smuzhiyun if (ret)
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun ret = clk_prepare_enable(phy->clk2);
279*4882a593Smuzhiyun if (ret) {
280*4882a593Smuzhiyun clk_disable_unprepare(phy->clk);
281*4882a593Smuzhiyun return ret;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun ret = reset_control_deassert(phy->reset);
285*4882a593Smuzhiyun if (ret) {
286*4882a593Smuzhiyun clk_disable_unprepare(phy->clk2);
287*4882a593Smuzhiyun clk_disable_unprepare(phy->clk);
288*4882a593Smuzhiyun return ret;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (data->cfg->type == sun8i_a83t_phy ||
292*4882a593Smuzhiyun data->cfg->type == sun50i_h6_phy) {
293*4882a593Smuzhiyun if (phy->index == 0) {
294*4882a593Smuzhiyun val = readl(data->base + data->cfg->phyctl_offset);
295*4882a593Smuzhiyun val |= PHY_CTL_VBUSVLDEXT;
296*4882a593Smuzhiyun val &= ~PHY_CTL_SIDDQ;
297*4882a593Smuzhiyun writel(val, data->base + data->cfg->phyctl_offset);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun } else {
300*4882a593Smuzhiyun if (phy->pmu && data->cfg->enable_pmu_unk1) {
301*4882a593Smuzhiyun val = readl(phy->pmu + REG_PMU_UNK1);
302*4882a593Smuzhiyun writel(val & ~2, phy->pmu + REG_PMU_UNK1);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Enable USB 45 Ohm resistor calibration */
306*4882a593Smuzhiyun if (phy->index == 0)
307*4882a593Smuzhiyun sun4i_usb_phy_write(phy, PHY_RES45_CAL_EN, 0x01, 1);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* Adjust PHY's magnitude and rate */
310*4882a593Smuzhiyun sun4i_usb_phy_write(phy, PHY_TX_AMPLITUDE_TUNE, 0x14, 5);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* Disconnect threshold adjustment */
313*4882a593Smuzhiyun sun4i_usb_phy_write(phy, PHY_DISCON_TH_SEL,
314*4882a593Smuzhiyun data->cfg->disc_thresh, 2);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun sun4i_usb_phy_passby(phy, 1);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (phy->index == 0) {
320*4882a593Smuzhiyun data->phy0_init = true;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* Enable pull-ups */
323*4882a593Smuzhiyun sun4i_usb_phy0_update_iscr(_phy, 0, ISCR_DPDM_PULLUP_EN);
324*4882a593Smuzhiyun sun4i_usb_phy0_update_iscr(_phy, 0, ISCR_ID_PULLUP_EN);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* Force ISCR and cable state updates */
327*4882a593Smuzhiyun data->id_det = -1;
328*4882a593Smuzhiyun data->vbus_det = -1;
329*4882a593Smuzhiyun queue_delayed_work(system_wq, &data->detect, 0);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
sun4i_usb_phy_exit(struct phy * _phy)335*4882a593Smuzhiyun static int sun4i_usb_phy_exit(struct phy *_phy)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun struct sun4i_usb_phy *phy = phy_get_drvdata(_phy);
338*4882a593Smuzhiyun struct sun4i_usb_phy_data *data = to_sun4i_usb_phy_data(phy);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (phy->index == 0) {
341*4882a593Smuzhiyun if (data->cfg->type == sun8i_a83t_phy ||
342*4882a593Smuzhiyun data->cfg->type == sun50i_h6_phy) {
343*4882a593Smuzhiyun void __iomem *phyctl = data->base +
344*4882a593Smuzhiyun data->cfg->phyctl_offset;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun writel(readl(phyctl) | PHY_CTL_SIDDQ, phyctl);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* Disable pull-ups */
350*4882a593Smuzhiyun sun4i_usb_phy0_update_iscr(_phy, ISCR_DPDM_PULLUP_EN, 0);
351*4882a593Smuzhiyun sun4i_usb_phy0_update_iscr(_phy, ISCR_ID_PULLUP_EN, 0);
352*4882a593Smuzhiyun data->phy0_init = false;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun sun4i_usb_phy_passby(phy, 0);
356*4882a593Smuzhiyun reset_control_assert(phy->reset);
357*4882a593Smuzhiyun clk_disable_unprepare(phy->clk2);
358*4882a593Smuzhiyun clk_disable_unprepare(phy->clk);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
sun4i_usb_phy0_get_id_det(struct sun4i_usb_phy_data * data)363*4882a593Smuzhiyun static int sun4i_usb_phy0_get_id_det(struct sun4i_usb_phy_data *data)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun switch (data->dr_mode) {
366*4882a593Smuzhiyun case USB_DR_MODE_OTG:
367*4882a593Smuzhiyun if (data->id_det_gpio)
368*4882a593Smuzhiyun return gpiod_get_value_cansleep(data->id_det_gpio);
369*4882a593Smuzhiyun else
370*4882a593Smuzhiyun return 1; /* Fallback to peripheral mode */
371*4882a593Smuzhiyun case USB_DR_MODE_HOST:
372*4882a593Smuzhiyun return 0;
373*4882a593Smuzhiyun case USB_DR_MODE_PERIPHERAL:
374*4882a593Smuzhiyun default:
375*4882a593Smuzhiyun return 1;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
sun4i_usb_phy0_get_vbus_det(struct sun4i_usb_phy_data * data)379*4882a593Smuzhiyun static int sun4i_usb_phy0_get_vbus_det(struct sun4i_usb_phy_data *data)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun if (data->vbus_det_gpio)
382*4882a593Smuzhiyun return gpiod_get_value_cansleep(data->vbus_det_gpio);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (data->vbus_power_supply) {
385*4882a593Smuzhiyun union power_supply_propval val;
386*4882a593Smuzhiyun int r;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun r = power_supply_get_property(data->vbus_power_supply,
389*4882a593Smuzhiyun POWER_SUPPLY_PROP_PRESENT, &val);
390*4882a593Smuzhiyun if (r == 0)
391*4882a593Smuzhiyun return val.intval;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* Fallback: report vbus as high */
395*4882a593Smuzhiyun return 1;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
sun4i_usb_phy0_have_vbus_det(struct sun4i_usb_phy_data * data)398*4882a593Smuzhiyun static bool sun4i_usb_phy0_have_vbus_det(struct sun4i_usb_phy_data *data)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun return data->vbus_det_gpio || data->vbus_power_supply;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
sun4i_usb_phy0_poll(struct sun4i_usb_phy_data * data)403*4882a593Smuzhiyun static bool sun4i_usb_phy0_poll(struct sun4i_usb_phy_data *data)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun if ((data->id_det_gpio && data->id_det_irq <= 0) ||
406*4882a593Smuzhiyun (data->vbus_det_gpio && data->vbus_det_irq <= 0))
407*4882a593Smuzhiyun return true;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /*
410*4882a593Smuzhiyun * The A31/A23/A33 companion pmics (AXP221/AXP223) do not
411*4882a593Smuzhiyun * generate vbus change interrupts when the board is driving
412*4882a593Smuzhiyun * vbus using the N_VBUSEN pin on the pmic, so we must poll
413*4882a593Smuzhiyun * when using the pmic for vbus-det _and_ we're driving vbus.
414*4882a593Smuzhiyun */
415*4882a593Smuzhiyun if ((data->cfg->type == sun6i_a31_phy ||
416*4882a593Smuzhiyun data->cfg->type == sun8i_a33_phy) &&
417*4882a593Smuzhiyun data->vbus_power_supply && data->phys[0].regulator_on)
418*4882a593Smuzhiyun return true;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return false;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
sun4i_usb_phy_power_on(struct phy * _phy)423*4882a593Smuzhiyun static int sun4i_usb_phy_power_on(struct phy *_phy)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun struct sun4i_usb_phy *phy = phy_get_drvdata(_phy);
426*4882a593Smuzhiyun struct sun4i_usb_phy_data *data = to_sun4i_usb_phy_data(phy);
427*4882a593Smuzhiyun int ret;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (!phy->vbus || phy->regulator_on)
430*4882a593Smuzhiyun return 0;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* For phy0 only turn on Vbus if we don't have an ext. Vbus */
433*4882a593Smuzhiyun if (phy->index == 0 && sun4i_usb_phy0_have_vbus_det(data) &&
434*4882a593Smuzhiyun data->vbus_det) {
435*4882a593Smuzhiyun dev_warn(&_phy->dev, "External vbus detected, not enabling our own vbus\n");
436*4882a593Smuzhiyun return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun ret = regulator_enable(phy->vbus);
440*4882a593Smuzhiyun if (ret)
441*4882a593Smuzhiyun return ret;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun phy->regulator_on = true;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* We must report Vbus high within OTG_TIME_A_WAIT_VRISE msec. */
446*4882a593Smuzhiyun if (phy->index == 0 && sun4i_usb_phy0_poll(data))
447*4882a593Smuzhiyun mod_delayed_work(system_wq, &data->detect, DEBOUNCE_TIME);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
sun4i_usb_phy_power_off(struct phy * _phy)452*4882a593Smuzhiyun static int sun4i_usb_phy_power_off(struct phy *_phy)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct sun4i_usb_phy *phy = phy_get_drvdata(_phy);
455*4882a593Smuzhiyun struct sun4i_usb_phy_data *data = to_sun4i_usb_phy_data(phy);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (!phy->vbus || !phy->regulator_on)
458*4882a593Smuzhiyun return 0;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun regulator_disable(phy->vbus);
461*4882a593Smuzhiyun phy->regulator_on = false;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /*
464*4882a593Smuzhiyun * phy0 vbus typically slowly discharges, sometimes this causes the
465*4882a593Smuzhiyun * Vbus gpio to not trigger an edge irq on Vbus off, so force a rescan.
466*4882a593Smuzhiyun */
467*4882a593Smuzhiyun if (phy->index == 0 && !sun4i_usb_phy0_poll(data))
468*4882a593Smuzhiyun mod_delayed_work(system_wq, &data->detect, POLL_TIME);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return 0;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
sun4i_usb_phy_set_mode(struct phy * _phy,enum phy_mode mode,int submode)473*4882a593Smuzhiyun static int sun4i_usb_phy_set_mode(struct phy *_phy,
474*4882a593Smuzhiyun enum phy_mode mode, int submode)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct sun4i_usb_phy *phy = phy_get_drvdata(_phy);
477*4882a593Smuzhiyun struct sun4i_usb_phy_data *data = to_sun4i_usb_phy_data(phy);
478*4882a593Smuzhiyun int new_mode;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (phy->index != 0) {
481*4882a593Smuzhiyun if (mode == PHY_MODE_USB_HOST)
482*4882a593Smuzhiyun return 0;
483*4882a593Smuzhiyun return -EINVAL;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun switch (mode) {
487*4882a593Smuzhiyun case PHY_MODE_USB_HOST:
488*4882a593Smuzhiyun new_mode = USB_DR_MODE_HOST;
489*4882a593Smuzhiyun break;
490*4882a593Smuzhiyun case PHY_MODE_USB_DEVICE:
491*4882a593Smuzhiyun new_mode = USB_DR_MODE_PERIPHERAL;
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun case PHY_MODE_USB_OTG:
494*4882a593Smuzhiyun new_mode = USB_DR_MODE_OTG;
495*4882a593Smuzhiyun break;
496*4882a593Smuzhiyun default:
497*4882a593Smuzhiyun return -EINVAL;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun if (new_mode != data->dr_mode) {
501*4882a593Smuzhiyun dev_info(&_phy->dev, "Changing dr_mode to %d\n", new_mode);
502*4882a593Smuzhiyun data->dr_mode = new_mode;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun data->id_det = -1; /* Force reprocessing of id */
506*4882a593Smuzhiyun data->force_session_end = true;
507*4882a593Smuzhiyun queue_delayed_work(system_wq, &data->detect, 0);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
sun4i_usb_phy_set_squelch_detect(struct phy * _phy,bool enabled)512*4882a593Smuzhiyun void sun4i_usb_phy_set_squelch_detect(struct phy *_phy, bool enabled)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun struct sun4i_usb_phy *phy = phy_get_drvdata(_phy);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun sun4i_usb_phy_write(phy, PHY_SQUELCH_DETECT, enabled ? 0 : 2, 2);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sun4i_usb_phy_set_squelch_detect);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun static const struct phy_ops sun4i_usb_phy_ops = {
521*4882a593Smuzhiyun .init = sun4i_usb_phy_init,
522*4882a593Smuzhiyun .exit = sun4i_usb_phy_exit,
523*4882a593Smuzhiyun .power_on = sun4i_usb_phy_power_on,
524*4882a593Smuzhiyun .power_off = sun4i_usb_phy_power_off,
525*4882a593Smuzhiyun .set_mode = sun4i_usb_phy_set_mode,
526*4882a593Smuzhiyun .owner = THIS_MODULE,
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun
sun4i_usb_phy0_reroute(struct sun4i_usb_phy_data * data,int id_det)529*4882a593Smuzhiyun static void sun4i_usb_phy0_reroute(struct sun4i_usb_phy_data *data, int id_det)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun u32 regval;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun regval = readl(data->base + REG_PHY_OTGCTL);
534*4882a593Smuzhiyun if (id_det == 0) {
535*4882a593Smuzhiyun /* Host mode. Route phy0 to EHCI/OHCI */
536*4882a593Smuzhiyun regval &= ~OTGCTL_ROUTE_MUSB;
537*4882a593Smuzhiyun } else {
538*4882a593Smuzhiyun /* Peripheral mode. Route phy0 to MUSB */
539*4882a593Smuzhiyun regval |= OTGCTL_ROUTE_MUSB;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun writel(regval, data->base + REG_PHY_OTGCTL);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
sun4i_usb_phy0_id_vbus_det_scan(struct work_struct * work)544*4882a593Smuzhiyun static void sun4i_usb_phy0_id_vbus_det_scan(struct work_struct *work)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct sun4i_usb_phy_data *data =
547*4882a593Smuzhiyun container_of(work, struct sun4i_usb_phy_data, detect.work);
548*4882a593Smuzhiyun struct phy *phy0 = data->phys[0].phy;
549*4882a593Smuzhiyun struct sun4i_usb_phy *phy;
550*4882a593Smuzhiyun bool force_session_end, id_notify = false, vbus_notify = false;
551*4882a593Smuzhiyun int id_det, vbus_det;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (!phy0)
554*4882a593Smuzhiyun return;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun phy = phy_get_drvdata(phy0);
557*4882a593Smuzhiyun id_det = sun4i_usb_phy0_get_id_det(data);
558*4882a593Smuzhiyun vbus_det = sun4i_usb_phy0_get_vbus_det(data);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun mutex_lock(&phy0->mutex);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun if (!data->phy0_init) {
563*4882a593Smuzhiyun mutex_unlock(&phy0->mutex);
564*4882a593Smuzhiyun return;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun force_session_end = data->force_session_end;
568*4882a593Smuzhiyun data->force_session_end = false;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if (id_det != data->id_det) {
571*4882a593Smuzhiyun /* id-change, force session end if we've no vbus detection */
572*4882a593Smuzhiyun if (data->dr_mode == USB_DR_MODE_OTG &&
573*4882a593Smuzhiyun !sun4i_usb_phy0_have_vbus_det(data))
574*4882a593Smuzhiyun force_session_end = true;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* When entering host mode (id = 0) force end the session now */
577*4882a593Smuzhiyun if (force_session_end && id_det == 0) {
578*4882a593Smuzhiyun sun4i_usb_phy0_set_vbus_detect(phy0, 0);
579*4882a593Smuzhiyun msleep(200);
580*4882a593Smuzhiyun sun4i_usb_phy0_set_vbus_detect(phy0, 1);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun sun4i_usb_phy0_set_id_detect(phy0, id_det);
583*4882a593Smuzhiyun data->id_det = id_det;
584*4882a593Smuzhiyun id_notify = true;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if (vbus_det != data->vbus_det) {
588*4882a593Smuzhiyun sun4i_usb_phy0_set_vbus_detect(phy0, vbus_det);
589*4882a593Smuzhiyun data->vbus_det = vbus_det;
590*4882a593Smuzhiyun vbus_notify = true;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun mutex_unlock(&phy0->mutex);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun if (id_notify) {
596*4882a593Smuzhiyun extcon_set_state_sync(data->extcon, EXTCON_USB_HOST,
597*4882a593Smuzhiyun !id_det);
598*4882a593Smuzhiyun /* When leaving host mode force end the session here */
599*4882a593Smuzhiyun if (force_session_end && id_det == 1) {
600*4882a593Smuzhiyun mutex_lock(&phy0->mutex);
601*4882a593Smuzhiyun sun4i_usb_phy0_set_vbus_detect(phy0, 0);
602*4882a593Smuzhiyun msleep(1000);
603*4882a593Smuzhiyun sun4i_usb_phy0_set_vbus_detect(phy0, 1);
604*4882a593Smuzhiyun mutex_unlock(&phy0->mutex);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Enable PHY0 passby for host mode only. */
608*4882a593Smuzhiyun sun4i_usb_phy_passby(phy, !id_det);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Re-route PHY0 if necessary */
611*4882a593Smuzhiyun if (data->cfg->phy0_dual_route)
612*4882a593Smuzhiyun sun4i_usb_phy0_reroute(data, id_det);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if (vbus_notify)
616*4882a593Smuzhiyun extcon_set_state_sync(data->extcon, EXTCON_USB, vbus_det);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (sun4i_usb_phy0_poll(data))
619*4882a593Smuzhiyun queue_delayed_work(system_wq, &data->detect, POLL_TIME);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
sun4i_usb_phy0_id_vbus_det_irq(int irq,void * dev_id)622*4882a593Smuzhiyun static irqreturn_t sun4i_usb_phy0_id_vbus_det_irq(int irq, void *dev_id)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun struct sun4i_usb_phy_data *data = dev_id;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /* vbus or id changed, let the pins settle and then scan them */
627*4882a593Smuzhiyun mod_delayed_work(system_wq, &data->detect, DEBOUNCE_TIME);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun return IRQ_HANDLED;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
sun4i_usb_phy0_vbus_notify(struct notifier_block * nb,unsigned long val,void * v)632*4882a593Smuzhiyun static int sun4i_usb_phy0_vbus_notify(struct notifier_block *nb,
633*4882a593Smuzhiyun unsigned long val, void *v)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun struct sun4i_usb_phy_data *data =
636*4882a593Smuzhiyun container_of(nb, struct sun4i_usb_phy_data, vbus_power_nb);
637*4882a593Smuzhiyun struct power_supply *psy = v;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* Properties on the vbus_power_supply changed, scan vbus_det */
640*4882a593Smuzhiyun if (val == PSY_EVENT_PROP_CHANGED && psy == data->vbus_power_supply)
641*4882a593Smuzhiyun mod_delayed_work(system_wq, &data->detect, DEBOUNCE_TIME);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun return NOTIFY_OK;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
sun4i_usb_phy_xlate(struct device * dev,struct of_phandle_args * args)646*4882a593Smuzhiyun static struct phy *sun4i_usb_phy_xlate(struct device *dev,
647*4882a593Smuzhiyun struct of_phandle_args *args)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun struct sun4i_usb_phy_data *data = dev_get_drvdata(dev);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun if (args->args[0] >= data->cfg->num_phys)
652*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (data->cfg->missing_phys & BIT(args->args[0]))
655*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun return data->phys[args->args[0]].phy;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
sun4i_usb_phy_remove(struct platform_device * pdev)660*4882a593Smuzhiyun static int sun4i_usb_phy_remove(struct platform_device *pdev)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun struct device *dev = &pdev->dev;
663*4882a593Smuzhiyun struct sun4i_usb_phy_data *data = dev_get_drvdata(dev);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun if (data->vbus_power_nb_registered)
666*4882a593Smuzhiyun power_supply_unreg_notifier(&data->vbus_power_nb);
667*4882a593Smuzhiyun if (data->id_det_irq > 0)
668*4882a593Smuzhiyun devm_free_irq(dev, data->id_det_irq, data);
669*4882a593Smuzhiyun if (data->vbus_det_irq > 0)
670*4882a593Smuzhiyun devm_free_irq(dev, data->vbus_det_irq, data);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun cancel_delayed_work_sync(&data->detect);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun return 0;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun static const unsigned int sun4i_usb_phy0_cable[] = {
678*4882a593Smuzhiyun EXTCON_USB,
679*4882a593Smuzhiyun EXTCON_USB_HOST,
680*4882a593Smuzhiyun EXTCON_NONE,
681*4882a593Smuzhiyun };
682*4882a593Smuzhiyun
sun4i_usb_phy_probe(struct platform_device * pdev)683*4882a593Smuzhiyun static int sun4i_usb_phy_probe(struct platform_device *pdev)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun struct sun4i_usb_phy_data *data;
686*4882a593Smuzhiyun struct device *dev = &pdev->dev;
687*4882a593Smuzhiyun struct device_node *np = dev->of_node;
688*4882a593Smuzhiyun struct phy_provider *phy_provider;
689*4882a593Smuzhiyun struct resource *res;
690*4882a593Smuzhiyun int i, ret;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
693*4882a593Smuzhiyun if (!data)
694*4882a593Smuzhiyun return -ENOMEM;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun spin_lock_init(&data->reg_lock);
697*4882a593Smuzhiyun INIT_DELAYED_WORK(&data->detect, sun4i_usb_phy0_id_vbus_det_scan);
698*4882a593Smuzhiyun dev_set_drvdata(dev, data);
699*4882a593Smuzhiyun data->cfg = of_device_get_match_data(dev);
700*4882a593Smuzhiyun if (!data->cfg)
701*4882a593Smuzhiyun return -EINVAL;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "phy_ctrl");
704*4882a593Smuzhiyun data->base = devm_ioremap_resource(dev, res);
705*4882a593Smuzhiyun if (IS_ERR(data->base))
706*4882a593Smuzhiyun return PTR_ERR(data->base);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun data->id_det_gpio = devm_gpiod_get_optional(dev, "usb0_id_det",
709*4882a593Smuzhiyun GPIOD_IN);
710*4882a593Smuzhiyun if (IS_ERR(data->id_det_gpio)) {
711*4882a593Smuzhiyun dev_err(dev, "Couldn't request ID GPIO\n");
712*4882a593Smuzhiyun return PTR_ERR(data->id_det_gpio);
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun data->vbus_det_gpio = devm_gpiod_get_optional(dev, "usb0_vbus_det",
716*4882a593Smuzhiyun GPIOD_IN);
717*4882a593Smuzhiyun if (IS_ERR(data->vbus_det_gpio)) {
718*4882a593Smuzhiyun dev_err(dev, "Couldn't request VBUS detect GPIO\n");
719*4882a593Smuzhiyun return PTR_ERR(data->vbus_det_gpio);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (of_find_property(np, "usb0_vbus_power-supply", NULL)) {
723*4882a593Smuzhiyun data->vbus_power_supply = devm_power_supply_get_by_phandle(dev,
724*4882a593Smuzhiyun "usb0_vbus_power-supply");
725*4882a593Smuzhiyun if (IS_ERR(data->vbus_power_supply)) {
726*4882a593Smuzhiyun dev_err(dev, "Couldn't get the VBUS power supply\n");
727*4882a593Smuzhiyun return PTR_ERR(data->vbus_power_supply);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (!data->vbus_power_supply)
731*4882a593Smuzhiyun return -EPROBE_DEFER;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun data->dr_mode = of_usb_get_dr_mode_by_phy(np, 0);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun data->extcon = devm_extcon_dev_allocate(dev, sun4i_usb_phy0_cable);
737*4882a593Smuzhiyun if (IS_ERR(data->extcon)) {
738*4882a593Smuzhiyun dev_err(dev, "Couldn't allocate our extcon device\n");
739*4882a593Smuzhiyun return PTR_ERR(data->extcon);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun ret = devm_extcon_dev_register(dev, data->extcon);
743*4882a593Smuzhiyun if (ret) {
744*4882a593Smuzhiyun dev_err(dev, "failed to register extcon: %d\n", ret);
745*4882a593Smuzhiyun return ret;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun for (i = 0; i < data->cfg->num_phys; i++) {
749*4882a593Smuzhiyun struct sun4i_usb_phy *phy = data->phys + i;
750*4882a593Smuzhiyun char name[16];
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (data->cfg->missing_phys & BIT(i))
753*4882a593Smuzhiyun continue;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun snprintf(name, sizeof(name), "usb%d_vbus", i);
756*4882a593Smuzhiyun phy->vbus = devm_regulator_get_optional(dev, name);
757*4882a593Smuzhiyun if (IS_ERR(phy->vbus)) {
758*4882a593Smuzhiyun if (PTR_ERR(phy->vbus) == -EPROBE_DEFER) {
759*4882a593Smuzhiyun dev_err(dev,
760*4882a593Smuzhiyun "Couldn't get regulator %s... Deferring probe\n",
761*4882a593Smuzhiyun name);
762*4882a593Smuzhiyun return -EPROBE_DEFER;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun phy->vbus = NULL;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (data->cfg->dedicated_clocks)
769*4882a593Smuzhiyun snprintf(name, sizeof(name), "usb%d_phy", i);
770*4882a593Smuzhiyun else
771*4882a593Smuzhiyun strlcpy(name, "usb_phy", sizeof(name));
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun phy->clk = devm_clk_get(dev, name);
774*4882a593Smuzhiyun if (IS_ERR(phy->clk)) {
775*4882a593Smuzhiyun dev_err(dev, "failed to get clock %s\n", name);
776*4882a593Smuzhiyun return PTR_ERR(phy->clk);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* The first PHY is always tied to OTG, and never HSIC */
780*4882a593Smuzhiyun if (data->cfg->hsic_index && i == data->cfg->hsic_index) {
781*4882a593Smuzhiyun /* HSIC needs secondary clock */
782*4882a593Smuzhiyun snprintf(name, sizeof(name), "usb%d_hsic_12M", i);
783*4882a593Smuzhiyun phy->clk2 = devm_clk_get(dev, name);
784*4882a593Smuzhiyun if (IS_ERR(phy->clk2)) {
785*4882a593Smuzhiyun dev_err(dev, "failed to get clock %s\n", name);
786*4882a593Smuzhiyun return PTR_ERR(phy->clk2);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun snprintf(name, sizeof(name), "usb%d_reset", i);
791*4882a593Smuzhiyun phy->reset = devm_reset_control_get(dev, name);
792*4882a593Smuzhiyun if (IS_ERR(phy->reset)) {
793*4882a593Smuzhiyun dev_err(dev, "failed to get reset %s\n", name);
794*4882a593Smuzhiyun return PTR_ERR(phy->reset);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (i || data->cfg->phy0_dual_route) { /* No pmu for musb */
798*4882a593Smuzhiyun snprintf(name, sizeof(name), "pmu%d", i);
799*4882a593Smuzhiyun res = platform_get_resource_byname(pdev,
800*4882a593Smuzhiyun IORESOURCE_MEM, name);
801*4882a593Smuzhiyun phy->pmu = devm_ioremap_resource(dev, res);
802*4882a593Smuzhiyun if (IS_ERR(phy->pmu))
803*4882a593Smuzhiyun return PTR_ERR(phy->pmu);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun phy->phy = devm_phy_create(dev, NULL, &sun4i_usb_phy_ops);
807*4882a593Smuzhiyun if (IS_ERR(phy->phy)) {
808*4882a593Smuzhiyun dev_err(dev, "failed to create PHY %d\n", i);
809*4882a593Smuzhiyun return PTR_ERR(phy->phy);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun phy->index = i;
813*4882a593Smuzhiyun phy_set_drvdata(phy->phy, &data->phys[i]);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun data->id_det_irq = gpiod_to_irq(data->id_det_gpio);
817*4882a593Smuzhiyun if (data->id_det_irq > 0) {
818*4882a593Smuzhiyun ret = devm_request_irq(dev, data->id_det_irq,
819*4882a593Smuzhiyun sun4i_usb_phy0_id_vbus_det_irq,
820*4882a593Smuzhiyun IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
821*4882a593Smuzhiyun "usb0-id-det", data);
822*4882a593Smuzhiyun if (ret) {
823*4882a593Smuzhiyun dev_err(dev, "Err requesting id-det-irq: %d\n", ret);
824*4882a593Smuzhiyun return ret;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun data->vbus_det_irq = gpiod_to_irq(data->vbus_det_gpio);
829*4882a593Smuzhiyun if (data->vbus_det_irq > 0) {
830*4882a593Smuzhiyun ret = devm_request_irq(dev, data->vbus_det_irq,
831*4882a593Smuzhiyun sun4i_usb_phy0_id_vbus_det_irq,
832*4882a593Smuzhiyun IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
833*4882a593Smuzhiyun "usb0-vbus-det", data);
834*4882a593Smuzhiyun if (ret) {
835*4882a593Smuzhiyun dev_err(dev, "Err requesting vbus-det-irq: %d\n", ret);
836*4882a593Smuzhiyun data->vbus_det_irq = -1;
837*4882a593Smuzhiyun sun4i_usb_phy_remove(pdev); /* Stop detect work */
838*4882a593Smuzhiyun return ret;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (data->vbus_power_supply) {
843*4882a593Smuzhiyun data->vbus_power_nb.notifier_call = sun4i_usb_phy0_vbus_notify;
844*4882a593Smuzhiyun data->vbus_power_nb.priority = 0;
845*4882a593Smuzhiyun ret = power_supply_reg_notifier(&data->vbus_power_nb);
846*4882a593Smuzhiyun if (ret) {
847*4882a593Smuzhiyun sun4i_usb_phy_remove(pdev); /* Stop detect work */
848*4882a593Smuzhiyun return ret;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun data->vbus_power_nb_registered = true;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun phy_provider = devm_of_phy_provider_register(dev, sun4i_usb_phy_xlate);
854*4882a593Smuzhiyun if (IS_ERR(phy_provider)) {
855*4882a593Smuzhiyun sun4i_usb_phy_remove(pdev); /* Stop detect work */
856*4882a593Smuzhiyun return PTR_ERR(phy_provider);
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun dev_dbg(dev, "successfully loaded\n");
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun return 0;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun static const struct sun4i_usb_phy_cfg sun4i_a10_cfg = {
865*4882a593Smuzhiyun .num_phys = 3,
866*4882a593Smuzhiyun .type = sun4i_a10_phy,
867*4882a593Smuzhiyun .disc_thresh = 3,
868*4882a593Smuzhiyun .phyctl_offset = REG_PHYCTL_A10,
869*4882a593Smuzhiyun .dedicated_clocks = false,
870*4882a593Smuzhiyun .enable_pmu_unk1 = false,
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun static const struct sun4i_usb_phy_cfg sun5i_a13_cfg = {
874*4882a593Smuzhiyun .num_phys = 2,
875*4882a593Smuzhiyun .type = sun4i_a10_phy,
876*4882a593Smuzhiyun .disc_thresh = 2,
877*4882a593Smuzhiyun .phyctl_offset = REG_PHYCTL_A10,
878*4882a593Smuzhiyun .dedicated_clocks = false,
879*4882a593Smuzhiyun .enable_pmu_unk1 = false,
880*4882a593Smuzhiyun };
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun static const struct sun4i_usb_phy_cfg sun6i_a31_cfg = {
883*4882a593Smuzhiyun .num_phys = 3,
884*4882a593Smuzhiyun .type = sun6i_a31_phy,
885*4882a593Smuzhiyun .disc_thresh = 3,
886*4882a593Smuzhiyun .phyctl_offset = REG_PHYCTL_A10,
887*4882a593Smuzhiyun .dedicated_clocks = true,
888*4882a593Smuzhiyun .enable_pmu_unk1 = false,
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun static const struct sun4i_usb_phy_cfg sun7i_a20_cfg = {
892*4882a593Smuzhiyun .num_phys = 3,
893*4882a593Smuzhiyun .type = sun4i_a10_phy,
894*4882a593Smuzhiyun .disc_thresh = 2,
895*4882a593Smuzhiyun .phyctl_offset = REG_PHYCTL_A10,
896*4882a593Smuzhiyun .dedicated_clocks = false,
897*4882a593Smuzhiyun .enable_pmu_unk1 = false,
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun static const struct sun4i_usb_phy_cfg sun8i_a23_cfg = {
901*4882a593Smuzhiyun .num_phys = 2,
902*4882a593Smuzhiyun .type = sun6i_a31_phy,
903*4882a593Smuzhiyun .disc_thresh = 3,
904*4882a593Smuzhiyun .phyctl_offset = REG_PHYCTL_A10,
905*4882a593Smuzhiyun .dedicated_clocks = true,
906*4882a593Smuzhiyun .enable_pmu_unk1 = false,
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun static const struct sun4i_usb_phy_cfg sun8i_a33_cfg = {
910*4882a593Smuzhiyun .num_phys = 2,
911*4882a593Smuzhiyun .type = sun8i_a33_phy,
912*4882a593Smuzhiyun .disc_thresh = 3,
913*4882a593Smuzhiyun .phyctl_offset = REG_PHYCTL_A33,
914*4882a593Smuzhiyun .dedicated_clocks = true,
915*4882a593Smuzhiyun .enable_pmu_unk1 = false,
916*4882a593Smuzhiyun };
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun static const struct sun4i_usb_phy_cfg sun8i_a83t_cfg = {
919*4882a593Smuzhiyun .num_phys = 3,
920*4882a593Smuzhiyun .hsic_index = 2,
921*4882a593Smuzhiyun .type = sun8i_a83t_phy,
922*4882a593Smuzhiyun .phyctl_offset = REG_PHYCTL_A33,
923*4882a593Smuzhiyun .dedicated_clocks = true,
924*4882a593Smuzhiyun };
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun static const struct sun4i_usb_phy_cfg sun8i_h3_cfg = {
927*4882a593Smuzhiyun .num_phys = 4,
928*4882a593Smuzhiyun .type = sun8i_h3_phy,
929*4882a593Smuzhiyun .disc_thresh = 3,
930*4882a593Smuzhiyun .phyctl_offset = REG_PHYCTL_A33,
931*4882a593Smuzhiyun .dedicated_clocks = true,
932*4882a593Smuzhiyun .enable_pmu_unk1 = true,
933*4882a593Smuzhiyun .phy0_dual_route = true,
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun static const struct sun4i_usb_phy_cfg sun8i_r40_cfg = {
937*4882a593Smuzhiyun .num_phys = 3,
938*4882a593Smuzhiyun .type = sun8i_r40_phy,
939*4882a593Smuzhiyun .disc_thresh = 3,
940*4882a593Smuzhiyun .phyctl_offset = REG_PHYCTL_A33,
941*4882a593Smuzhiyun .dedicated_clocks = true,
942*4882a593Smuzhiyun .enable_pmu_unk1 = true,
943*4882a593Smuzhiyun .phy0_dual_route = true,
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun static const struct sun4i_usb_phy_cfg sun8i_v3s_cfg = {
947*4882a593Smuzhiyun .num_phys = 1,
948*4882a593Smuzhiyun .type = sun8i_v3s_phy,
949*4882a593Smuzhiyun .disc_thresh = 3,
950*4882a593Smuzhiyun .phyctl_offset = REG_PHYCTL_A33,
951*4882a593Smuzhiyun .dedicated_clocks = true,
952*4882a593Smuzhiyun .enable_pmu_unk1 = true,
953*4882a593Smuzhiyun .phy0_dual_route = true,
954*4882a593Smuzhiyun };
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun static const struct sun4i_usb_phy_cfg sun50i_a64_cfg = {
957*4882a593Smuzhiyun .num_phys = 2,
958*4882a593Smuzhiyun .type = sun50i_a64_phy,
959*4882a593Smuzhiyun .disc_thresh = 3,
960*4882a593Smuzhiyun .phyctl_offset = REG_PHYCTL_A33,
961*4882a593Smuzhiyun .dedicated_clocks = true,
962*4882a593Smuzhiyun .enable_pmu_unk1 = true,
963*4882a593Smuzhiyun .phy0_dual_route = true,
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun static const struct sun4i_usb_phy_cfg sun50i_h6_cfg = {
967*4882a593Smuzhiyun .num_phys = 4,
968*4882a593Smuzhiyun .type = sun50i_h6_phy,
969*4882a593Smuzhiyun .disc_thresh = 3,
970*4882a593Smuzhiyun .phyctl_offset = REG_PHYCTL_A33,
971*4882a593Smuzhiyun .dedicated_clocks = true,
972*4882a593Smuzhiyun .enable_pmu_unk1 = true,
973*4882a593Smuzhiyun .phy0_dual_route = true,
974*4882a593Smuzhiyun .missing_phys = BIT(1) | BIT(2),
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun static const struct of_device_id sun4i_usb_phy_of_match[] = {
978*4882a593Smuzhiyun { .compatible = "allwinner,sun4i-a10-usb-phy", .data = &sun4i_a10_cfg },
979*4882a593Smuzhiyun { .compatible = "allwinner,sun5i-a13-usb-phy", .data = &sun5i_a13_cfg },
980*4882a593Smuzhiyun { .compatible = "allwinner,sun6i-a31-usb-phy", .data = &sun6i_a31_cfg },
981*4882a593Smuzhiyun { .compatible = "allwinner,sun7i-a20-usb-phy", .data = &sun7i_a20_cfg },
982*4882a593Smuzhiyun { .compatible = "allwinner,sun8i-a23-usb-phy", .data = &sun8i_a23_cfg },
983*4882a593Smuzhiyun { .compatible = "allwinner,sun8i-a33-usb-phy", .data = &sun8i_a33_cfg },
984*4882a593Smuzhiyun { .compatible = "allwinner,sun8i-a83t-usb-phy", .data = &sun8i_a83t_cfg },
985*4882a593Smuzhiyun { .compatible = "allwinner,sun8i-h3-usb-phy", .data = &sun8i_h3_cfg },
986*4882a593Smuzhiyun { .compatible = "allwinner,sun8i-r40-usb-phy", .data = &sun8i_r40_cfg },
987*4882a593Smuzhiyun { .compatible = "allwinner,sun8i-v3s-usb-phy", .data = &sun8i_v3s_cfg },
988*4882a593Smuzhiyun { .compatible = "allwinner,sun50i-a64-usb-phy",
989*4882a593Smuzhiyun .data = &sun50i_a64_cfg},
990*4882a593Smuzhiyun { .compatible = "allwinner,sun50i-h6-usb-phy", .data = &sun50i_h6_cfg },
991*4882a593Smuzhiyun { },
992*4882a593Smuzhiyun };
993*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun4i_usb_phy_of_match);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun static struct platform_driver sun4i_usb_phy_driver = {
996*4882a593Smuzhiyun .probe = sun4i_usb_phy_probe,
997*4882a593Smuzhiyun .remove = sun4i_usb_phy_remove,
998*4882a593Smuzhiyun .driver = {
999*4882a593Smuzhiyun .of_match_table = sun4i_usb_phy_of_match,
1000*4882a593Smuzhiyun .name = "sun4i-usb-phy",
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun module_platform_driver(sun4i_usb_phy_driver);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner sun4i USB phy driver");
1006*4882a593Smuzhiyun MODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
1007*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1008