1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * APM X-Gene SoC PMU (Performance Monitor Unit)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016, Applied Micro Circuits Corporation
6*4882a593Smuzhiyun * Author: Hoan Tran <hotran@apm.com>
7*4882a593Smuzhiyun * Tai Nguyen <ttnguyen@apm.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/acpi.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/cpuhotplug.h>
13*4882a593Smuzhiyun #include <linux/cpumask.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of_fdt.h>
20*4882a593Smuzhiyun #include <linux/of_irq.h>
21*4882a593Smuzhiyun #include <linux/of_platform.h>
22*4882a593Smuzhiyun #include <linux/perf_event.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define CSW_CSWCR 0x0000
28*4882a593Smuzhiyun #define CSW_CSWCR_DUALMCB_MASK BIT(0)
29*4882a593Smuzhiyun #define CSW_CSWCR_MCB0_ROUTING(x) (((x) & 0x0C) >> 2)
30*4882a593Smuzhiyun #define CSW_CSWCR_MCB1_ROUTING(x) (((x) & 0x30) >> 4)
31*4882a593Smuzhiyun #define MCBADDRMR 0x0000
32*4882a593Smuzhiyun #define MCBADDRMR_DUALMCU_MODE_MASK BIT(2)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define PCPPMU_INTSTATUS_REG 0x000
35*4882a593Smuzhiyun #define PCPPMU_INTMASK_REG 0x004
36*4882a593Smuzhiyun #define PCPPMU_INTMASK 0x0000000F
37*4882a593Smuzhiyun #define PCPPMU_INTENMASK 0xFFFFFFFF
38*4882a593Smuzhiyun #define PCPPMU_INTCLRMASK 0xFFFFFFF0
39*4882a593Smuzhiyun #define PCPPMU_INT_MCU BIT(0)
40*4882a593Smuzhiyun #define PCPPMU_INT_MCB BIT(1)
41*4882a593Smuzhiyun #define PCPPMU_INT_L3C BIT(2)
42*4882a593Smuzhiyun #define PCPPMU_INT_IOB BIT(3)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define PCPPMU_V3_INTMASK 0x00FF33FF
45*4882a593Smuzhiyun #define PCPPMU_V3_INTENMASK 0xFFFFFFFF
46*4882a593Smuzhiyun #define PCPPMU_V3_INTCLRMASK 0xFF00CC00
47*4882a593Smuzhiyun #define PCPPMU_V3_INT_MCU 0x000000FF
48*4882a593Smuzhiyun #define PCPPMU_V3_INT_MCB 0x00000300
49*4882a593Smuzhiyun #define PCPPMU_V3_INT_L3C 0x00FF0000
50*4882a593Smuzhiyun #define PCPPMU_V3_INT_IOB 0x00003000
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define PMU_MAX_COUNTERS 4
53*4882a593Smuzhiyun #define PMU_CNT_MAX_PERIOD 0xFFFFFFFFULL
54*4882a593Smuzhiyun #define PMU_V3_CNT_MAX_PERIOD 0xFFFFFFFFFFFFFFFFULL
55*4882a593Smuzhiyun #define PMU_OVERFLOW_MASK 0xF
56*4882a593Smuzhiyun #define PMU_PMCR_E BIT(0)
57*4882a593Smuzhiyun #define PMU_PMCR_P BIT(1)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define PMU_PMEVCNTR0 0x000
60*4882a593Smuzhiyun #define PMU_PMEVCNTR1 0x004
61*4882a593Smuzhiyun #define PMU_PMEVCNTR2 0x008
62*4882a593Smuzhiyun #define PMU_PMEVCNTR3 0x00C
63*4882a593Smuzhiyun #define PMU_PMEVTYPER0 0x400
64*4882a593Smuzhiyun #define PMU_PMEVTYPER1 0x404
65*4882a593Smuzhiyun #define PMU_PMEVTYPER2 0x408
66*4882a593Smuzhiyun #define PMU_PMEVTYPER3 0x40C
67*4882a593Smuzhiyun #define PMU_PMAMR0 0xA00
68*4882a593Smuzhiyun #define PMU_PMAMR1 0xA04
69*4882a593Smuzhiyun #define PMU_PMCNTENSET 0xC00
70*4882a593Smuzhiyun #define PMU_PMCNTENCLR 0xC20
71*4882a593Smuzhiyun #define PMU_PMINTENSET 0xC40
72*4882a593Smuzhiyun #define PMU_PMINTENCLR 0xC60
73*4882a593Smuzhiyun #define PMU_PMOVSR 0xC80
74*4882a593Smuzhiyun #define PMU_PMCR 0xE04
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* PMU registers for V3 */
77*4882a593Smuzhiyun #define PMU_PMOVSCLR 0xC80
78*4882a593Smuzhiyun #define PMU_PMOVSSET 0xCC0
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define to_pmu_dev(p) container_of(p, struct xgene_pmu_dev, pmu)
81*4882a593Smuzhiyun #define GET_CNTR(ev) (ev->hw.idx)
82*4882a593Smuzhiyun #define GET_EVENTID(ev) (ev->hw.config & 0xFFULL)
83*4882a593Smuzhiyun #define GET_AGENTID(ev) (ev->hw.config_base & 0xFFFFFFFFUL)
84*4882a593Smuzhiyun #define GET_AGENT1ID(ev) ((ev->hw.config_base >> 32) & 0xFFFFFFFFUL)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun struct hw_pmu_info {
87*4882a593Smuzhiyun u32 type;
88*4882a593Smuzhiyun u32 enable_mask;
89*4882a593Smuzhiyun void __iomem *csr;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun struct xgene_pmu_dev {
93*4882a593Smuzhiyun struct hw_pmu_info *inf;
94*4882a593Smuzhiyun struct xgene_pmu *parent;
95*4882a593Smuzhiyun struct pmu pmu;
96*4882a593Smuzhiyun u8 max_counters;
97*4882a593Smuzhiyun DECLARE_BITMAP(cntr_assign_mask, PMU_MAX_COUNTERS);
98*4882a593Smuzhiyun u64 max_period;
99*4882a593Smuzhiyun const struct attribute_group **attr_groups;
100*4882a593Smuzhiyun struct perf_event *pmu_counter_event[PMU_MAX_COUNTERS];
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct xgene_pmu_ops {
104*4882a593Smuzhiyun void (*mask_int)(struct xgene_pmu *pmu);
105*4882a593Smuzhiyun void (*unmask_int)(struct xgene_pmu *pmu);
106*4882a593Smuzhiyun u64 (*read_counter)(struct xgene_pmu_dev *pmu, int idx);
107*4882a593Smuzhiyun void (*write_counter)(struct xgene_pmu_dev *pmu, int idx, u64 val);
108*4882a593Smuzhiyun void (*write_evttype)(struct xgene_pmu_dev *pmu_dev, int idx, u32 val);
109*4882a593Smuzhiyun void (*write_agentmsk)(struct xgene_pmu_dev *pmu_dev, u32 val);
110*4882a593Smuzhiyun void (*write_agent1msk)(struct xgene_pmu_dev *pmu_dev, u32 val);
111*4882a593Smuzhiyun void (*enable_counter)(struct xgene_pmu_dev *pmu_dev, int idx);
112*4882a593Smuzhiyun void (*disable_counter)(struct xgene_pmu_dev *pmu_dev, int idx);
113*4882a593Smuzhiyun void (*enable_counter_int)(struct xgene_pmu_dev *pmu_dev, int idx);
114*4882a593Smuzhiyun void (*disable_counter_int)(struct xgene_pmu_dev *pmu_dev, int idx);
115*4882a593Smuzhiyun void (*reset_counters)(struct xgene_pmu_dev *pmu_dev);
116*4882a593Smuzhiyun void (*start_counters)(struct xgene_pmu_dev *pmu_dev);
117*4882a593Smuzhiyun void (*stop_counters)(struct xgene_pmu_dev *pmu_dev);
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun struct xgene_pmu {
121*4882a593Smuzhiyun struct device *dev;
122*4882a593Smuzhiyun struct hlist_node node;
123*4882a593Smuzhiyun int version;
124*4882a593Smuzhiyun void __iomem *pcppmu_csr;
125*4882a593Smuzhiyun u32 mcb_active_mask;
126*4882a593Smuzhiyun u32 mc_active_mask;
127*4882a593Smuzhiyun u32 l3c_active_mask;
128*4882a593Smuzhiyun cpumask_t cpu;
129*4882a593Smuzhiyun int irq;
130*4882a593Smuzhiyun raw_spinlock_t lock;
131*4882a593Smuzhiyun const struct xgene_pmu_ops *ops;
132*4882a593Smuzhiyun struct list_head l3cpmus;
133*4882a593Smuzhiyun struct list_head iobpmus;
134*4882a593Smuzhiyun struct list_head mcbpmus;
135*4882a593Smuzhiyun struct list_head mcpmus;
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct xgene_pmu_dev_ctx {
139*4882a593Smuzhiyun char *name;
140*4882a593Smuzhiyun struct list_head next;
141*4882a593Smuzhiyun struct xgene_pmu_dev *pmu_dev;
142*4882a593Smuzhiyun struct hw_pmu_info inf;
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun struct xgene_pmu_data {
146*4882a593Smuzhiyun int id;
147*4882a593Smuzhiyun u32 data;
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun enum xgene_pmu_version {
151*4882a593Smuzhiyun PCP_PMU_V1 = 1,
152*4882a593Smuzhiyun PCP_PMU_V2,
153*4882a593Smuzhiyun PCP_PMU_V3,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun enum xgene_pmu_dev_type {
157*4882a593Smuzhiyun PMU_TYPE_L3C = 0,
158*4882a593Smuzhiyun PMU_TYPE_IOB,
159*4882a593Smuzhiyun PMU_TYPE_IOB_SLOW,
160*4882a593Smuzhiyun PMU_TYPE_MCB,
161*4882a593Smuzhiyun PMU_TYPE_MC,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * sysfs format attributes
166*4882a593Smuzhiyun */
xgene_pmu_format_show(struct device * dev,struct device_attribute * attr,char * buf)167*4882a593Smuzhiyun static ssize_t xgene_pmu_format_show(struct device *dev,
168*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct dev_ext_attribute *eattr;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun eattr = container_of(attr, struct dev_ext_attribute, attr);
173*4882a593Smuzhiyun return sprintf(buf, "%s\n", (char *) eattr->var);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define XGENE_PMU_FORMAT_ATTR(_name, _config) \
177*4882a593Smuzhiyun (&((struct dev_ext_attribute[]) { \
178*4882a593Smuzhiyun { .attr = __ATTR(_name, S_IRUGO, xgene_pmu_format_show, NULL), \
179*4882a593Smuzhiyun .var = (void *) _config, } \
180*4882a593Smuzhiyun })[0].attr.attr)
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static struct attribute *l3c_pmu_format_attrs[] = {
183*4882a593Smuzhiyun XGENE_PMU_FORMAT_ATTR(l3c_eventid, "config:0-7"),
184*4882a593Smuzhiyun XGENE_PMU_FORMAT_ATTR(l3c_agentid, "config1:0-9"),
185*4882a593Smuzhiyun NULL,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static struct attribute *iob_pmu_format_attrs[] = {
189*4882a593Smuzhiyun XGENE_PMU_FORMAT_ATTR(iob_eventid, "config:0-7"),
190*4882a593Smuzhiyun XGENE_PMU_FORMAT_ATTR(iob_agentid, "config1:0-63"),
191*4882a593Smuzhiyun NULL,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static struct attribute *mcb_pmu_format_attrs[] = {
195*4882a593Smuzhiyun XGENE_PMU_FORMAT_ATTR(mcb_eventid, "config:0-5"),
196*4882a593Smuzhiyun XGENE_PMU_FORMAT_ATTR(mcb_agentid, "config1:0-9"),
197*4882a593Smuzhiyun NULL,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static struct attribute *mc_pmu_format_attrs[] = {
201*4882a593Smuzhiyun XGENE_PMU_FORMAT_ATTR(mc_eventid, "config:0-28"),
202*4882a593Smuzhiyun NULL,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static const struct attribute_group l3c_pmu_format_attr_group = {
206*4882a593Smuzhiyun .name = "format",
207*4882a593Smuzhiyun .attrs = l3c_pmu_format_attrs,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static const struct attribute_group iob_pmu_format_attr_group = {
211*4882a593Smuzhiyun .name = "format",
212*4882a593Smuzhiyun .attrs = iob_pmu_format_attrs,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static const struct attribute_group mcb_pmu_format_attr_group = {
216*4882a593Smuzhiyun .name = "format",
217*4882a593Smuzhiyun .attrs = mcb_pmu_format_attrs,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static const struct attribute_group mc_pmu_format_attr_group = {
221*4882a593Smuzhiyun .name = "format",
222*4882a593Smuzhiyun .attrs = mc_pmu_format_attrs,
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static struct attribute *l3c_pmu_v3_format_attrs[] = {
226*4882a593Smuzhiyun XGENE_PMU_FORMAT_ATTR(l3c_eventid, "config:0-39"),
227*4882a593Smuzhiyun NULL,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static struct attribute *iob_pmu_v3_format_attrs[] = {
231*4882a593Smuzhiyun XGENE_PMU_FORMAT_ATTR(iob_eventid, "config:0-47"),
232*4882a593Smuzhiyun NULL,
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static struct attribute *iob_slow_pmu_v3_format_attrs[] = {
236*4882a593Smuzhiyun XGENE_PMU_FORMAT_ATTR(iob_slow_eventid, "config:0-16"),
237*4882a593Smuzhiyun NULL,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static struct attribute *mcb_pmu_v3_format_attrs[] = {
241*4882a593Smuzhiyun XGENE_PMU_FORMAT_ATTR(mcb_eventid, "config:0-35"),
242*4882a593Smuzhiyun NULL,
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static struct attribute *mc_pmu_v3_format_attrs[] = {
246*4882a593Smuzhiyun XGENE_PMU_FORMAT_ATTR(mc_eventid, "config:0-44"),
247*4882a593Smuzhiyun NULL,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static const struct attribute_group l3c_pmu_v3_format_attr_group = {
251*4882a593Smuzhiyun .name = "format",
252*4882a593Smuzhiyun .attrs = l3c_pmu_v3_format_attrs,
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static const struct attribute_group iob_pmu_v3_format_attr_group = {
256*4882a593Smuzhiyun .name = "format",
257*4882a593Smuzhiyun .attrs = iob_pmu_v3_format_attrs,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun static const struct attribute_group iob_slow_pmu_v3_format_attr_group = {
261*4882a593Smuzhiyun .name = "format",
262*4882a593Smuzhiyun .attrs = iob_slow_pmu_v3_format_attrs,
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static const struct attribute_group mcb_pmu_v3_format_attr_group = {
266*4882a593Smuzhiyun .name = "format",
267*4882a593Smuzhiyun .attrs = mcb_pmu_v3_format_attrs,
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const struct attribute_group mc_pmu_v3_format_attr_group = {
271*4882a593Smuzhiyun .name = "format",
272*4882a593Smuzhiyun .attrs = mc_pmu_v3_format_attrs,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun * sysfs event attributes
277*4882a593Smuzhiyun */
xgene_pmu_event_show(struct device * dev,struct device_attribute * attr,char * buf)278*4882a593Smuzhiyun static ssize_t xgene_pmu_event_show(struct device *dev,
279*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct dev_ext_attribute *eattr;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun eattr = container_of(attr, struct dev_ext_attribute, attr);
284*4882a593Smuzhiyun return sprintf(buf, "config=0x%lx\n", (unsigned long) eattr->var);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun #define XGENE_PMU_EVENT_ATTR(_name, _config) \
288*4882a593Smuzhiyun (&((struct dev_ext_attribute[]) { \
289*4882a593Smuzhiyun { .attr = __ATTR(_name, S_IRUGO, xgene_pmu_event_show, NULL), \
290*4882a593Smuzhiyun .var = (void *) _config, } \
291*4882a593Smuzhiyun })[0].attr.attr)
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static struct attribute *l3c_pmu_events_attrs[] = {
294*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count, 0x00),
295*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count-div-64, 0x01),
296*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(read-hit, 0x02),
297*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(read-miss, 0x03),
298*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(write-need-replacement, 0x06),
299*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(write-not-need-replacement, 0x07),
300*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(tq-full, 0x08),
301*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(ackq-full, 0x09),
302*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wdb-full, 0x0a),
303*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(bank-fifo-full, 0x0b),
304*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(odb-full, 0x0c),
305*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wbq-full, 0x0d),
306*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(bank-conflict-fifo-issue, 0x0e),
307*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(bank-fifo-issue, 0x0f),
308*4882a593Smuzhiyun NULL,
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static struct attribute *iob_pmu_events_attrs[] = {
312*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count, 0x00),
313*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count-div-64, 0x01),
314*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(axi0-read, 0x02),
315*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(axi0-read-partial, 0x03),
316*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(axi1-read, 0x04),
317*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(axi1-read-partial, 0x05),
318*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(csw-read-block, 0x06),
319*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(csw-read-partial, 0x07),
320*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(axi0-write, 0x10),
321*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(axi0-write-partial, 0x11),
322*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(axi1-write, 0x13),
323*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(axi1-write-partial, 0x14),
324*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(csw-inbound-dirty, 0x16),
325*4882a593Smuzhiyun NULL,
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static struct attribute *mcb_pmu_events_attrs[] = {
329*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count, 0x00),
330*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count-div-64, 0x01),
331*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(csw-read, 0x02),
332*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(csw-write-request, 0x03),
333*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcb-csw-stall, 0x04),
334*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cancel-read-gack, 0x05),
335*4882a593Smuzhiyun NULL,
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun static struct attribute *mc_pmu_events_attrs[] = {
339*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count, 0x00),
340*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count-div-64, 0x01),
341*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(act-cmd-sent, 0x02),
342*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pre-cmd-sent, 0x03),
343*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-cmd-sent, 0x04),
344*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rda-cmd-sent, 0x05),
345*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wr-cmd-sent, 0x06),
346*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wra-cmd-sent, 0x07),
347*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pde-cmd-sent, 0x08),
348*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(sre-cmd-sent, 0x09),
349*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(prea-cmd-sent, 0x0a),
350*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(ref-cmd-sent, 0x0b),
351*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-rda-cmd-sent, 0x0c),
352*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wr-wra-cmd-sent, 0x0d),
353*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(in-rd-collision, 0x0e),
354*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(in-wr-collision, 0x0f),
355*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(collision-queue-not-empty, 0x10),
356*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(collision-queue-full, 0x11),
357*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-request, 0x12),
358*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-rd-request, 0x13),
359*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-hp-rd-request, 0x14),
360*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-wr-request, 0x15),
361*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-rd-proceed-all, 0x16),
362*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-rd-proceed-cancel, 0x17),
363*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-rd-response, 0x18),
364*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-rd-proceed-speculative-all, 0x19),
365*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-rd-proceed-speculative-cancel, 0x1a),
366*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-wr-proceed-all, 0x1b),
367*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-wr-proceed-cancel, 0x1c),
368*4882a593Smuzhiyun NULL,
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun static const struct attribute_group l3c_pmu_events_attr_group = {
372*4882a593Smuzhiyun .name = "events",
373*4882a593Smuzhiyun .attrs = l3c_pmu_events_attrs,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun static const struct attribute_group iob_pmu_events_attr_group = {
377*4882a593Smuzhiyun .name = "events",
378*4882a593Smuzhiyun .attrs = iob_pmu_events_attrs,
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static const struct attribute_group mcb_pmu_events_attr_group = {
382*4882a593Smuzhiyun .name = "events",
383*4882a593Smuzhiyun .attrs = mcb_pmu_events_attrs,
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static const struct attribute_group mc_pmu_events_attr_group = {
387*4882a593Smuzhiyun .name = "events",
388*4882a593Smuzhiyun .attrs = mc_pmu_events_attrs,
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun static struct attribute *l3c_pmu_v3_events_attrs[] = {
392*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count, 0x00),
393*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(read-hit, 0x01),
394*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(read-miss, 0x02),
395*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(index-flush-eviction, 0x03),
396*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(write-caused-replacement, 0x04),
397*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(write-not-caused-replacement, 0x05),
398*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(clean-eviction, 0x06),
399*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(dirty-eviction, 0x07),
400*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(read, 0x08),
401*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(write, 0x09),
402*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(request, 0x0a),
403*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(tq-bank-conflict-issue-stall, 0x0b),
404*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(tq-full, 0x0c),
405*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(ackq-full, 0x0d),
406*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wdb-full, 0x0e),
407*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(odb-full, 0x10),
408*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wbq-full, 0x11),
409*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(input-req-async-fifo-stall, 0x12),
410*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(output-req-async-fifo-stall, 0x13),
411*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(output-data-async-fifo-stall, 0x14),
412*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(total-insertion, 0x15),
413*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(sip-insertions-r-set, 0x16),
414*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(sip-insertions-r-clear, 0x17),
415*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(dip-insertions-r-set, 0x18),
416*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(dip-insertions-r-clear, 0x19),
417*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(dip-insertions-force-r-set, 0x1a),
418*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(egression, 0x1b),
419*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(replacement, 0x1c),
420*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(old-replacement, 0x1d),
421*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(young-replacement, 0x1e),
422*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(r-set-replacement, 0x1f),
423*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(r-clear-replacement, 0x20),
424*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(old-r-replacement, 0x21),
425*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(old-nr-replacement, 0x22),
426*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(young-r-replacement, 0x23),
427*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(young-nr-replacement, 0x24),
428*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(bloomfilter-clearing, 0x25),
429*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(generation-flip, 0x26),
430*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(vcc-droop-detected, 0x27),
431*4882a593Smuzhiyun NULL,
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun static struct attribute *iob_fast_pmu_v3_events_attrs[] = {
435*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count, 0x00),
436*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-req-buf-alloc-all, 0x01),
437*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-req-buf-alloc-rd, 0x02),
438*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-req-buf-alloc-wr, 0x03),
439*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-all-cp-req, 0x04),
440*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-cp-blk-req, 0x05),
441*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-cp-ptl-req, 0x06),
442*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-cp-rd-req, 0x07),
443*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-cp-wr-req, 0x08),
444*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(ba-all-req, 0x09),
445*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(ba-rd-req, 0x0a),
446*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(ba-wr-req, 0x0b),
447*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-rd-shared-req-issued, 0x10),
448*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-rd-exclusive-req-issued, 0x11),
449*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-wr-invalidate-req-issued-stashable, 0x12),
450*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-wr-invalidate-req-issued-nonstashable, 0x13),
451*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-wr-back-req-issued-stashable, 0x14),
452*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-wr-back-req-issued-nonstashable, 0x15),
453*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-ptl-wr-req, 0x16),
454*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-ptl-rd-req, 0x17),
455*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-wr-back-clean-data, 0x18),
456*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-wr-back-cancelled-on-SS, 0x1b),
457*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-barrier-occurrence, 0x1c),
458*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-barrier-cycles, 0x1d),
459*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-total-cp-snoops, 0x20),
460*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-rd-shared-snoop, 0x21),
461*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-rd-shared-snoop-hit, 0x22),
462*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-rd-exclusive-snoop, 0x23),
463*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-rd-exclusive-snoop-hit, 0x24),
464*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-rd-wr-invalid-snoop, 0x25),
465*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-rd-wr-invalid-snoop-hit, 0x26),
466*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-req-buffer-full, 0x28),
467*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cswlf-outbound-req-fifo-full, 0x29),
468*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cswlf-inbound-snoop-fifo-backpressure, 0x2a),
469*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cswlf-outbound-lack-fifo-full, 0x2b),
470*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cswlf-inbound-gack-fifo-backpressure, 0x2c),
471*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cswlf-outbound-data-fifo-full, 0x2d),
472*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cswlf-inbound-data-fifo-backpressure, 0x2e),
473*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cswlf-inbound-req-backpressure, 0x2f),
474*4882a593Smuzhiyun NULL,
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun static struct attribute *iob_slow_pmu_v3_events_attrs[] = {
478*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count, 0x00),
479*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-axi0-rd-req, 0x01),
480*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-axi0-wr-req, 0x02),
481*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-axi1-rd-req, 0x03),
482*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pa-axi1-wr-req, 0x04),
483*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(ba-all-axi-req, 0x07),
484*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(ba-axi-rd-req, 0x08),
485*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(ba-axi-wr-req, 0x09),
486*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(ba-free-list-empty, 0x10),
487*4882a593Smuzhiyun NULL,
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun static struct attribute *mcb_pmu_v3_events_attrs[] = {
491*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count, 0x00),
492*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(req-receive, 0x01),
493*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-req-recv, 0x02),
494*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-req-recv-2, 0x03),
495*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wr-req-recv, 0x04),
496*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wr-req-recv-2, 0x05),
497*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-req-sent-to-mcu, 0x06),
498*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-req-sent-to-mcu-2, 0x07),
499*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-req-sent-to-spec-mcu, 0x08),
500*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-req-sent-to-spec-mcu-2, 0x09),
501*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(glbl-ack-recv-for-rd-sent-to-spec-mcu, 0x0a),
502*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(glbl-ack-go-recv-for-rd-sent-to-spec-mcu, 0x0b),
503*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(glbl-ack-nogo-recv-for-rd-sent-to-spec-mcu, 0x0c),
504*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(glbl-ack-go-recv-any-rd-req, 0x0d),
505*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(glbl-ack-go-recv-any-rd-req-2, 0x0e),
506*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wr-req-sent-to-mcu, 0x0f),
507*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(gack-recv, 0x10),
508*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-gack-recv, 0x11),
509*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wr-gack-recv, 0x12),
510*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cancel-rd-gack, 0x13),
511*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cancel-wr-gack, 0x14),
512*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcb-csw-req-stall, 0x15),
513*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-req-intf-blocked, 0x16),
514*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcb-mcu-rd-intf-stall, 0x17),
515*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(csw-rd-intf-blocked, 0x18),
516*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(csw-local-ack-intf-blocked, 0x19),
517*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-req-table-full, 0x1a),
518*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-stat-table-full, 0x1b),
519*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-wr-table-full, 0x1c),
520*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-rdreceipt-resp, 0x1d),
521*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-wrcomplete-resp, 0x1e),
522*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-retryack-resp, 0x1f),
523*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-pcrdgrant-resp, 0x20),
524*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-req-from-lastload, 0x21),
525*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(mcu-req-from-bypass, 0x22),
526*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(volt-droop-detect, 0x23),
527*4882a593Smuzhiyun NULL,
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun static struct attribute *mc_pmu_v3_events_attrs[] = {
531*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(cycle-count, 0x00),
532*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(act-sent, 0x01),
533*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pre-sent, 0x02),
534*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-sent, 0x03),
535*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rda-sent, 0x04),
536*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wr-sent, 0x05),
537*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wra-sent, 0x06),
538*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(pd-entry-vld, 0x07),
539*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(sref-entry-vld, 0x08),
540*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(prea-sent, 0x09),
541*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(ref-sent, 0x0a),
542*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-rda-sent, 0x0b),
543*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wr-wra-sent, 0x0c),
544*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(raw-hazard, 0x0d),
545*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(war-hazard, 0x0e),
546*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(waw-hazard, 0x0f),
547*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rar-hazard, 0x10),
548*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(raw-war-waw-hazard, 0x11),
549*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(hprd-lprd-wr-req-vld, 0x12),
550*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(lprd-req-vld, 0x13),
551*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(hprd-req-vld, 0x14),
552*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(hprd-lprd-req-vld, 0x15),
553*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wr-req-vld, 0x16),
554*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(partial-wr-req-vld, 0x17),
555*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-retry, 0x18),
556*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wr-retry, 0x19),
557*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(retry-gnt, 0x1a),
558*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rank-change, 0x1b),
559*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(dir-change, 0x1c),
560*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rank-dir-change, 0x1d),
561*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rank-active, 0x1e),
562*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rank-idle, 0x1f),
563*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rank-pd, 0x20),
564*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rank-sref, 0x21),
565*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(queue-fill-gt-thresh, 0x22),
566*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(queue-rds-gt-thresh, 0x23),
567*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(queue-wrs-gt-thresh, 0x24),
568*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(phy-updt-complt, 0x25),
569*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(tz-fail, 0x26),
570*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(dram-errc, 0x27),
571*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(dram-errd, 0x28),
572*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(rd-enq, 0x29),
573*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(wr-enq, 0x2a),
574*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(tmac-limit-reached, 0x2b),
575*4882a593Smuzhiyun XGENE_PMU_EVENT_ATTR(tmaw-tracker-full, 0x2c),
576*4882a593Smuzhiyun NULL,
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun static const struct attribute_group l3c_pmu_v3_events_attr_group = {
580*4882a593Smuzhiyun .name = "events",
581*4882a593Smuzhiyun .attrs = l3c_pmu_v3_events_attrs,
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun static const struct attribute_group iob_fast_pmu_v3_events_attr_group = {
585*4882a593Smuzhiyun .name = "events",
586*4882a593Smuzhiyun .attrs = iob_fast_pmu_v3_events_attrs,
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun static const struct attribute_group iob_slow_pmu_v3_events_attr_group = {
590*4882a593Smuzhiyun .name = "events",
591*4882a593Smuzhiyun .attrs = iob_slow_pmu_v3_events_attrs,
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun static const struct attribute_group mcb_pmu_v3_events_attr_group = {
595*4882a593Smuzhiyun .name = "events",
596*4882a593Smuzhiyun .attrs = mcb_pmu_v3_events_attrs,
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun static const struct attribute_group mc_pmu_v3_events_attr_group = {
600*4882a593Smuzhiyun .name = "events",
601*4882a593Smuzhiyun .attrs = mc_pmu_v3_events_attrs,
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun * sysfs cpumask attributes
606*4882a593Smuzhiyun */
xgene_pmu_cpumask_show(struct device * dev,struct device_attribute * attr,char * buf)607*4882a593Smuzhiyun static ssize_t xgene_pmu_cpumask_show(struct device *dev,
608*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun struct xgene_pmu_dev *pmu_dev = to_pmu_dev(dev_get_drvdata(dev));
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun return cpumap_print_to_pagebuf(true, buf, &pmu_dev->parent->cpu);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun static DEVICE_ATTR(cpumask, S_IRUGO, xgene_pmu_cpumask_show, NULL);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun static struct attribute *xgene_pmu_cpumask_attrs[] = {
618*4882a593Smuzhiyun &dev_attr_cpumask.attr,
619*4882a593Smuzhiyun NULL,
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun static const struct attribute_group pmu_cpumask_attr_group = {
623*4882a593Smuzhiyun .attrs = xgene_pmu_cpumask_attrs,
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun * Per PMU device attribute groups of PMU v1 and v2
628*4882a593Smuzhiyun */
629*4882a593Smuzhiyun static const struct attribute_group *l3c_pmu_attr_groups[] = {
630*4882a593Smuzhiyun &l3c_pmu_format_attr_group,
631*4882a593Smuzhiyun &pmu_cpumask_attr_group,
632*4882a593Smuzhiyun &l3c_pmu_events_attr_group,
633*4882a593Smuzhiyun NULL
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun static const struct attribute_group *iob_pmu_attr_groups[] = {
637*4882a593Smuzhiyun &iob_pmu_format_attr_group,
638*4882a593Smuzhiyun &pmu_cpumask_attr_group,
639*4882a593Smuzhiyun &iob_pmu_events_attr_group,
640*4882a593Smuzhiyun NULL
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun static const struct attribute_group *mcb_pmu_attr_groups[] = {
644*4882a593Smuzhiyun &mcb_pmu_format_attr_group,
645*4882a593Smuzhiyun &pmu_cpumask_attr_group,
646*4882a593Smuzhiyun &mcb_pmu_events_attr_group,
647*4882a593Smuzhiyun NULL
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun static const struct attribute_group *mc_pmu_attr_groups[] = {
651*4882a593Smuzhiyun &mc_pmu_format_attr_group,
652*4882a593Smuzhiyun &pmu_cpumask_attr_group,
653*4882a593Smuzhiyun &mc_pmu_events_attr_group,
654*4882a593Smuzhiyun NULL
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /*
658*4882a593Smuzhiyun * Per PMU device attribute groups of PMU v3
659*4882a593Smuzhiyun */
660*4882a593Smuzhiyun static const struct attribute_group *l3c_pmu_v3_attr_groups[] = {
661*4882a593Smuzhiyun &l3c_pmu_v3_format_attr_group,
662*4882a593Smuzhiyun &pmu_cpumask_attr_group,
663*4882a593Smuzhiyun &l3c_pmu_v3_events_attr_group,
664*4882a593Smuzhiyun NULL
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun static const struct attribute_group *iob_fast_pmu_v3_attr_groups[] = {
668*4882a593Smuzhiyun &iob_pmu_v3_format_attr_group,
669*4882a593Smuzhiyun &pmu_cpumask_attr_group,
670*4882a593Smuzhiyun &iob_fast_pmu_v3_events_attr_group,
671*4882a593Smuzhiyun NULL
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun static const struct attribute_group *iob_slow_pmu_v3_attr_groups[] = {
675*4882a593Smuzhiyun &iob_slow_pmu_v3_format_attr_group,
676*4882a593Smuzhiyun &pmu_cpumask_attr_group,
677*4882a593Smuzhiyun &iob_slow_pmu_v3_events_attr_group,
678*4882a593Smuzhiyun NULL
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun static const struct attribute_group *mcb_pmu_v3_attr_groups[] = {
682*4882a593Smuzhiyun &mcb_pmu_v3_format_attr_group,
683*4882a593Smuzhiyun &pmu_cpumask_attr_group,
684*4882a593Smuzhiyun &mcb_pmu_v3_events_attr_group,
685*4882a593Smuzhiyun NULL
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun static const struct attribute_group *mc_pmu_v3_attr_groups[] = {
689*4882a593Smuzhiyun &mc_pmu_v3_format_attr_group,
690*4882a593Smuzhiyun &pmu_cpumask_attr_group,
691*4882a593Smuzhiyun &mc_pmu_v3_events_attr_group,
692*4882a593Smuzhiyun NULL
693*4882a593Smuzhiyun };
694*4882a593Smuzhiyun
get_next_avail_cntr(struct xgene_pmu_dev * pmu_dev)695*4882a593Smuzhiyun static int get_next_avail_cntr(struct xgene_pmu_dev *pmu_dev)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun int cntr;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun cntr = find_first_zero_bit(pmu_dev->cntr_assign_mask,
700*4882a593Smuzhiyun pmu_dev->max_counters);
701*4882a593Smuzhiyun if (cntr == pmu_dev->max_counters)
702*4882a593Smuzhiyun return -ENOSPC;
703*4882a593Smuzhiyun set_bit(cntr, pmu_dev->cntr_assign_mask);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun return cntr;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
clear_avail_cntr(struct xgene_pmu_dev * pmu_dev,int cntr)708*4882a593Smuzhiyun static void clear_avail_cntr(struct xgene_pmu_dev *pmu_dev, int cntr)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun clear_bit(cntr, pmu_dev->cntr_assign_mask);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
xgene_pmu_mask_int(struct xgene_pmu * xgene_pmu)713*4882a593Smuzhiyun static inline void xgene_pmu_mask_int(struct xgene_pmu *xgene_pmu)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun writel(PCPPMU_INTENMASK, xgene_pmu->pcppmu_csr + PCPPMU_INTMASK_REG);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
xgene_pmu_v3_mask_int(struct xgene_pmu * xgene_pmu)718*4882a593Smuzhiyun static inline void xgene_pmu_v3_mask_int(struct xgene_pmu *xgene_pmu)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun writel(PCPPMU_V3_INTENMASK, xgene_pmu->pcppmu_csr + PCPPMU_INTMASK_REG);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
xgene_pmu_unmask_int(struct xgene_pmu * xgene_pmu)723*4882a593Smuzhiyun static inline void xgene_pmu_unmask_int(struct xgene_pmu *xgene_pmu)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun writel(PCPPMU_INTCLRMASK, xgene_pmu->pcppmu_csr + PCPPMU_INTMASK_REG);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
xgene_pmu_v3_unmask_int(struct xgene_pmu * xgene_pmu)728*4882a593Smuzhiyun static inline void xgene_pmu_v3_unmask_int(struct xgene_pmu *xgene_pmu)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun writel(PCPPMU_V3_INTCLRMASK,
731*4882a593Smuzhiyun xgene_pmu->pcppmu_csr + PCPPMU_INTMASK_REG);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
xgene_pmu_read_counter32(struct xgene_pmu_dev * pmu_dev,int idx)734*4882a593Smuzhiyun static inline u64 xgene_pmu_read_counter32(struct xgene_pmu_dev *pmu_dev,
735*4882a593Smuzhiyun int idx)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun return readl(pmu_dev->inf->csr + PMU_PMEVCNTR0 + (4 * idx));
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
xgene_pmu_read_counter64(struct xgene_pmu_dev * pmu_dev,int idx)740*4882a593Smuzhiyun static inline u64 xgene_pmu_read_counter64(struct xgene_pmu_dev *pmu_dev,
741*4882a593Smuzhiyun int idx)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun u32 lo, hi;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /*
746*4882a593Smuzhiyun * v3 has 64-bit counter registers composed by 2 32-bit registers
747*4882a593Smuzhiyun * This can be a problem if the counter increases and carries
748*4882a593Smuzhiyun * out of bit [31] between 2 reads. The extra reads would help
749*4882a593Smuzhiyun * to prevent this issue.
750*4882a593Smuzhiyun */
751*4882a593Smuzhiyun do {
752*4882a593Smuzhiyun hi = xgene_pmu_read_counter32(pmu_dev, 2 * idx + 1);
753*4882a593Smuzhiyun lo = xgene_pmu_read_counter32(pmu_dev, 2 * idx);
754*4882a593Smuzhiyun } while (hi != xgene_pmu_read_counter32(pmu_dev, 2 * idx + 1));
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun return (((u64)hi << 32) | lo);
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun static inline void
xgene_pmu_write_counter32(struct xgene_pmu_dev * pmu_dev,int idx,u64 val)760*4882a593Smuzhiyun xgene_pmu_write_counter32(struct xgene_pmu_dev *pmu_dev, int idx, u64 val)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun writel(val, pmu_dev->inf->csr + PMU_PMEVCNTR0 + (4 * idx));
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun static inline void
xgene_pmu_write_counter64(struct xgene_pmu_dev * pmu_dev,int idx,u64 val)766*4882a593Smuzhiyun xgene_pmu_write_counter64(struct xgene_pmu_dev *pmu_dev, int idx, u64 val)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun u32 cnt_lo, cnt_hi;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun cnt_hi = upper_32_bits(val);
771*4882a593Smuzhiyun cnt_lo = lower_32_bits(val);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /* v3 has 64-bit counter registers composed by 2 32-bit registers */
774*4882a593Smuzhiyun xgene_pmu_write_counter32(pmu_dev, 2 * idx, cnt_lo);
775*4882a593Smuzhiyun xgene_pmu_write_counter32(pmu_dev, 2 * idx + 1, cnt_hi);
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun static inline void
xgene_pmu_write_evttype(struct xgene_pmu_dev * pmu_dev,int idx,u32 val)779*4882a593Smuzhiyun xgene_pmu_write_evttype(struct xgene_pmu_dev *pmu_dev, int idx, u32 val)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun writel(val, pmu_dev->inf->csr + PMU_PMEVTYPER0 + (4 * idx));
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun static inline void
xgene_pmu_write_agentmsk(struct xgene_pmu_dev * pmu_dev,u32 val)785*4882a593Smuzhiyun xgene_pmu_write_agentmsk(struct xgene_pmu_dev *pmu_dev, u32 val)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun writel(val, pmu_dev->inf->csr + PMU_PMAMR0);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun static inline void
xgene_pmu_v3_write_agentmsk(struct xgene_pmu_dev * pmu_dev,u32 val)791*4882a593Smuzhiyun xgene_pmu_v3_write_agentmsk(struct xgene_pmu_dev *pmu_dev, u32 val) { }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun static inline void
xgene_pmu_write_agent1msk(struct xgene_pmu_dev * pmu_dev,u32 val)794*4882a593Smuzhiyun xgene_pmu_write_agent1msk(struct xgene_pmu_dev *pmu_dev, u32 val)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun writel(val, pmu_dev->inf->csr + PMU_PMAMR1);
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun static inline void
xgene_pmu_v3_write_agent1msk(struct xgene_pmu_dev * pmu_dev,u32 val)800*4882a593Smuzhiyun xgene_pmu_v3_write_agent1msk(struct xgene_pmu_dev *pmu_dev, u32 val) { }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun static inline void
xgene_pmu_enable_counter(struct xgene_pmu_dev * pmu_dev,int idx)803*4882a593Smuzhiyun xgene_pmu_enable_counter(struct xgene_pmu_dev *pmu_dev, int idx)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun u32 val;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun val = readl(pmu_dev->inf->csr + PMU_PMCNTENSET);
808*4882a593Smuzhiyun val |= 1 << idx;
809*4882a593Smuzhiyun writel(val, pmu_dev->inf->csr + PMU_PMCNTENSET);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun static inline void
xgene_pmu_disable_counter(struct xgene_pmu_dev * pmu_dev,int idx)813*4882a593Smuzhiyun xgene_pmu_disable_counter(struct xgene_pmu_dev *pmu_dev, int idx)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun u32 val;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun val = readl(pmu_dev->inf->csr + PMU_PMCNTENCLR);
818*4882a593Smuzhiyun val |= 1 << idx;
819*4882a593Smuzhiyun writel(val, pmu_dev->inf->csr + PMU_PMCNTENCLR);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun static inline void
xgene_pmu_enable_counter_int(struct xgene_pmu_dev * pmu_dev,int idx)823*4882a593Smuzhiyun xgene_pmu_enable_counter_int(struct xgene_pmu_dev *pmu_dev, int idx)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun u32 val;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun val = readl(pmu_dev->inf->csr + PMU_PMINTENSET);
828*4882a593Smuzhiyun val |= 1 << idx;
829*4882a593Smuzhiyun writel(val, pmu_dev->inf->csr + PMU_PMINTENSET);
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun static inline void
xgene_pmu_disable_counter_int(struct xgene_pmu_dev * pmu_dev,int idx)833*4882a593Smuzhiyun xgene_pmu_disable_counter_int(struct xgene_pmu_dev *pmu_dev, int idx)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun u32 val;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun val = readl(pmu_dev->inf->csr + PMU_PMINTENCLR);
838*4882a593Smuzhiyun val |= 1 << idx;
839*4882a593Smuzhiyun writel(val, pmu_dev->inf->csr + PMU_PMINTENCLR);
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
xgene_pmu_reset_counters(struct xgene_pmu_dev * pmu_dev)842*4882a593Smuzhiyun static inline void xgene_pmu_reset_counters(struct xgene_pmu_dev *pmu_dev)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun u32 val;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun val = readl(pmu_dev->inf->csr + PMU_PMCR);
847*4882a593Smuzhiyun val |= PMU_PMCR_P;
848*4882a593Smuzhiyun writel(val, pmu_dev->inf->csr + PMU_PMCR);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
xgene_pmu_start_counters(struct xgene_pmu_dev * pmu_dev)851*4882a593Smuzhiyun static inline void xgene_pmu_start_counters(struct xgene_pmu_dev *pmu_dev)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun u32 val;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun val = readl(pmu_dev->inf->csr + PMU_PMCR);
856*4882a593Smuzhiyun val |= PMU_PMCR_E;
857*4882a593Smuzhiyun writel(val, pmu_dev->inf->csr + PMU_PMCR);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
xgene_pmu_stop_counters(struct xgene_pmu_dev * pmu_dev)860*4882a593Smuzhiyun static inline void xgene_pmu_stop_counters(struct xgene_pmu_dev *pmu_dev)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun u32 val;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun val = readl(pmu_dev->inf->csr + PMU_PMCR);
865*4882a593Smuzhiyun val &= ~PMU_PMCR_E;
866*4882a593Smuzhiyun writel(val, pmu_dev->inf->csr + PMU_PMCR);
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
xgene_perf_pmu_enable(struct pmu * pmu)869*4882a593Smuzhiyun static void xgene_perf_pmu_enable(struct pmu *pmu)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun struct xgene_pmu_dev *pmu_dev = to_pmu_dev(pmu);
872*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = pmu_dev->parent;
873*4882a593Smuzhiyun int enabled = bitmap_weight(pmu_dev->cntr_assign_mask,
874*4882a593Smuzhiyun pmu_dev->max_counters);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun if (!enabled)
877*4882a593Smuzhiyun return;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun xgene_pmu->ops->start_counters(pmu_dev);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
xgene_perf_pmu_disable(struct pmu * pmu)882*4882a593Smuzhiyun static void xgene_perf_pmu_disable(struct pmu *pmu)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun struct xgene_pmu_dev *pmu_dev = to_pmu_dev(pmu);
885*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = pmu_dev->parent;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun xgene_pmu->ops->stop_counters(pmu_dev);
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
xgene_perf_event_init(struct perf_event * event)890*4882a593Smuzhiyun static int xgene_perf_event_init(struct perf_event *event)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu);
893*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
894*4882a593Smuzhiyun struct perf_event *sibling;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /* Test the event attr type check for PMU enumeration */
897*4882a593Smuzhiyun if (event->attr.type != event->pmu->type)
898*4882a593Smuzhiyun return -ENOENT;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /*
901*4882a593Smuzhiyun * SOC PMU counters are shared across all cores.
902*4882a593Smuzhiyun * Therefore, it does not support per-process mode.
903*4882a593Smuzhiyun * Also, it does not support event sampling mode.
904*4882a593Smuzhiyun */
905*4882a593Smuzhiyun if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
906*4882a593Smuzhiyun return -EINVAL;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (event->cpu < 0)
909*4882a593Smuzhiyun return -EINVAL;
910*4882a593Smuzhiyun /*
911*4882a593Smuzhiyun * Many perf core operations (eg. events rotation) operate on a
912*4882a593Smuzhiyun * single CPU context. This is obvious for CPU PMUs, where one
913*4882a593Smuzhiyun * expects the same sets of events being observed on all CPUs,
914*4882a593Smuzhiyun * but can lead to issues for off-core PMUs, where each
915*4882a593Smuzhiyun * event could be theoretically assigned to a different CPU. To
916*4882a593Smuzhiyun * mitigate this, we enforce CPU assignment to one, selected
917*4882a593Smuzhiyun * processor (the one described in the "cpumask" attribute).
918*4882a593Smuzhiyun */
919*4882a593Smuzhiyun event->cpu = cpumask_first(&pmu_dev->parent->cpu);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun hw->config = event->attr.config;
922*4882a593Smuzhiyun /*
923*4882a593Smuzhiyun * Each bit of the config1 field represents an agent from which the
924*4882a593Smuzhiyun * request of the event come. The event is counted only if it's caused
925*4882a593Smuzhiyun * by a request of an agent has the bit cleared.
926*4882a593Smuzhiyun * By default, the event is counted for all agents.
927*4882a593Smuzhiyun */
928*4882a593Smuzhiyun hw->config_base = event->attr.config1;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun /*
931*4882a593Smuzhiyun * We must NOT create groups containing mixed PMUs, although software
932*4882a593Smuzhiyun * events are acceptable
933*4882a593Smuzhiyun */
934*4882a593Smuzhiyun if (event->group_leader->pmu != event->pmu &&
935*4882a593Smuzhiyun !is_software_event(event->group_leader))
936*4882a593Smuzhiyun return -EINVAL;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun for_each_sibling_event(sibling, event->group_leader) {
939*4882a593Smuzhiyun if (sibling->pmu != event->pmu &&
940*4882a593Smuzhiyun !is_software_event(sibling))
941*4882a593Smuzhiyun return -EINVAL;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun return 0;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
xgene_perf_enable_event(struct perf_event * event)947*4882a593Smuzhiyun static void xgene_perf_enable_event(struct perf_event *event)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu);
950*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = pmu_dev->parent;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun xgene_pmu->ops->write_evttype(pmu_dev, GET_CNTR(event),
953*4882a593Smuzhiyun GET_EVENTID(event));
954*4882a593Smuzhiyun xgene_pmu->ops->write_agentmsk(pmu_dev, ~((u32)GET_AGENTID(event)));
955*4882a593Smuzhiyun if (pmu_dev->inf->type == PMU_TYPE_IOB)
956*4882a593Smuzhiyun xgene_pmu->ops->write_agent1msk(pmu_dev,
957*4882a593Smuzhiyun ~((u32)GET_AGENT1ID(event)));
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun xgene_pmu->ops->enable_counter(pmu_dev, GET_CNTR(event));
960*4882a593Smuzhiyun xgene_pmu->ops->enable_counter_int(pmu_dev, GET_CNTR(event));
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
xgene_perf_disable_event(struct perf_event * event)963*4882a593Smuzhiyun static void xgene_perf_disable_event(struct perf_event *event)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu);
966*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = pmu_dev->parent;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun xgene_pmu->ops->disable_counter(pmu_dev, GET_CNTR(event));
969*4882a593Smuzhiyun xgene_pmu->ops->disable_counter_int(pmu_dev, GET_CNTR(event));
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
xgene_perf_event_set_period(struct perf_event * event)972*4882a593Smuzhiyun static void xgene_perf_event_set_period(struct perf_event *event)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu);
975*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = pmu_dev->parent;
976*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
977*4882a593Smuzhiyun /*
978*4882a593Smuzhiyun * For 32 bit counter, it has a period of 2^32. To account for the
979*4882a593Smuzhiyun * possibility of extreme interrupt latency we program for a period of
980*4882a593Smuzhiyun * half that. Hopefully, we can handle the interrupt before another 2^31
981*4882a593Smuzhiyun * events occur and the counter overtakes its previous value.
982*4882a593Smuzhiyun * For 64 bit counter, we don't expect it overflow.
983*4882a593Smuzhiyun */
984*4882a593Smuzhiyun u64 val = 1ULL << 31;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun local64_set(&hw->prev_count, val);
987*4882a593Smuzhiyun xgene_pmu->ops->write_counter(pmu_dev, hw->idx, val);
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
xgene_perf_event_update(struct perf_event * event)990*4882a593Smuzhiyun static void xgene_perf_event_update(struct perf_event *event)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu);
993*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = pmu_dev->parent;
994*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
995*4882a593Smuzhiyun u64 delta, prev_raw_count, new_raw_count;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun again:
998*4882a593Smuzhiyun prev_raw_count = local64_read(&hw->prev_count);
999*4882a593Smuzhiyun new_raw_count = xgene_pmu->ops->read_counter(pmu_dev, GET_CNTR(event));
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (local64_cmpxchg(&hw->prev_count, prev_raw_count,
1002*4882a593Smuzhiyun new_raw_count) != prev_raw_count)
1003*4882a593Smuzhiyun goto again;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun delta = (new_raw_count - prev_raw_count) & pmu_dev->max_period;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun local64_add(delta, &event->count);
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
xgene_perf_read(struct perf_event * event)1010*4882a593Smuzhiyun static void xgene_perf_read(struct perf_event *event)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun xgene_perf_event_update(event);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
xgene_perf_start(struct perf_event * event,int flags)1015*4882a593Smuzhiyun static void xgene_perf_start(struct perf_event *event, int flags)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu);
1018*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = pmu_dev->parent;
1019*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun if (WARN_ON_ONCE(!(hw->state & PERF_HES_STOPPED)))
1022*4882a593Smuzhiyun return;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun WARN_ON_ONCE(!(hw->state & PERF_HES_UPTODATE));
1025*4882a593Smuzhiyun hw->state = 0;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun xgene_perf_event_set_period(event);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun if (flags & PERF_EF_RELOAD) {
1030*4882a593Smuzhiyun u64 prev_raw_count = local64_read(&hw->prev_count);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun xgene_pmu->ops->write_counter(pmu_dev, GET_CNTR(event),
1033*4882a593Smuzhiyun prev_raw_count);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun xgene_perf_enable_event(event);
1037*4882a593Smuzhiyun perf_event_update_userpage(event);
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
xgene_perf_stop(struct perf_event * event,int flags)1040*4882a593Smuzhiyun static void xgene_perf_stop(struct perf_event *event, int flags)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun if (hw->state & PERF_HES_UPTODATE)
1045*4882a593Smuzhiyun return;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun xgene_perf_disable_event(event);
1048*4882a593Smuzhiyun WARN_ON_ONCE(hw->state & PERF_HES_STOPPED);
1049*4882a593Smuzhiyun hw->state |= PERF_HES_STOPPED;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun if (hw->state & PERF_HES_UPTODATE)
1052*4882a593Smuzhiyun return;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun xgene_perf_read(event);
1055*4882a593Smuzhiyun hw->state |= PERF_HES_UPTODATE;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
xgene_perf_add(struct perf_event * event,int flags)1058*4882a593Smuzhiyun static int xgene_perf_add(struct perf_event *event, int flags)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu);
1061*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun hw->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /* Allocate an event counter */
1066*4882a593Smuzhiyun hw->idx = get_next_avail_cntr(pmu_dev);
1067*4882a593Smuzhiyun if (hw->idx < 0)
1068*4882a593Smuzhiyun return -EAGAIN;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun /* Update counter event pointer for Interrupt handler */
1071*4882a593Smuzhiyun pmu_dev->pmu_counter_event[hw->idx] = event;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun if (flags & PERF_EF_START)
1074*4882a593Smuzhiyun xgene_perf_start(event, PERF_EF_RELOAD);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun return 0;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
xgene_perf_del(struct perf_event * event,int flags)1079*4882a593Smuzhiyun static void xgene_perf_del(struct perf_event *event, int flags)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun struct xgene_pmu_dev *pmu_dev = to_pmu_dev(event->pmu);
1082*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun xgene_perf_stop(event, PERF_EF_UPDATE);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun /* clear the assigned counter */
1087*4882a593Smuzhiyun clear_avail_cntr(pmu_dev, GET_CNTR(event));
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun perf_event_update_userpage(event);
1090*4882a593Smuzhiyun pmu_dev->pmu_counter_event[hw->idx] = NULL;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
xgene_init_perf(struct xgene_pmu_dev * pmu_dev,char * name)1093*4882a593Smuzhiyun static int xgene_init_perf(struct xgene_pmu_dev *pmu_dev, char *name)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (pmu_dev->parent->version == PCP_PMU_V3)
1098*4882a593Smuzhiyun pmu_dev->max_period = PMU_V3_CNT_MAX_PERIOD;
1099*4882a593Smuzhiyun else
1100*4882a593Smuzhiyun pmu_dev->max_period = PMU_CNT_MAX_PERIOD;
1101*4882a593Smuzhiyun /* First version PMU supports only single event counter */
1102*4882a593Smuzhiyun xgene_pmu = pmu_dev->parent;
1103*4882a593Smuzhiyun if (xgene_pmu->version == PCP_PMU_V1)
1104*4882a593Smuzhiyun pmu_dev->max_counters = 1;
1105*4882a593Smuzhiyun else
1106*4882a593Smuzhiyun pmu_dev->max_counters = PMU_MAX_COUNTERS;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* Perf driver registration */
1109*4882a593Smuzhiyun pmu_dev->pmu = (struct pmu) {
1110*4882a593Smuzhiyun .attr_groups = pmu_dev->attr_groups,
1111*4882a593Smuzhiyun .task_ctx_nr = perf_invalid_context,
1112*4882a593Smuzhiyun .pmu_enable = xgene_perf_pmu_enable,
1113*4882a593Smuzhiyun .pmu_disable = xgene_perf_pmu_disable,
1114*4882a593Smuzhiyun .event_init = xgene_perf_event_init,
1115*4882a593Smuzhiyun .add = xgene_perf_add,
1116*4882a593Smuzhiyun .del = xgene_perf_del,
1117*4882a593Smuzhiyun .start = xgene_perf_start,
1118*4882a593Smuzhiyun .stop = xgene_perf_stop,
1119*4882a593Smuzhiyun .read = xgene_perf_read,
1120*4882a593Smuzhiyun .capabilities = PERF_PMU_CAP_NO_EXCLUDE,
1121*4882a593Smuzhiyun };
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun /* Hardware counter init */
1124*4882a593Smuzhiyun xgene_pmu->ops->stop_counters(pmu_dev);
1125*4882a593Smuzhiyun xgene_pmu->ops->reset_counters(pmu_dev);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun return perf_pmu_register(&pmu_dev->pmu, name, -1);
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun static int
xgene_pmu_dev_add(struct xgene_pmu * xgene_pmu,struct xgene_pmu_dev_ctx * ctx)1131*4882a593Smuzhiyun xgene_pmu_dev_add(struct xgene_pmu *xgene_pmu, struct xgene_pmu_dev_ctx *ctx)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun struct device *dev = xgene_pmu->dev;
1134*4882a593Smuzhiyun struct xgene_pmu_dev *pmu;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun pmu = devm_kzalloc(dev, sizeof(*pmu), GFP_KERNEL);
1137*4882a593Smuzhiyun if (!pmu)
1138*4882a593Smuzhiyun return -ENOMEM;
1139*4882a593Smuzhiyun pmu->parent = xgene_pmu;
1140*4882a593Smuzhiyun pmu->inf = &ctx->inf;
1141*4882a593Smuzhiyun ctx->pmu_dev = pmu;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun switch (pmu->inf->type) {
1144*4882a593Smuzhiyun case PMU_TYPE_L3C:
1145*4882a593Smuzhiyun if (!(xgene_pmu->l3c_active_mask & pmu->inf->enable_mask))
1146*4882a593Smuzhiyun return -ENODEV;
1147*4882a593Smuzhiyun if (xgene_pmu->version == PCP_PMU_V3)
1148*4882a593Smuzhiyun pmu->attr_groups = l3c_pmu_v3_attr_groups;
1149*4882a593Smuzhiyun else
1150*4882a593Smuzhiyun pmu->attr_groups = l3c_pmu_attr_groups;
1151*4882a593Smuzhiyun break;
1152*4882a593Smuzhiyun case PMU_TYPE_IOB:
1153*4882a593Smuzhiyun if (xgene_pmu->version == PCP_PMU_V3)
1154*4882a593Smuzhiyun pmu->attr_groups = iob_fast_pmu_v3_attr_groups;
1155*4882a593Smuzhiyun else
1156*4882a593Smuzhiyun pmu->attr_groups = iob_pmu_attr_groups;
1157*4882a593Smuzhiyun break;
1158*4882a593Smuzhiyun case PMU_TYPE_IOB_SLOW:
1159*4882a593Smuzhiyun if (xgene_pmu->version == PCP_PMU_V3)
1160*4882a593Smuzhiyun pmu->attr_groups = iob_slow_pmu_v3_attr_groups;
1161*4882a593Smuzhiyun break;
1162*4882a593Smuzhiyun case PMU_TYPE_MCB:
1163*4882a593Smuzhiyun if (!(xgene_pmu->mcb_active_mask & pmu->inf->enable_mask))
1164*4882a593Smuzhiyun return -ENODEV;
1165*4882a593Smuzhiyun if (xgene_pmu->version == PCP_PMU_V3)
1166*4882a593Smuzhiyun pmu->attr_groups = mcb_pmu_v3_attr_groups;
1167*4882a593Smuzhiyun else
1168*4882a593Smuzhiyun pmu->attr_groups = mcb_pmu_attr_groups;
1169*4882a593Smuzhiyun break;
1170*4882a593Smuzhiyun case PMU_TYPE_MC:
1171*4882a593Smuzhiyun if (!(xgene_pmu->mc_active_mask & pmu->inf->enable_mask))
1172*4882a593Smuzhiyun return -ENODEV;
1173*4882a593Smuzhiyun if (xgene_pmu->version == PCP_PMU_V3)
1174*4882a593Smuzhiyun pmu->attr_groups = mc_pmu_v3_attr_groups;
1175*4882a593Smuzhiyun else
1176*4882a593Smuzhiyun pmu->attr_groups = mc_pmu_attr_groups;
1177*4882a593Smuzhiyun break;
1178*4882a593Smuzhiyun default:
1179*4882a593Smuzhiyun return -EINVAL;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun if (xgene_init_perf(pmu, ctx->name)) {
1183*4882a593Smuzhiyun dev_err(dev, "%s PMU: Failed to init perf driver\n", ctx->name);
1184*4882a593Smuzhiyun return -ENODEV;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun dev_info(dev, "%s PMU registered\n", ctx->name);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun return 0;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
_xgene_pmu_isr(int irq,struct xgene_pmu_dev * pmu_dev)1192*4882a593Smuzhiyun static void _xgene_pmu_isr(int irq, struct xgene_pmu_dev *pmu_dev)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = pmu_dev->parent;
1195*4882a593Smuzhiyun void __iomem *csr = pmu_dev->inf->csr;
1196*4882a593Smuzhiyun u32 pmovsr;
1197*4882a593Smuzhiyun int idx;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun xgene_pmu->ops->stop_counters(pmu_dev);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun if (xgene_pmu->version == PCP_PMU_V3)
1202*4882a593Smuzhiyun pmovsr = readl(csr + PMU_PMOVSSET) & PMU_OVERFLOW_MASK;
1203*4882a593Smuzhiyun else
1204*4882a593Smuzhiyun pmovsr = readl(csr + PMU_PMOVSR) & PMU_OVERFLOW_MASK;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun if (!pmovsr)
1207*4882a593Smuzhiyun goto out;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /* Clear interrupt flag */
1210*4882a593Smuzhiyun if (xgene_pmu->version == PCP_PMU_V1)
1211*4882a593Smuzhiyun writel(0x0, csr + PMU_PMOVSR);
1212*4882a593Smuzhiyun else if (xgene_pmu->version == PCP_PMU_V2)
1213*4882a593Smuzhiyun writel(pmovsr, csr + PMU_PMOVSR);
1214*4882a593Smuzhiyun else
1215*4882a593Smuzhiyun writel(pmovsr, csr + PMU_PMOVSCLR);
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun for (idx = 0; idx < PMU_MAX_COUNTERS; idx++) {
1218*4882a593Smuzhiyun struct perf_event *event = pmu_dev->pmu_counter_event[idx];
1219*4882a593Smuzhiyun int overflowed = pmovsr & BIT(idx);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun /* Ignore if we don't have an event. */
1222*4882a593Smuzhiyun if (!event || !overflowed)
1223*4882a593Smuzhiyun continue;
1224*4882a593Smuzhiyun xgene_perf_event_update(event);
1225*4882a593Smuzhiyun xgene_perf_event_set_period(event);
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun out:
1229*4882a593Smuzhiyun xgene_pmu->ops->start_counters(pmu_dev);
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
xgene_pmu_isr(int irq,void * dev_id)1232*4882a593Smuzhiyun static irqreturn_t xgene_pmu_isr(int irq, void *dev_id)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun u32 intr_mcu, intr_mcb, intr_l3c, intr_iob;
1235*4882a593Smuzhiyun struct xgene_pmu_dev_ctx *ctx;
1236*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = dev_id;
1237*4882a593Smuzhiyun unsigned long flags;
1238*4882a593Smuzhiyun u32 val;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun raw_spin_lock_irqsave(&xgene_pmu->lock, flags);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /* Get Interrupt PMU source */
1243*4882a593Smuzhiyun val = readl(xgene_pmu->pcppmu_csr + PCPPMU_INTSTATUS_REG);
1244*4882a593Smuzhiyun if (xgene_pmu->version == PCP_PMU_V3) {
1245*4882a593Smuzhiyun intr_mcu = PCPPMU_V3_INT_MCU;
1246*4882a593Smuzhiyun intr_mcb = PCPPMU_V3_INT_MCB;
1247*4882a593Smuzhiyun intr_l3c = PCPPMU_V3_INT_L3C;
1248*4882a593Smuzhiyun intr_iob = PCPPMU_V3_INT_IOB;
1249*4882a593Smuzhiyun } else {
1250*4882a593Smuzhiyun intr_mcu = PCPPMU_INT_MCU;
1251*4882a593Smuzhiyun intr_mcb = PCPPMU_INT_MCB;
1252*4882a593Smuzhiyun intr_l3c = PCPPMU_INT_L3C;
1253*4882a593Smuzhiyun intr_iob = PCPPMU_INT_IOB;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun if (val & intr_mcu) {
1256*4882a593Smuzhiyun list_for_each_entry(ctx, &xgene_pmu->mcpmus, next) {
1257*4882a593Smuzhiyun _xgene_pmu_isr(irq, ctx->pmu_dev);
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun if (val & intr_mcb) {
1261*4882a593Smuzhiyun list_for_each_entry(ctx, &xgene_pmu->mcbpmus, next) {
1262*4882a593Smuzhiyun _xgene_pmu_isr(irq, ctx->pmu_dev);
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun if (val & intr_l3c) {
1266*4882a593Smuzhiyun list_for_each_entry(ctx, &xgene_pmu->l3cpmus, next) {
1267*4882a593Smuzhiyun _xgene_pmu_isr(irq, ctx->pmu_dev);
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun if (val & intr_iob) {
1271*4882a593Smuzhiyun list_for_each_entry(ctx, &xgene_pmu->iobpmus, next) {
1272*4882a593Smuzhiyun _xgene_pmu_isr(irq, ctx->pmu_dev);
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&xgene_pmu->lock, flags);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun return IRQ_HANDLED;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
acpi_pmu_probe_active_mcb_mcu_l3c(struct xgene_pmu * xgene_pmu,struct platform_device * pdev)1281*4882a593Smuzhiyun static int acpi_pmu_probe_active_mcb_mcu_l3c(struct xgene_pmu *xgene_pmu,
1282*4882a593Smuzhiyun struct platform_device *pdev)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun void __iomem *csw_csr, *mcba_csr, *mcbb_csr;
1285*4882a593Smuzhiyun unsigned int reg;
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun csw_csr = devm_platform_ioremap_resource(pdev, 1);
1288*4882a593Smuzhiyun if (IS_ERR(csw_csr)) {
1289*4882a593Smuzhiyun dev_err(&pdev->dev, "ioremap failed for CSW CSR resource\n");
1290*4882a593Smuzhiyun return PTR_ERR(csw_csr);
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun mcba_csr = devm_platform_ioremap_resource(pdev, 2);
1294*4882a593Smuzhiyun if (IS_ERR(mcba_csr)) {
1295*4882a593Smuzhiyun dev_err(&pdev->dev, "ioremap failed for MCBA CSR resource\n");
1296*4882a593Smuzhiyun return PTR_ERR(mcba_csr);
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun mcbb_csr = devm_platform_ioremap_resource(pdev, 3);
1300*4882a593Smuzhiyun if (IS_ERR(mcbb_csr)) {
1301*4882a593Smuzhiyun dev_err(&pdev->dev, "ioremap failed for MCBB CSR resource\n");
1302*4882a593Smuzhiyun return PTR_ERR(mcbb_csr);
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun xgene_pmu->l3c_active_mask = 0x1;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun reg = readl(csw_csr + CSW_CSWCR);
1308*4882a593Smuzhiyun if (reg & CSW_CSWCR_DUALMCB_MASK) {
1309*4882a593Smuzhiyun /* Dual MCB active */
1310*4882a593Smuzhiyun xgene_pmu->mcb_active_mask = 0x3;
1311*4882a593Smuzhiyun /* Probe all active MC(s) */
1312*4882a593Smuzhiyun reg = readl(mcbb_csr + CSW_CSWCR);
1313*4882a593Smuzhiyun xgene_pmu->mc_active_mask =
1314*4882a593Smuzhiyun (reg & MCBADDRMR_DUALMCU_MODE_MASK) ? 0xF : 0x5;
1315*4882a593Smuzhiyun } else {
1316*4882a593Smuzhiyun /* Single MCB active */
1317*4882a593Smuzhiyun xgene_pmu->mcb_active_mask = 0x1;
1318*4882a593Smuzhiyun /* Probe all active MC(s) */
1319*4882a593Smuzhiyun reg = readl(mcba_csr + CSW_CSWCR);
1320*4882a593Smuzhiyun xgene_pmu->mc_active_mask =
1321*4882a593Smuzhiyun (reg & MCBADDRMR_DUALMCU_MODE_MASK) ? 0x3 : 0x1;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun return 0;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
acpi_pmu_v3_probe_active_mcb_mcu_l3c(struct xgene_pmu * xgene_pmu,struct platform_device * pdev)1327*4882a593Smuzhiyun static int acpi_pmu_v3_probe_active_mcb_mcu_l3c(struct xgene_pmu *xgene_pmu,
1328*4882a593Smuzhiyun struct platform_device *pdev)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun void __iomem *csw_csr;
1331*4882a593Smuzhiyun unsigned int reg;
1332*4882a593Smuzhiyun u32 mcb0routing;
1333*4882a593Smuzhiyun u32 mcb1routing;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun csw_csr = devm_platform_ioremap_resource(pdev, 1);
1336*4882a593Smuzhiyun if (IS_ERR(csw_csr)) {
1337*4882a593Smuzhiyun dev_err(&pdev->dev, "ioremap failed for CSW CSR resource\n");
1338*4882a593Smuzhiyun return PTR_ERR(csw_csr);
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun reg = readl(csw_csr + CSW_CSWCR);
1342*4882a593Smuzhiyun mcb0routing = CSW_CSWCR_MCB0_ROUTING(reg);
1343*4882a593Smuzhiyun mcb1routing = CSW_CSWCR_MCB1_ROUTING(reg);
1344*4882a593Smuzhiyun if (reg & CSW_CSWCR_DUALMCB_MASK) {
1345*4882a593Smuzhiyun /* Dual MCB active */
1346*4882a593Smuzhiyun xgene_pmu->mcb_active_mask = 0x3;
1347*4882a593Smuzhiyun /* Probe all active L3C(s), maximum is 8 */
1348*4882a593Smuzhiyun xgene_pmu->l3c_active_mask = 0xFF;
1349*4882a593Smuzhiyun /* Probe all active MC(s), maximum is 8 */
1350*4882a593Smuzhiyun if ((mcb0routing == 0x2) && (mcb1routing == 0x2))
1351*4882a593Smuzhiyun xgene_pmu->mc_active_mask = 0xFF;
1352*4882a593Smuzhiyun else if ((mcb0routing == 0x1) && (mcb1routing == 0x1))
1353*4882a593Smuzhiyun xgene_pmu->mc_active_mask = 0x33;
1354*4882a593Smuzhiyun else
1355*4882a593Smuzhiyun xgene_pmu->mc_active_mask = 0x11;
1356*4882a593Smuzhiyun } else {
1357*4882a593Smuzhiyun /* Single MCB active */
1358*4882a593Smuzhiyun xgene_pmu->mcb_active_mask = 0x1;
1359*4882a593Smuzhiyun /* Probe all active L3C(s), maximum is 4 */
1360*4882a593Smuzhiyun xgene_pmu->l3c_active_mask = 0x0F;
1361*4882a593Smuzhiyun /* Probe all active MC(s), maximum is 4 */
1362*4882a593Smuzhiyun if (mcb0routing == 0x2)
1363*4882a593Smuzhiyun xgene_pmu->mc_active_mask = 0x0F;
1364*4882a593Smuzhiyun else if (mcb0routing == 0x1)
1365*4882a593Smuzhiyun xgene_pmu->mc_active_mask = 0x03;
1366*4882a593Smuzhiyun else
1367*4882a593Smuzhiyun xgene_pmu->mc_active_mask = 0x01;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun return 0;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
fdt_pmu_probe_active_mcb_mcu_l3c(struct xgene_pmu * xgene_pmu,struct platform_device * pdev)1373*4882a593Smuzhiyun static int fdt_pmu_probe_active_mcb_mcu_l3c(struct xgene_pmu *xgene_pmu,
1374*4882a593Smuzhiyun struct platform_device *pdev)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun struct regmap *csw_map, *mcba_map, *mcbb_map;
1377*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1378*4882a593Smuzhiyun unsigned int reg;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun csw_map = syscon_regmap_lookup_by_phandle(np, "regmap-csw");
1381*4882a593Smuzhiyun if (IS_ERR(csw_map)) {
1382*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to get syscon regmap csw\n");
1383*4882a593Smuzhiyun return PTR_ERR(csw_map);
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun mcba_map = syscon_regmap_lookup_by_phandle(np, "regmap-mcba");
1387*4882a593Smuzhiyun if (IS_ERR(mcba_map)) {
1388*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to get syscon regmap mcba\n");
1389*4882a593Smuzhiyun return PTR_ERR(mcba_map);
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun mcbb_map = syscon_regmap_lookup_by_phandle(np, "regmap-mcbb");
1393*4882a593Smuzhiyun if (IS_ERR(mcbb_map)) {
1394*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to get syscon regmap mcbb\n");
1395*4882a593Smuzhiyun return PTR_ERR(mcbb_map);
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun xgene_pmu->l3c_active_mask = 0x1;
1399*4882a593Smuzhiyun if (regmap_read(csw_map, CSW_CSWCR, ®))
1400*4882a593Smuzhiyun return -EINVAL;
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun if (reg & CSW_CSWCR_DUALMCB_MASK) {
1403*4882a593Smuzhiyun /* Dual MCB active */
1404*4882a593Smuzhiyun xgene_pmu->mcb_active_mask = 0x3;
1405*4882a593Smuzhiyun /* Probe all active MC(s) */
1406*4882a593Smuzhiyun if (regmap_read(mcbb_map, MCBADDRMR, ®))
1407*4882a593Smuzhiyun return 0;
1408*4882a593Smuzhiyun xgene_pmu->mc_active_mask =
1409*4882a593Smuzhiyun (reg & MCBADDRMR_DUALMCU_MODE_MASK) ? 0xF : 0x5;
1410*4882a593Smuzhiyun } else {
1411*4882a593Smuzhiyun /* Single MCB active */
1412*4882a593Smuzhiyun xgene_pmu->mcb_active_mask = 0x1;
1413*4882a593Smuzhiyun /* Probe all active MC(s) */
1414*4882a593Smuzhiyun if (regmap_read(mcba_map, MCBADDRMR, ®))
1415*4882a593Smuzhiyun return 0;
1416*4882a593Smuzhiyun xgene_pmu->mc_active_mask =
1417*4882a593Smuzhiyun (reg & MCBADDRMR_DUALMCU_MODE_MASK) ? 0x3 : 0x1;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun return 0;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun
xgene_pmu_probe_active_mcb_mcu_l3c(struct xgene_pmu * xgene_pmu,struct platform_device * pdev)1423*4882a593Smuzhiyun static int xgene_pmu_probe_active_mcb_mcu_l3c(struct xgene_pmu *xgene_pmu,
1424*4882a593Smuzhiyun struct platform_device *pdev)
1425*4882a593Smuzhiyun {
1426*4882a593Smuzhiyun if (has_acpi_companion(&pdev->dev)) {
1427*4882a593Smuzhiyun if (xgene_pmu->version == PCP_PMU_V3)
1428*4882a593Smuzhiyun return acpi_pmu_v3_probe_active_mcb_mcu_l3c(xgene_pmu,
1429*4882a593Smuzhiyun pdev);
1430*4882a593Smuzhiyun else
1431*4882a593Smuzhiyun return acpi_pmu_probe_active_mcb_mcu_l3c(xgene_pmu,
1432*4882a593Smuzhiyun pdev);
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun return fdt_pmu_probe_active_mcb_mcu_l3c(xgene_pmu, pdev);
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
xgene_pmu_dev_name(struct device * dev,u32 type,int id)1437*4882a593Smuzhiyun static char *xgene_pmu_dev_name(struct device *dev, u32 type, int id)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun switch (type) {
1440*4882a593Smuzhiyun case PMU_TYPE_L3C:
1441*4882a593Smuzhiyun return devm_kasprintf(dev, GFP_KERNEL, "l3c%d", id);
1442*4882a593Smuzhiyun case PMU_TYPE_IOB:
1443*4882a593Smuzhiyun return devm_kasprintf(dev, GFP_KERNEL, "iob%d", id);
1444*4882a593Smuzhiyun case PMU_TYPE_IOB_SLOW:
1445*4882a593Smuzhiyun return devm_kasprintf(dev, GFP_KERNEL, "iob_slow%d", id);
1446*4882a593Smuzhiyun case PMU_TYPE_MCB:
1447*4882a593Smuzhiyun return devm_kasprintf(dev, GFP_KERNEL, "mcb%d", id);
1448*4882a593Smuzhiyun case PMU_TYPE_MC:
1449*4882a593Smuzhiyun return devm_kasprintf(dev, GFP_KERNEL, "mc%d", id);
1450*4882a593Smuzhiyun default:
1451*4882a593Smuzhiyun return devm_kasprintf(dev, GFP_KERNEL, "unknown");
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun #if defined(CONFIG_ACPI)
1456*4882a593Smuzhiyun static struct
acpi_get_pmu_hw_inf(struct xgene_pmu * xgene_pmu,struct acpi_device * adev,u32 type)1457*4882a593Smuzhiyun xgene_pmu_dev_ctx *acpi_get_pmu_hw_inf(struct xgene_pmu *xgene_pmu,
1458*4882a593Smuzhiyun struct acpi_device *adev, u32 type)
1459*4882a593Smuzhiyun {
1460*4882a593Smuzhiyun struct device *dev = xgene_pmu->dev;
1461*4882a593Smuzhiyun struct list_head resource_list;
1462*4882a593Smuzhiyun struct xgene_pmu_dev_ctx *ctx;
1463*4882a593Smuzhiyun const union acpi_object *obj;
1464*4882a593Smuzhiyun struct hw_pmu_info *inf;
1465*4882a593Smuzhiyun void __iomem *dev_csr;
1466*4882a593Smuzhiyun struct resource res;
1467*4882a593Smuzhiyun struct resource_entry *rentry;
1468*4882a593Smuzhiyun int enable_bit;
1469*4882a593Smuzhiyun int rc;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1472*4882a593Smuzhiyun if (!ctx)
1473*4882a593Smuzhiyun return NULL;
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun INIT_LIST_HEAD(&resource_list);
1476*4882a593Smuzhiyun rc = acpi_dev_get_resources(adev, &resource_list, NULL, NULL);
1477*4882a593Smuzhiyun if (rc <= 0) {
1478*4882a593Smuzhiyun dev_err(dev, "PMU type %d: No resources found\n", type);
1479*4882a593Smuzhiyun return NULL;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun list_for_each_entry(rentry, &resource_list, node) {
1483*4882a593Smuzhiyun if (resource_type(rentry->res) == IORESOURCE_MEM) {
1484*4882a593Smuzhiyun res = *rentry->res;
1485*4882a593Smuzhiyun rentry = NULL;
1486*4882a593Smuzhiyun break;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun acpi_dev_free_resource_list(&resource_list);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun if (rentry) {
1492*4882a593Smuzhiyun dev_err(dev, "PMU type %d: No memory resource found\n", type);
1493*4882a593Smuzhiyun return NULL;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun dev_csr = devm_ioremap_resource(dev, &res);
1497*4882a593Smuzhiyun if (IS_ERR(dev_csr)) {
1498*4882a593Smuzhiyun dev_err(dev, "PMU type %d: Fail to map resource\n", type);
1499*4882a593Smuzhiyun return NULL;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /* A PMU device node without enable-bit-index is always enabled */
1503*4882a593Smuzhiyun rc = acpi_dev_get_property(adev, "enable-bit-index",
1504*4882a593Smuzhiyun ACPI_TYPE_INTEGER, &obj);
1505*4882a593Smuzhiyun if (rc < 0)
1506*4882a593Smuzhiyun enable_bit = 0;
1507*4882a593Smuzhiyun else
1508*4882a593Smuzhiyun enable_bit = (int) obj->integer.value;
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun ctx->name = xgene_pmu_dev_name(dev, type, enable_bit);
1511*4882a593Smuzhiyun if (!ctx->name) {
1512*4882a593Smuzhiyun dev_err(dev, "PMU type %d: Fail to get device name\n", type);
1513*4882a593Smuzhiyun return NULL;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun inf = &ctx->inf;
1516*4882a593Smuzhiyun inf->type = type;
1517*4882a593Smuzhiyun inf->csr = dev_csr;
1518*4882a593Smuzhiyun inf->enable_mask = 1 << enable_bit;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun return ctx;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun static const struct acpi_device_id xgene_pmu_acpi_type_match[] = {
1524*4882a593Smuzhiyun {"APMC0D5D", PMU_TYPE_L3C},
1525*4882a593Smuzhiyun {"APMC0D5E", PMU_TYPE_IOB},
1526*4882a593Smuzhiyun {"APMC0D5F", PMU_TYPE_MCB},
1527*4882a593Smuzhiyun {"APMC0D60", PMU_TYPE_MC},
1528*4882a593Smuzhiyun {"APMC0D84", PMU_TYPE_L3C},
1529*4882a593Smuzhiyun {"APMC0D85", PMU_TYPE_IOB},
1530*4882a593Smuzhiyun {"APMC0D86", PMU_TYPE_IOB_SLOW},
1531*4882a593Smuzhiyun {"APMC0D87", PMU_TYPE_MCB},
1532*4882a593Smuzhiyun {"APMC0D88", PMU_TYPE_MC},
1533*4882a593Smuzhiyun {},
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun
xgene_pmu_acpi_match_type(const struct acpi_device_id * ids,struct acpi_device * adev)1536*4882a593Smuzhiyun static const struct acpi_device_id *xgene_pmu_acpi_match_type(
1537*4882a593Smuzhiyun const struct acpi_device_id *ids,
1538*4882a593Smuzhiyun struct acpi_device *adev)
1539*4882a593Smuzhiyun {
1540*4882a593Smuzhiyun const struct acpi_device_id *match_id = NULL;
1541*4882a593Smuzhiyun const struct acpi_device_id *id;
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun for (id = ids; id->id[0] || id->cls; id++) {
1544*4882a593Smuzhiyun if (!acpi_match_device_ids(adev, id))
1545*4882a593Smuzhiyun match_id = id;
1546*4882a593Smuzhiyun else if (match_id)
1547*4882a593Smuzhiyun break;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun return match_id;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun
acpi_pmu_dev_add(acpi_handle handle,u32 level,void * data,void ** return_value)1553*4882a593Smuzhiyun static acpi_status acpi_pmu_dev_add(acpi_handle handle, u32 level,
1554*4882a593Smuzhiyun void *data, void **return_value)
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun const struct acpi_device_id *acpi_id;
1557*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = data;
1558*4882a593Smuzhiyun struct xgene_pmu_dev_ctx *ctx;
1559*4882a593Smuzhiyun struct acpi_device *adev;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun if (acpi_bus_get_device(handle, &adev))
1562*4882a593Smuzhiyun return AE_OK;
1563*4882a593Smuzhiyun if (acpi_bus_get_status(adev) || !adev->status.present)
1564*4882a593Smuzhiyun return AE_OK;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun acpi_id = xgene_pmu_acpi_match_type(xgene_pmu_acpi_type_match, adev);
1567*4882a593Smuzhiyun if (!acpi_id)
1568*4882a593Smuzhiyun return AE_OK;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun ctx = acpi_get_pmu_hw_inf(xgene_pmu, adev, (u32)acpi_id->driver_data);
1571*4882a593Smuzhiyun if (!ctx)
1572*4882a593Smuzhiyun return AE_OK;
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun if (xgene_pmu_dev_add(xgene_pmu, ctx)) {
1575*4882a593Smuzhiyun /* Can't add the PMU device, skip it */
1576*4882a593Smuzhiyun devm_kfree(xgene_pmu->dev, ctx);
1577*4882a593Smuzhiyun return AE_OK;
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun switch (ctx->inf.type) {
1581*4882a593Smuzhiyun case PMU_TYPE_L3C:
1582*4882a593Smuzhiyun list_add(&ctx->next, &xgene_pmu->l3cpmus);
1583*4882a593Smuzhiyun break;
1584*4882a593Smuzhiyun case PMU_TYPE_IOB:
1585*4882a593Smuzhiyun list_add(&ctx->next, &xgene_pmu->iobpmus);
1586*4882a593Smuzhiyun break;
1587*4882a593Smuzhiyun case PMU_TYPE_IOB_SLOW:
1588*4882a593Smuzhiyun list_add(&ctx->next, &xgene_pmu->iobpmus);
1589*4882a593Smuzhiyun break;
1590*4882a593Smuzhiyun case PMU_TYPE_MCB:
1591*4882a593Smuzhiyun list_add(&ctx->next, &xgene_pmu->mcbpmus);
1592*4882a593Smuzhiyun break;
1593*4882a593Smuzhiyun case PMU_TYPE_MC:
1594*4882a593Smuzhiyun list_add(&ctx->next, &xgene_pmu->mcpmus);
1595*4882a593Smuzhiyun break;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun return AE_OK;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun
acpi_pmu_probe_pmu_dev(struct xgene_pmu * xgene_pmu,struct platform_device * pdev)1600*4882a593Smuzhiyun static int acpi_pmu_probe_pmu_dev(struct xgene_pmu *xgene_pmu,
1601*4882a593Smuzhiyun struct platform_device *pdev)
1602*4882a593Smuzhiyun {
1603*4882a593Smuzhiyun struct device *dev = xgene_pmu->dev;
1604*4882a593Smuzhiyun acpi_handle handle;
1605*4882a593Smuzhiyun acpi_status status;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun handle = ACPI_HANDLE(dev);
1608*4882a593Smuzhiyun if (!handle)
1609*4882a593Smuzhiyun return -EINVAL;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun status = acpi_walk_namespace(ACPI_TYPE_DEVICE, handle, 1,
1612*4882a593Smuzhiyun acpi_pmu_dev_add, NULL, xgene_pmu, NULL);
1613*4882a593Smuzhiyun if (ACPI_FAILURE(status)) {
1614*4882a593Smuzhiyun dev_err(dev, "failed to probe PMU devices\n");
1615*4882a593Smuzhiyun return -ENODEV;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun return 0;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun #else
acpi_pmu_probe_pmu_dev(struct xgene_pmu * xgene_pmu,struct platform_device * pdev)1621*4882a593Smuzhiyun static int acpi_pmu_probe_pmu_dev(struct xgene_pmu *xgene_pmu,
1622*4882a593Smuzhiyun struct platform_device *pdev)
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun return 0;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun #endif
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun static struct
fdt_get_pmu_hw_inf(struct xgene_pmu * xgene_pmu,struct device_node * np,u32 type)1629*4882a593Smuzhiyun xgene_pmu_dev_ctx *fdt_get_pmu_hw_inf(struct xgene_pmu *xgene_pmu,
1630*4882a593Smuzhiyun struct device_node *np, u32 type)
1631*4882a593Smuzhiyun {
1632*4882a593Smuzhiyun struct device *dev = xgene_pmu->dev;
1633*4882a593Smuzhiyun struct xgene_pmu_dev_ctx *ctx;
1634*4882a593Smuzhiyun struct hw_pmu_info *inf;
1635*4882a593Smuzhiyun void __iomem *dev_csr;
1636*4882a593Smuzhiyun struct resource res;
1637*4882a593Smuzhiyun int enable_bit;
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1640*4882a593Smuzhiyun if (!ctx)
1641*4882a593Smuzhiyun return NULL;
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun if (of_address_to_resource(np, 0, &res) < 0) {
1644*4882a593Smuzhiyun dev_err(dev, "PMU type %d: No resource address found\n", type);
1645*4882a593Smuzhiyun return NULL;
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun dev_csr = devm_ioremap_resource(dev, &res);
1649*4882a593Smuzhiyun if (IS_ERR(dev_csr)) {
1650*4882a593Smuzhiyun dev_err(dev, "PMU type %d: Fail to map resource\n", type);
1651*4882a593Smuzhiyun return NULL;
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun /* A PMU device node without enable-bit-index is always enabled */
1655*4882a593Smuzhiyun if (of_property_read_u32(np, "enable-bit-index", &enable_bit))
1656*4882a593Smuzhiyun enable_bit = 0;
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun ctx->name = xgene_pmu_dev_name(dev, type, enable_bit);
1659*4882a593Smuzhiyun if (!ctx->name) {
1660*4882a593Smuzhiyun dev_err(dev, "PMU type %d: Fail to get device name\n", type);
1661*4882a593Smuzhiyun return NULL;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun inf = &ctx->inf;
1665*4882a593Smuzhiyun inf->type = type;
1666*4882a593Smuzhiyun inf->csr = dev_csr;
1667*4882a593Smuzhiyun inf->enable_mask = 1 << enable_bit;
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun return ctx;
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
fdt_pmu_probe_pmu_dev(struct xgene_pmu * xgene_pmu,struct platform_device * pdev)1672*4882a593Smuzhiyun static int fdt_pmu_probe_pmu_dev(struct xgene_pmu *xgene_pmu,
1673*4882a593Smuzhiyun struct platform_device *pdev)
1674*4882a593Smuzhiyun {
1675*4882a593Smuzhiyun struct xgene_pmu_dev_ctx *ctx;
1676*4882a593Smuzhiyun struct device_node *np;
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun for_each_child_of_node(pdev->dev.of_node, np) {
1679*4882a593Smuzhiyun if (!of_device_is_available(np))
1680*4882a593Smuzhiyun continue;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun if (of_device_is_compatible(np, "apm,xgene-pmu-l3c"))
1683*4882a593Smuzhiyun ctx = fdt_get_pmu_hw_inf(xgene_pmu, np, PMU_TYPE_L3C);
1684*4882a593Smuzhiyun else if (of_device_is_compatible(np, "apm,xgene-pmu-iob"))
1685*4882a593Smuzhiyun ctx = fdt_get_pmu_hw_inf(xgene_pmu, np, PMU_TYPE_IOB);
1686*4882a593Smuzhiyun else if (of_device_is_compatible(np, "apm,xgene-pmu-mcb"))
1687*4882a593Smuzhiyun ctx = fdt_get_pmu_hw_inf(xgene_pmu, np, PMU_TYPE_MCB);
1688*4882a593Smuzhiyun else if (of_device_is_compatible(np, "apm,xgene-pmu-mc"))
1689*4882a593Smuzhiyun ctx = fdt_get_pmu_hw_inf(xgene_pmu, np, PMU_TYPE_MC);
1690*4882a593Smuzhiyun else
1691*4882a593Smuzhiyun ctx = NULL;
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun if (!ctx)
1694*4882a593Smuzhiyun continue;
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun if (xgene_pmu_dev_add(xgene_pmu, ctx)) {
1697*4882a593Smuzhiyun /* Can't add the PMU device, skip it */
1698*4882a593Smuzhiyun devm_kfree(xgene_pmu->dev, ctx);
1699*4882a593Smuzhiyun continue;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun switch (ctx->inf.type) {
1703*4882a593Smuzhiyun case PMU_TYPE_L3C:
1704*4882a593Smuzhiyun list_add(&ctx->next, &xgene_pmu->l3cpmus);
1705*4882a593Smuzhiyun break;
1706*4882a593Smuzhiyun case PMU_TYPE_IOB:
1707*4882a593Smuzhiyun list_add(&ctx->next, &xgene_pmu->iobpmus);
1708*4882a593Smuzhiyun break;
1709*4882a593Smuzhiyun case PMU_TYPE_IOB_SLOW:
1710*4882a593Smuzhiyun list_add(&ctx->next, &xgene_pmu->iobpmus);
1711*4882a593Smuzhiyun break;
1712*4882a593Smuzhiyun case PMU_TYPE_MCB:
1713*4882a593Smuzhiyun list_add(&ctx->next, &xgene_pmu->mcbpmus);
1714*4882a593Smuzhiyun break;
1715*4882a593Smuzhiyun case PMU_TYPE_MC:
1716*4882a593Smuzhiyun list_add(&ctx->next, &xgene_pmu->mcpmus);
1717*4882a593Smuzhiyun break;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun return 0;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
xgene_pmu_probe_pmu_dev(struct xgene_pmu * xgene_pmu,struct platform_device * pdev)1724*4882a593Smuzhiyun static int xgene_pmu_probe_pmu_dev(struct xgene_pmu *xgene_pmu,
1725*4882a593Smuzhiyun struct platform_device *pdev)
1726*4882a593Smuzhiyun {
1727*4882a593Smuzhiyun if (has_acpi_companion(&pdev->dev))
1728*4882a593Smuzhiyun return acpi_pmu_probe_pmu_dev(xgene_pmu, pdev);
1729*4882a593Smuzhiyun return fdt_pmu_probe_pmu_dev(xgene_pmu, pdev);
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun static const struct xgene_pmu_data xgene_pmu_data = {
1733*4882a593Smuzhiyun .id = PCP_PMU_V1,
1734*4882a593Smuzhiyun };
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun static const struct xgene_pmu_data xgene_pmu_v2_data = {
1737*4882a593Smuzhiyun .id = PCP_PMU_V2,
1738*4882a593Smuzhiyun };
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun static const struct xgene_pmu_ops xgene_pmu_ops = {
1741*4882a593Smuzhiyun .mask_int = xgene_pmu_mask_int,
1742*4882a593Smuzhiyun .unmask_int = xgene_pmu_unmask_int,
1743*4882a593Smuzhiyun .read_counter = xgene_pmu_read_counter32,
1744*4882a593Smuzhiyun .write_counter = xgene_pmu_write_counter32,
1745*4882a593Smuzhiyun .write_evttype = xgene_pmu_write_evttype,
1746*4882a593Smuzhiyun .write_agentmsk = xgene_pmu_write_agentmsk,
1747*4882a593Smuzhiyun .write_agent1msk = xgene_pmu_write_agent1msk,
1748*4882a593Smuzhiyun .enable_counter = xgene_pmu_enable_counter,
1749*4882a593Smuzhiyun .disable_counter = xgene_pmu_disable_counter,
1750*4882a593Smuzhiyun .enable_counter_int = xgene_pmu_enable_counter_int,
1751*4882a593Smuzhiyun .disable_counter_int = xgene_pmu_disable_counter_int,
1752*4882a593Smuzhiyun .reset_counters = xgene_pmu_reset_counters,
1753*4882a593Smuzhiyun .start_counters = xgene_pmu_start_counters,
1754*4882a593Smuzhiyun .stop_counters = xgene_pmu_stop_counters,
1755*4882a593Smuzhiyun };
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun static const struct xgene_pmu_ops xgene_pmu_v3_ops = {
1758*4882a593Smuzhiyun .mask_int = xgene_pmu_v3_mask_int,
1759*4882a593Smuzhiyun .unmask_int = xgene_pmu_v3_unmask_int,
1760*4882a593Smuzhiyun .read_counter = xgene_pmu_read_counter64,
1761*4882a593Smuzhiyun .write_counter = xgene_pmu_write_counter64,
1762*4882a593Smuzhiyun .write_evttype = xgene_pmu_write_evttype,
1763*4882a593Smuzhiyun .write_agentmsk = xgene_pmu_v3_write_agentmsk,
1764*4882a593Smuzhiyun .write_agent1msk = xgene_pmu_v3_write_agent1msk,
1765*4882a593Smuzhiyun .enable_counter = xgene_pmu_enable_counter,
1766*4882a593Smuzhiyun .disable_counter = xgene_pmu_disable_counter,
1767*4882a593Smuzhiyun .enable_counter_int = xgene_pmu_enable_counter_int,
1768*4882a593Smuzhiyun .disable_counter_int = xgene_pmu_disable_counter_int,
1769*4882a593Smuzhiyun .reset_counters = xgene_pmu_reset_counters,
1770*4882a593Smuzhiyun .start_counters = xgene_pmu_start_counters,
1771*4882a593Smuzhiyun .stop_counters = xgene_pmu_stop_counters,
1772*4882a593Smuzhiyun };
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun static const struct of_device_id xgene_pmu_of_match[] = {
1775*4882a593Smuzhiyun { .compatible = "apm,xgene-pmu", .data = &xgene_pmu_data },
1776*4882a593Smuzhiyun { .compatible = "apm,xgene-pmu-v2", .data = &xgene_pmu_v2_data },
1777*4882a593Smuzhiyun {},
1778*4882a593Smuzhiyun };
1779*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xgene_pmu_of_match);
1780*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1781*4882a593Smuzhiyun static const struct acpi_device_id xgene_pmu_acpi_match[] = {
1782*4882a593Smuzhiyun {"APMC0D5B", PCP_PMU_V1},
1783*4882a593Smuzhiyun {"APMC0D5C", PCP_PMU_V2},
1784*4882a593Smuzhiyun {"APMC0D83", PCP_PMU_V3},
1785*4882a593Smuzhiyun {},
1786*4882a593Smuzhiyun };
1787*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, xgene_pmu_acpi_match);
1788*4882a593Smuzhiyun #endif
1789*4882a593Smuzhiyun
xgene_pmu_online_cpu(unsigned int cpu,struct hlist_node * node)1790*4882a593Smuzhiyun static int xgene_pmu_online_cpu(unsigned int cpu, struct hlist_node *node)
1791*4882a593Smuzhiyun {
1792*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = hlist_entry_safe(node, struct xgene_pmu,
1793*4882a593Smuzhiyun node);
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun if (cpumask_empty(&xgene_pmu->cpu))
1796*4882a593Smuzhiyun cpumask_set_cpu(cpu, &xgene_pmu->cpu);
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun /* Overflow interrupt also should use the same CPU */
1799*4882a593Smuzhiyun WARN_ON(irq_set_affinity(xgene_pmu->irq, &xgene_pmu->cpu));
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun return 0;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun
xgene_pmu_offline_cpu(unsigned int cpu,struct hlist_node * node)1804*4882a593Smuzhiyun static int xgene_pmu_offline_cpu(unsigned int cpu, struct hlist_node *node)
1805*4882a593Smuzhiyun {
1806*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = hlist_entry_safe(node, struct xgene_pmu,
1807*4882a593Smuzhiyun node);
1808*4882a593Smuzhiyun struct xgene_pmu_dev_ctx *ctx;
1809*4882a593Smuzhiyun unsigned int target;
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun if (!cpumask_test_and_clear_cpu(cpu, &xgene_pmu->cpu))
1812*4882a593Smuzhiyun return 0;
1813*4882a593Smuzhiyun target = cpumask_any_but(cpu_online_mask, cpu);
1814*4882a593Smuzhiyun if (target >= nr_cpu_ids)
1815*4882a593Smuzhiyun return 0;
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun list_for_each_entry(ctx, &xgene_pmu->mcpmus, next) {
1818*4882a593Smuzhiyun perf_pmu_migrate_context(&ctx->pmu_dev->pmu, cpu, target);
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun list_for_each_entry(ctx, &xgene_pmu->mcbpmus, next) {
1821*4882a593Smuzhiyun perf_pmu_migrate_context(&ctx->pmu_dev->pmu, cpu, target);
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun list_for_each_entry(ctx, &xgene_pmu->l3cpmus, next) {
1824*4882a593Smuzhiyun perf_pmu_migrate_context(&ctx->pmu_dev->pmu, cpu, target);
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun list_for_each_entry(ctx, &xgene_pmu->iobpmus, next) {
1827*4882a593Smuzhiyun perf_pmu_migrate_context(&ctx->pmu_dev->pmu, cpu, target);
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun cpumask_set_cpu(target, &xgene_pmu->cpu);
1831*4882a593Smuzhiyun /* Overflow interrupt also should use the same CPU */
1832*4882a593Smuzhiyun WARN_ON(irq_set_affinity(xgene_pmu->irq, &xgene_pmu->cpu));
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun return 0;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun
xgene_pmu_probe(struct platform_device * pdev)1837*4882a593Smuzhiyun static int xgene_pmu_probe(struct platform_device *pdev)
1838*4882a593Smuzhiyun {
1839*4882a593Smuzhiyun const struct xgene_pmu_data *dev_data;
1840*4882a593Smuzhiyun const struct of_device_id *of_id;
1841*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu;
1842*4882a593Smuzhiyun struct resource *res;
1843*4882a593Smuzhiyun int irq, rc;
1844*4882a593Smuzhiyun int version;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun /* Install a hook to update the reader CPU in case it goes offline */
1847*4882a593Smuzhiyun rc = cpuhp_setup_state_multi(CPUHP_AP_PERF_ARM_APM_XGENE_ONLINE,
1848*4882a593Smuzhiyun "CPUHP_AP_PERF_ARM_APM_XGENE_ONLINE",
1849*4882a593Smuzhiyun xgene_pmu_online_cpu,
1850*4882a593Smuzhiyun xgene_pmu_offline_cpu);
1851*4882a593Smuzhiyun if (rc)
1852*4882a593Smuzhiyun return rc;
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun xgene_pmu = devm_kzalloc(&pdev->dev, sizeof(*xgene_pmu), GFP_KERNEL);
1855*4882a593Smuzhiyun if (!xgene_pmu)
1856*4882a593Smuzhiyun return -ENOMEM;
1857*4882a593Smuzhiyun xgene_pmu->dev = &pdev->dev;
1858*4882a593Smuzhiyun platform_set_drvdata(pdev, xgene_pmu);
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun version = -EINVAL;
1861*4882a593Smuzhiyun of_id = of_match_device(xgene_pmu_of_match, &pdev->dev);
1862*4882a593Smuzhiyun if (of_id) {
1863*4882a593Smuzhiyun dev_data = (const struct xgene_pmu_data *) of_id->data;
1864*4882a593Smuzhiyun version = dev_data->id;
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1868*4882a593Smuzhiyun if (ACPI_COMPANION(&pdev->dev)) {
1869*4882a593Smuzhiyun const struct acpi_device_id *acpi_id;
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun acpi_id = acpi_match_device(xgene_pmu_acpi_match, &pdev->dev);
1872*4882a593Smuzhiyun if (acpi_id)
1873*4882a593Smuzhiyun version = (int) acpi_id->driver_data;
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun #endif
1876*4882a593Smuzhiyun if (version < 0)
1877*4882a593Smuzhiyun return -ENODEV;
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun if (version == PCP_PMU_V3)
1880*4882a593Smuzhiyun xgene_pmu->ops = &xgene_pmu_v3_ops;
1881*4882a593Smuzhiyun else
1882*4882a593Smuzhiyun xgene_pmu->ops = &xgene_pmu_ops;
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun INIT_LIST_HEAD(&xgene_pmu->l3cpmus);
1885*4882a593Smuzhiyun INIT_LIST_HEAD(&xgene_pmu->iobpmus);
1886*4882a593Smuzhiyun INIT_LIST_HEAD(&xgene_pmu->mcbpmus);
1887*4882a593Smuzhiyun INIT_LIST_HEAD(&xgene_pmu->mcpmus);
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun xgene_pmu->version = version;
1890*4882a593Smuzhiyun dev_info(&pdev->dev, "X-Gene PMU version %d\n", xgene_pmu->version);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1893*4882a593Smuzhiyun xgene_pmu->pcppmu_csr = devm_ioremap_resource(&pdev->dev, res);
1894*4882a593Smuzhiyun if (IS_ERR(xgene_pmu->pcppmu_csr)) {
1895*4882a593Smuzhiyun dev_err(&pdev->dev, "ioremap failed for PCP PMU resource\n");
1896*4882a593Smuzhiyun return PTR_ERR(xgene_pmu->pcppmu_csr);
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1900*4882a593Smuzhiyun if (irq < 0)
1901*4882a593Smuzhiyun return -EINVAL;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun rc = devm_request_irq(&pdev->dev, irq, xgene_pmu_isr,
1904*4882a593Smuzhiyun IRQF_NOBALANCING | IRQF_NO_THREAD,
1905*4882a593Smuzhiyun dev_name(&pdev->dev), xgene_pmu);
1906*4882a593Smuzhiyun if (rc) {
1907*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not request IRQ %d\n", irq);
1908*4882a593Smuzhiyun return rc;
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun xgene_pmu->irq = irq;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun raw_spin_lock_init(&xgene_pmu->lock);
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun /* Check for active MCBs and MCUs */
1916*4882a593Smuzhiyun rc = xgene_pmu_probe_active_mcb_mcu_l3c(xgene_pmu, pdev);
1917*4882a593Smuzhiyun if (rc) {
1918*4882a593Smuzhiyun dev_warn(&pdev->dev, "Unknown MCB/MCU active status\n");
1919*4882a593Smuzhiyun xgene_pmu->mcb_active_mask = 0x1;
1920*4882a593Smuzhiyun xgene_pmu->mc_active_mask = 0x1;
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun /* Add this instance to the list used by the hotplug callback */
1924*4882a593Smuzhiyun rc = cpuhp_state_add_instance(CPUHP_AP_PERF_ARM_APM_XGENE_ONLINE,
1925*4882a593Smuzhiyun &xgene_pmu->node);
1926*4882a593Smuzhiyun if (rc) {
1927*4882a593Smuzhiyun dev_err(&pdev->dev, "Error %d registering hotplug", rc);
1928*4882a593Smuzhiyun return rc;
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun /* Walk through the tree for all PMU perf devices */
1932*4882a593Smuzhiyun rc = xgene_pmu_probe_pmu_dev(xgene_pmu, pdev);
1933*4882a593Smuzhiyun if (rc) {
1934*4882a593Smuzhiyun dev_err(&pdev->dev, "No PMU perf devices found!\n");
1935*4882a593Smuzhiyun goto out_unregister;
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun /* Enable interrupt */
1939*4882a593Smuzhiyun xgene_pmu->ops->unmask_int(xgene_pmu);
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun return 0;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun out_unregister:
1944*4882a593Smuzhiyun cpuhp_state_remove_instance(CPUHP_AP_PERF_ARM_APM_XGENE_ONLINE,
1945*4882a593Smuzhiyun &xgene_pmu->node);
1946*4882a593Smuzhiyun return rc;
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun static void
xgene_pmu_dev_cleanup(struct xgene_pmu * xgene_pmu,struct list_head * pmus)1950*4882a593Smuzhiyun xgene_pmu_dev_cleanup(struct xgene_pmu *xgene_pmu, struct list_head *pmus)
1951*4882a593Smuzhiyun {
1952*4882a593Smuzhiyun struct xgene_pmu_dev_ctx *ctx;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun list_for_each_entry(ctx, pmus, next) {
1955*4882a593Smuzhiyun perf_pmu_unregister(&ctx->pmu_dev->pmu);
1956*4882a593Smuzhiyun }
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun
xgene_pmu_remove(struct platform_device * pdev)1959*4882a593Smuzhiyun static int xgene_pmu_remove(struct platform_device *pdev)
1960*4882a593Smuzhiyun {
1961*4882a593Smuzhiyun struct xgene_pmu *xgene_pmu = dev_get_drvdata(&pdev->dev);
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun xgene_pmu_dev_cleanup(xgene_pmu, &xgene_pmu->l3cpmus);
1964*4882a593Smuzhiyun xgene_pmu_dev_cleanup(xgene_pmu, &xgene_pmu->iobpmus);
1965*4882a593Smuzhiyun xgene_pmu_dev_cleanup(xgene_pmu, &xgene_pmu->mcbpmus);
1966*4882a593Smuzhiyun xgene_pmu_dev_cleanup(xgene_pmu, &xgene_pmu->mcpmus);
1967*4882a593Smuzhiyun cpuhp_state_remove_instance(CPUHP_AP_PERF_ARM_APM_XGENE_ONLINE,
1968*4882a593Smuzhiyun &xgene_pmu->node);
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun return 0;
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun static struct platform_driver xgene_pmu_driver = {
1974*4882a593Smuzhiyun .probe = xgene_pmu_probe,
1975*4882a593Smuzhiyun .remove = xgene_pmu_remove,
1976*4882a593Smuzhiyun .driver = {
1977*4882a593Smuzhiyun .name = "xgene-pmu",
1978*4882a593Smuzhiyun .of_match_table = xgene_pmu_of_match,
1979*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(xgene_pmu_acpi_match),
1980*4882a593Smuzhiyun .suppress_bind_attrs = true,
1981*4882a593Smuzhiyun },
1982*4882a593Smuzhiyun };
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun builtin_platform_driver(xgene_pmu_driver);
1985