xref: /OK3568_Linux_fs/kernel/drivers/perf/arm_pmu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun #undef DEBUG
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun  * ARM performance counter support.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
8*4882a593Smuzhiyun  * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * This code is based on the sparc64 perf event code, which is in turn based
11*4882a593Smuzhiyun  * on the x86 code.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #define pr_fmt(fmt) "hw perfevents: " fmt
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/bitmap.h>
16*4882a593Smuzhiyun #include <linux/cpumask.h>
17*4882a593Smuzhiyun #include <linux/cpu_pm.h>
18*4882a593Smuzhiyun #include <linux/export.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/perf/arm_pmu.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/sched/clock.h>
23*4882a593Smuzhiyun #include <linux/spinlock.h>
24*4882a593Smuzhiyun #include <linux/irq.h>
25*4882a593Smuzhiyun #include <linux/irqdesc.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <asm/irq_regs.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static int armpmu_count_irq_users(const int irq);
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun struct pmu_irq_ops {
32*4882a593Smuzhiyun 	void (*enable_pmuirq)(unsigned int irq);
33*4882a593Smuzhiyun 	void (*disable_pmuirq)(unsigned int irq);
34*4882a593Smuzhiyun 	void (*free_pmuirq)(unsigned int irq, int cpu, void __percpu *devid);
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
armpmu_free_pmuirq(unsigned int irq,int cpu,void __percpu * devid)37*4882a593Smuzhiyun static void armpmu_free_pmuirq(unsigned int irq, int cpu, void __percpu *devid)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	free_irq(irq, per_cpu_ptr(devid, cpu));
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static const struct pmu_irq_ops pmuirq_ops = {
43*4882a593Smuzhiyun 	.enable_pmuirq = enable_irq,
44*4882a593Smuzhiyun 	.disable_pmuirq = disable_irq_nosync,
45*4882a593Smuzhiyun 	.free_pmuirq = armpmu_free_pmuirq
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
armpmu_free_pmunmi(unsigned int irq,int cpu,void __percpu * devid)48*4882a593Smuzhiyun static void armpmu_free_pmunmi(unsigned int irq, int cpu, void __percpu *devid)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	free_nmi(irq, per_cpu_ptr(devid, cpu));
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static const struct pmu_irq_ops pmunmi_ops = {
54*4882a593Smuzhiyun 	.enable_pmuirq = enable_nmi,
55*4882a593Smuzhiyun 	.disable_pmuirq = disable_nmi_nosync,
56*4882a593Smuzhiyun 	.free_pmuirq = armpmu_free_pmunmi
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
armpmu_enable_percpu_pmuirq(unsigned int irq)59*4882a593Smuzhiyun static void armpmu_enable_percpu_pmuirq(unsigned int irq)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	enable_percpu_irq(irq, IRQ_TYPE_NONE);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
armpmu_free_percpu_pmuirq(unsigned int irq,int cpu,void __percpu * devid)64*4882a593Smuzhiyun static void armpmu_free_percpu_pmuirq(unsigned int irq, int cpu,
65*4882a593Smuzhiyun 				   void __percpu *devid)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	if (armpmu_count_irq_users(irq) == 1)
68*4882a593Smuzhiyun 		free_percpu_irq(irq, devid);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static const struct pmu_irq_ops percpu_pmuirq_ops = {
72*4882a593Smuzhiyun 	.enable_pmuirq = armpmu_enable_percpu_pmuirq,
73*4882a593Smuzhiyun 	.disable_pmuirq = disable_percpu_irq,
74*4882a593Smuzhiyun 	.free_pmuirq = armpmu_free_percpu_pmuirq
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
armpmu_enable_percpu_pmunmi(unsigned int irq)77*4882a593Smuzhiyun static void armpmu_enable_percpu_pmunmi(unsigned int irq)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	if (!prepare_percpu_nmi(irq))
80*4882a593Smuzhiyun 		enable_percpu_nmi(irq, IRQ_TYPE_NONE);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
armpmu_disable_percpu_pmunmi(unsigned int irq)83*4882a593Smuzhiyun static void armpmu_disable_percpu_pmunmi(unsigned int irq)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	disable_percpu_nmi(irq);
86*4882a593Smuzhiyun 	teardown_percpu_nmi(irq);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
armpmu_free_percpu_pmunmi(unsigned int irq,int cpu,void __percpu * devid)89*4882a593Smuzhiyun static void armpmu_free_percpu_pmunmi(unsigned int irq, int cpu,
90*4882a593Smuzhiyun 				      void __percpu *devid)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	if (armpmu_count_irq_users(irq) == 1)
93*4882a593Smuzhiyun 		free_percpu_nmi(irq, devid);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static const struct pmu_irq_ops percpu_pmunmi_ops = {
97*4882a593Smuzhiyun 	.enable_pmuirq = armpmu_enable_percpu_pmunmi,
98*4882a593Smuzhiyun 	.disable_pmuirq = armpmu_disable_percpu_pmunmi,
99*4882a593Smuzhiyun 	.free_pmuirq = armpmu_free_percpu_pmunmi
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static DEFINE_PER_CPU(struct arm_pmu *, cpu_armpmu);
103*4882a593Smuzhiyun static DEFINE_PER_CPU(int, cpu_irq);
104*4882a593Smuzhiyun static DEFINE_PER_CPU(const struct pmu_irq_ops *, cpu_irq_ops);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static bool has_nmi;
107*4882a593Smuzhiyun 
arm_pmu_event_max_period(struct perf_event * event)108*4882a593Smuzhiyun static inline u64 arm_pmu_event_max_period(struct perf_event *event)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	if (event->hw.flags & ARMPMU_EVT_64BIT)
111*4882a593Smuzhiyun 		return GENMASK_ULL(63, 0);
112*4882a593Smuzhiyun 	else
113*4882a593Smuzhiyun 		return GENMASK_ULL(31, 0);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static int
armpmu_map_cache_event(const unsigned (* cache_map)[PERF_COUNT_HW_CACHE_MAX][PERF_COUNT_HW_CACHE_OP_MAX][PERF_COUNT_HW_CACHE_RESULT_MAX],u64 config)117*4882a593Smuzhiyun armpmu_map_cache_event(const unsigned (*cache_map)
118*4882a593Smuzhiyun 				      [PERF_COUNT_HW_CACHE_MAX]
119*4882a593Smuzhiyun 				      [PERF_COUNT_HW_CACHE_OP_MAX]
120*4882a593Smuzhiyun 				      [PERF_COUNT_HW_CACHE_RESULT_MAX],
121*4882a593Smuzhiyun 		       u64 config)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	unsigned int cache_type, cache_op, cache_result, ret;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	cache_type = (config >>  0) & 0xff;
126*4882a593Smuzhiyun 	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
127*4882a593Smuzhiyun 		return -EINVAL;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	cache_op = (config >>  8) & 0xff;
130*4882a593Smuzhiyun 	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
131*4882a593Smuzhiyun 		return -EINVAL;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	cache_result = (config >> 16) & 0xff;
134*4882a593Smuzhiyun 	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
135*4882a593Smuzhiyun 		return -EINVAL;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	if (!cache_map)
138*4882a593Smuzhiyun 		return -ENOENT;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (ret == CACHE_OP_UNSUPPORTED)
143*4882a593Smuzhiyun 		return -ENOENT;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	return ret;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static int
armpmu_map_hw_event(const unsigned (* event_map)[PERF_COUNT_HW_MAX],u64 config)149*4882a593Smuzhiyun armpmu_map_hw_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	int mapping;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	if (config >= PERF_COUNT_HW_MAX)
154*4882a593Smuzhiyun 		return -EINVAL;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	if (!event_map)
157*4882a593Smuzhiyun 		return -ENOENT;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	mapping = (*event_map)[config];
160*4882a593Smuzhiyun 	return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static int
armpmu_map_raw_event(u32 raw_event_mask,u64 config)164*4882a593Smuzhiyun armpmu_map_raw_event(u32 raw_event_mask, u64 config)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	return (int)(config & raw_event_mask);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun int
armpmu_map_event(struct perf_event * event,const unsigned (* event_map)[PERF_COUNT_HW_MAX],const unsigned (* cache_map)[PERF_COUNT_HW_CACHE_MAX][PERF_COUNT_HW_CACHE_OP_MAX][PERF_COUNT_HW_CACHE_RESULT_MAX],u32 raw_event_mask)170*4882a593Smuzhiyun armpmu_map_event(struct perf_event *event,
171*4882a593Smuzhiyun 		 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
172*4882a593Smuzhiyun 		 const unsigned (*cache_map)
173*4882a593Smuzhiyun 				[PERF_COUNT_HW_CACHE_MAX]
174*4882a593Smuzhiyun 				[PERF_COUNT_HW_CACHE_OP_MAX]
175*4882a593Smuzhiyun 				[PERF_COUNT_HW_CACHE_RESULT_MAX],
176*4882a593Smuzhiyun 		 u32 raw_event_mask)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	u64 config = event->attr.config;
179*4882a593Smuzhiyun 	int type = event->attr.type;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (type == event->pmu->type)
182*4882a593Smuzhiyun 		return armpmu_map_raw_event(raw_event_mask, config);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	switch (type) {
185*4882a593Smuzhiyun 	case PERF_TYPE_HARDWARE:
186*4882a593Smuzhiyun 		return armpmu_map_hw_event(event_map, config);
187*4882a593Smuzhiyun 	case PERF_TYPE_HW_CACHE:
188*4882a593Smuzhiyun 		return armpmu_map_cache_event(cache_map, config);
189*4882a593Smuzhiyun 	case PERF_TYPE_RAW:
190*4882a593Smuzhiyun 		return armpmu_map_raw_event(raw_event_mask, config);
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return -ENOENT;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
armpmu_event_set_period(struct perf_event * event)196*4882a593Smuzhiyun int armpmu_event_set_period(struct perf_event *event)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
199*4882a593Smuzhiyun 	struct hw_perf_event *hwc = &event->hw;
200*4882a593Smuzhiyun 	s64 left = local64_read(&hwc->period_left);
201*4882a593Smuzhiyun 	s64 period = hwc->sample_period;
202*4882a593Smuzhiyun 	u64 max_period;
203*4882a593Smuzhiyun 	int ret = 0;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	max_period = arm_pmu_event_max_period(event);
206*4882a593Smuzhiyun 	if (unlikely(left <= -period)) {
207*4882a593Smuzhiyun 		left = period;
208*4882a593Smuzhiyun 		local64_set(&hwc->period_left, left);
209*4882a593Smuzhiyun 		hwc->last_period = period;
210*4882a593Smuzhiyun 		ret = 1;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (unlikely(left <= 0)) {
214*4882a593Smuzhiyun 		left += period;
215*4882a593Smuzhiyun 		local64_set(&hwc->period_left, left);
216*4882a593Smuzhiyun 		hwc->last_period = period;
217*4882a593Smuzhiyun 		ret = 1;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/*
221*4882a593Smuzhiyun 	 * Limit the maximum period to prevent the counter value
222*4882a593Smuzhiyun 	 * from overtaking the one we are about to program. In
223*4882a593Smuzhiyun 	 * effect we are reducing max_period to account for
224*4882a593Smuzhiyun 	 * interrupt latency (and we are being very conservative).
225*4882a593Smuzhiyun 	 */
226*4882a593Smuzhiyun 	if (left > (max_period >> 1))
227*4882a593Smuzhiyun 		left = (max_period >> 1);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	local64_set(&hwc->prev_count, (u64)-left);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	armpmu->write_counter(event, (u64)(-left) & max_period);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	perf_event_update_userpage(event);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return ret;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
armpmu_event_update(struct perf_event * event)238*4882a593Smuzhiyun u64 armpmu_event_update(struct perf_event *event)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
241*4882a593Smuzhiyun 	struct hw_perf_event *hwc = &event->hw;
242*4882a593Smuzhiyun 	u64 delta, prev_raw_count, new_raw_count;
243*4882a593Smuzhiyun 	u64 max_period = arm_pmu_event_max_period(event);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun again:
246*4882a593Smuzhiyun 	prev_raw_count = local64_read(&hwc->prev_count);
247*4882a593Smuzhiyun 	new_raw_count = armpmu->read_counter(event);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
250*4882a593Smuzhiyun 			     new_raw_count) != prev_raw_count)
251*4882a593Smuzhiyun 		goto again;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	delta = (new_raw_count - prev_raw_count) & max_period;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	local64_add(delta, &event->count);
256*4882a593Smuzhiyun 	local64_sub(delta, &hwc->period_left);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	return new_raw_count;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static void
armpmu_read(struct perf_event * event)262*4882a593Smuzhiyun armpmu_read(struct perf_event *event)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	armpmu_event_update(event);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static void
armpmu_stop(struct perf_event * event,int flags)268*4882a593Smuzhiyun armpmu_stop(struct perf_event *event, int flags)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
271*4882a593Smuzhiyun 	struct hw_perf_event *hwc = &event->hw;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/*
274*4882a593Smuzhiyun 	 * ARM pmu always has to update the counter, so ignore
275*4882a593Smuzhiyun 	 * PERF_EF_UPDATE, see comments in armpmu_start().
276*4882a593Smuzhiyun 	 */
277*4882a593Smuzhiyun 	if (!(hwc->state & PERF_HES_STOPPED)) {
278*4882a593Smuzhiyun 		armpmu->disable(event);
279*4882a593Smuzhiyun 		armpmu_event_update(event);
280*4882a593Smuzhiyun 		hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
armpmu_start(struct perf_event * event,int flags)284*4882a593Smuzhiyun static void armpmu_start(struct perf_event *event, int flags)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
287*4882a593Smuzhiyun 	struct hw_perf_event *hwc = &event->hw;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/*
290*4882a593Smuzhiyun 	 * ARM pmu always has to reprogram the period, so ignore
291*4882a593Smuzhiyun 	 * PERF_EF_RELOAD, see the comment below.
292*4882a593Smuzhiyun 	 */
293*4882a593Smuzhiyun 	if (flags & PERF_EF_RELOAD)
294*4882a593Smuzhiyun 		WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	hwc->state = 0;
297*4882a593Smuzhiyun 	/*
298*4882a593Smuzhiyun 	 * Set the period again. Some counters can't be stopped, so when we
299*4882a593Smuzhiyun 	 * were stopped we simply disabled the IRQ source and the counter
300*4882a593Smuzhiyun 	 * may have been left counting. If we don't do this step then we may
301*4882a593Smuzhiyun 	 * get an interrupt too soon or *way* too late if the overflow has
302*4882a593Smuzhiyun 	 * happened since disabling.
303*4882a593Smuzhiyun 	 */
304*4882a593Smuzhiyun 	armpmu_event_set_period(event);
305*4882a593Smuzhiyun 	armpmu->enable(event);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static void
armpmu_del(struct perf_event * event,int flags)309*4882a593Smuzhiyun armpmu_del(struct perf_event *event, int flags)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
312*4882a593Smuzhiyun 	struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
313*4882a593Smuzhiyun 	struct hw_perf_event *hwc = &event->hw;
314*4882a593Smuzhiyun 	int idx = hwc->idx;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	armpmu_stop(event, PERF_EF_UPDATE);
317*4882a593Smuzhiyun 	hw_events->events[idx] = NULL;
318*4882a593Smuzhiyun 	armpmu->clear_event_idx(hw_events, event);
319*4882a593Smuzhiyun 	perf_event_update_userpage(event);
320*4882a593Smuzhiyun 	/* Clear the allocated counter */
321*4882a593Smuzhiyun 	hwc->idx = -1;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun static int
armpmu_add(struct perf_event * event,int flags)325*4882a593Smuzhiyun armpmu_add(struct perf_event *event, int flags)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
328*4882a593Smuzhiyun 	struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
329*4882a593Smuzhiyun 	struct hw_perf_event *hwc = &event->hw;
330*4882a593Smuzhiyun 	int idx;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	/* An event following a process won't be stopped earlier */
333*4882a593Smuzhiyun 	if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
334*4882a593Smuzhiyun 		return -ENOENT;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* If we don't have a space for the counter then finish early. */
337*4882a593Smuzhiyun 	idx = armpmu->get_event_idx(hw_events, event);
338*4882a593Smuzhiyun 	if (idx < 0)
339*4882a593Smuzhiyun 		return idx;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/*
342*4882a593Smuzhiyun 	 * If there is an event in the counter we are going to use then make
343*4882a593Smuzhiyun 	 * sure it is disabled.
344*4882a593Smuzhiyun 	 */
345*4882a593Smuzhiyun 	event->hw.idx = idx;
346*4882a593Smuzhiyun 	armpmu->disable(event);
347*4882a593Smuzhiyun 	hw_events->events[idx] = event;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
350*4882a593Smuzhiyun 	if (flags & PERF_EF_START)
351*4882a593Smuzhiyun 		armpmu_start(event, PERF_EF_RELOAD);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* Propagate our changes to the userspace mapping. */
354*4882a593Smuzhiyun 	perf_event_update_userpage(event);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static int
validate_event(struct pmu * pmu,struct pmu_hw_events * hw_events,struct perf_event * event)360*4882a593Smuzhiyun validate_event(struct pmu *pmu, struct pmu_hw_events *hw_events,
361*4882a593Smuzhiyun 			       struct perf_event *event)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct arm_pmu *armpmu;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if (is_software_event(event))
366*4882a593Smuzhiyun 		return 1;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	/*
369*4882a593Smuzhiyun 	 * Reject groups spanning multiple HW PMUs (e.g. CPU + CCI). The
370*4882a593Smuzhiyun 	 * core perf code won't check that the pmu->ctx == leader->ctx
371*4882a593Smuzhiyun 	 * until after pmu->event_init(event).
372*4882a593Smuzhiyun 	 */
373*4882a593Smuzhiyun 	if (event->pmu != pmu)
374*4882a593Smuzhiyun 		return 0;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (event->state < PERF_EVENT_STATE_OFF)
377*4882a593Smuzhiyun 		return 1;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (event->state == PERF_EVENT_STATE_OFF && !event->attr.enable_on_exec)
380*4882a593Smuzhiyun 		return 1;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	armpmu = to_arm_pmu(event->pmu);
383*4882a593Smuzhiyun 	return armpmu->get_event_idx(hw_events, event) >= 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static int
validate_group(struct perf_event * event)387*4882a593Smuzhiyun validate_group(struct perf_event *event)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	struct perf_event *sibling, *leader = event->group_leader;
390*4882a593Smuzhiyun 	struct pmu_hw_events fake_pmu;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	/*
393*4882a593Smuzhiyun 	 * Initialise the fake PMU. We only need to populate the
394*4882a593Smuzhiyun 	 * used_mask for the purposes of validation.
395*4882a593Smuzhiyun 	 */
396*4882a593Smuzhiyun 	memset(&fake_pmu.used_mask, 0, sizeof(fake_pmu.used_mask));
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	if (!validate_event(event->pmu, &fake_pmu, leader))
399*4882a593Smuzhiyun 		return -EINVAL;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	if (event == leader)
402*4882a593Smuzhiyun 		return 0;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	for_each_sibling_event(sibling, leader) {
405*4882a593Smuzhiyun 		if (!validate_event(event->pmu, &fake_pmu, sibling))
406*4882a593Smuzhiyun 			return -EINVAL;
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if (!validate_event(event->pmu, &fake_pmu, event))
410*4882a593Smuzhiyun 		return -EINVAL;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
armpmu_dispatch_irq(int irq,void * dev)415*4882a593Smuzhiyun static irqreturn_t armpmu_dispatch_irq(int irq, void *dev)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	struct arm_pmu *armpmu;
418*4882a593Smuzhiyun 	int ret;
419*4882a593Smuzhiyun 	u64 start_clock, finish_clock;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	/*
422*4882a593Smuzhiyun 	 * we request the IRQ with a (possibly percpu) struct arm_pmu**, but
423*4882a593Smuzhiyun 	 * the handlers expect a struct arm_pmu*. The percpu_irq framework will
424*4882a593Smuzhiyun 	 * do any necessary shifting, we just need to perform the first
425*4882a593Smuzhiyun 	 * dereference.
426*4882a593Smuzhiyun 	 */
427*4882a593Smuzhiyun 	armpmu = *(void **)dev;
428*4882a593Smuzhiyun 	if (WARN_ON_ONCE(!armpmu))
429*4882a593Smuzhiyun 		return IRQ_NONE;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	start_clock = sched_clock();
432*4882a593Smuzhiyun 	ret = armpmu->handle_irq(armpmu);
433*4882a593Smuzhiyun 	finish_clock = sched_clock();
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	perf_sample_event_took(finish_clock - start_clock);
436*4882a593Smuzhiyun 	return ret;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun static int
__hw_perf_event_init(struct perf_event * event)440*4882a593Smuzhiyun __hw_perf_event_init(struct perf_event *event)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
443*4882a593Smuzhiyun 	struct hw_perf_event *hwc = &event->hw;
444*4882a593Smuzhiyun 	int mapping;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	hwc->flags = 0;
447*4882a593Smuzhiyun 	mapping = armpmu->map_event(event);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	if (mapping < 0) {
450*4882a593Smuzhiyun 		pr_debug("event %x:%llx not supported\n", event->attr.type,
451*4882a593Smuzhiyun 			 event->attr.config);
452*4882a593Smuzhiyun 		return mapping;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	/*
456*4882a593Smuzhiyun 	 * We don't assign an index until we actually place the event onto
457*4882a593Smuzhiyun 	 * hardware. Use -1 to signify that we haven't decided where to put it
458*4882a593Smuzhiyun 	 * yet. For SMP systems, each core has it's own PMU so we can't do any
459*4882a593Smuzhiyun 	 * clever allocation or constraints checking at this point.
460*4882a593Smuzhiyun 	 */
461*4882a593Smuzhiyun 	hwc->idx		= -1;
462*4882a593Smuzhiyun 	hwc->config_base	= 0;
463*4882a593Smuzhiyun 	hwc->config		= 0;
464*4882a593Smuzhiyun 	hwc->event_base		= 0;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/*
467*4882a593Smuzhiyun 	 * Check whether we need to exclude the counter from certain modes.
468*4882a593Smuzhiyun 	 */
469*4882a593Smuzhiyun 	if (armpmu->set_event_filter &&
470*4882a593Smuzhiyun 	    armpmu->set_event_filter(hwc, &event->attr)) {
471*4882a593Smuzhiyun 		pr_debug("ARM performance counters do not support "
472*4882a593Smuzhiyun 			 "mode exclusion\n");
473*4882a593Smuzhiyun 		return -EOPNOTSUPP;
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/*
477*4882a593Smuzhiyun 	 * Store the event encoding into the config_base field.
478*4882a593Smuzhiyun 	 */
479*4882a593Smuzhiyun 	hwc->config_base	    |= (unsigned long)mapping;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	if (!is_sampling_event(event)) {
482*4882a593Smuzhiyun 		/*
483*4882a593Smuzhiyun 		 * For non-sampling runs, limit the sample_period to half
484*4882a593Smuzhiyun 		 * of the counter width. That way, the new counter value
485*4882a593Smuzhiyun 		 * is far less likely to overtake the previous one unless
486*4882a593Smuzhiyun 		 * you have some serious IRQ latency issues.
487*4882a593Smuzhiyun 		 */
488*4882a593Smuzhiyun 		hwc->sample_period  = arm_pmu_event_max_period(event) >> 1;
489*4882a593Smuzhiyun 		hwc->last_period    = hwc->sample_period;
490*4882a593Smuzhiyun 		local64_set(&hwc->period_left, hwc->sample_period);
491*4882a593Smuzhiyun 	}
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	return validate_group(event);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
armpmu_event_init(struct perf_event * event)496*4882a593Smuzhiyun static int armpmu_event_init(struct perf_event *event)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/*
501*4882a593Smuzhiyun 	 * Reject CPU-affine events for CPUs that are of a different class to
502*4882a593Smuzhiyun 	 * that which this PMU handles. Process-following events (where
503*4882a593Smuzhiyun 	 * event->cpu == -1) can be migrated between CPUs, and thus we have to
504*4882a593Smuzhiyun 	 * reject them later (in armpmu_add) if they're scheduled on a
505*4882a593Smuzhiyun 	 * different class of CPU.
506*4882a593Smuzhiyun 	 */
507*4882a593Smuzhiyun 	if (event->cpu != -1 &&
508*4882a593Smuzhiyun 		!cpumask_test_cpu(event->cpu, &armpmu->supported_cpus))
509*4882a593Smuzhiyun 		return -ENOENT;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	/* does not support taken branch sampling */
512*4882a593Smuzhiyun 	if (has_branch_stack(event))
513*4882a593Smuzhiyun 		return -EOPNOTSUPP;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	if (armpmu->map_event(event) == -ENOENT)
516*4882a593Smuzhiyun 		return -ENOENT;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	return __hw_perf_event_init(event);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
armpmu_enable(struct pmu * pmu)521*4882a593Smuzhiyun static void armpmu_enable(struct pmu *pmu)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	struct arm_pmu *armpmu = to_arm_pmu(pmu);
524*4882a593Smuzhiyun 	struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
525*4882a593Smuzhiyun 	int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* For task-bound events we may be called on other CPUs */
528*4882a593Smuzhiyun 	if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
529*4882a593Smuzhiyun 		return;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	if (enabled)
532*4882a593Smuzhiyun 		armpmu->start(armpmu);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
armpmu_disable(struct pmu * pmu)535*4882a593Smuzhiyun static void armpmu_disable(struct pmu *pmu)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	struct arm_pmu *armpmu = to_arm_pmu(pmu);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* For task-bound events we may be called on other CPUs */
540*4882a593Smuzhiyun 	if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
541*4882a593Smuzhiyun 		return;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	armpmu->stop(armpmu);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun /*
547*4882a593Smuzhiyun  * In heterogeneous systems, events are specific to a particular
548*4882a593Smuzhiyun  * microarchitecture, and aren't suitable for another. Thus, only match CPUs of
549*4882a593Smuzhiyun  * the same microarchitecture.
550*4882a593Smuzhiyun  */
armpmu_filter_match(struct perf_event * event)551*4882a593Smuzhiyun static int armpmu_filter_match(struct perf_event *event)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
554*4882a593Smuzhiyun 	unsigned int cpu = smp_processor_id();
555*4882a593Smuzhiyun 	int ret;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	ret = cpumask_test_cpu(cpu, &armpmu->supported_cpus);
558*4882a593Smuzhiyun 	if (ret && armpmu->filter_match)
559*4882a593Smuzhiyun 		return armpmu->filter_match(event);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	return ret;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
armpmu_cpumask_show(struct device * dev,struct device_attribute * attr,char * buf)564*4882a593Smuzhiyun static ssize_t armpmu_cpumask_show(struct device *dev,
565*4882a593Smuzhiyun 				   struct device_attribute *attr, char *buf)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	struct arm_pmu *armpmu = to_arm_pmu(dev_get_drvdata(dev));
568*4882a593Smuzhiyun 	return cpumap_print_to_pagebuf(true, buf, &armpmu->supported_cpus);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun static DEVICE_ATTR(cpus, S_IRUGO, armpmu_cpumask_show, NULL);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun static struct attribute *armpmu_common_attrs[] = {
574*4882a593Smuzhiyun 	&dev_attr_cpus.attr,
575*4882a593Smuzhiyun 	NULL,
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun static struct attribute_group armpmu_common_attr_group = {
579*4882a593Smuzhiyun 	.attrs = armpmu_common_attrs,
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun /* Set at runtime when we know what CPU type we are. */
583*4882a593Smuzhiyun static struct arm_pmu *__oprofile_cpu_pmu;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun /*
586*4882a593Smuzhiyun  * Despite the names, these two functions are CPU-specific and are used
587*4882a593Smuzhiyun  * by the OProfile/perf code.
588*4882a593Smuzhiyun  */
perf_pmu_name(void)589*4882a593Smuzhiyun const char *perf_pmu_name(void)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	if (!__oprofile_cpu_pmu)
592*4882a593Smuzhiyun 		return NULL;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	return __oprofile_cpu_pmu->name;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(perf_pmu_name);
597*4882a593Smuzhiyun 
perf_num_counters(void)598*4882a593Smuzhiyun int perf_num_counters(void)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	int max_events = 0;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	if (__oprofile_cpu_pmu != NULL)
603*4882a593Smuzhiyun 		max_events = __oprofile_cpu_pmu->num_events;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	return max_events;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(perf_num_counters);
608*4882a593Smuzhiyun 
armpmu_count_irq_users(const int irq)609*4882a593Smuzhiyun static int armpmu_count_irq_users(const int irq)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	int cpu, count = 0;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	for_each_possible_cpu(cpu) {
614*4882a593Smuzhiyun 		if (per_cpu(cpu_irq, cpu) == irq)
615*4882a593Smuzhiyun 			count++;
616*4882a593Smuzhiyun 	}
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	return count;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
armpmu_find_irq_ops(int irq)621*4882a593Smuzhiyun static const struct pmu_irq_ops *armpmu_find_irq_ops(int irq)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	const struct pmu_irq_ops *ops = NULL;
624*4882a593Smuzhiyun 	int cpu;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	for_each_possible_cpu(cpu) {
627*4882a593Smuzhiyun 		if (per_cpu(cpu_irq, cpu) != irq)
628*4882a593Smuzhiyun 			continue;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		ops = per_cpu(cpu_irq_ops, cpu);
631*4882a593Smuzhiyun 		if (ops)
632*4882a593Smuzhiyun 			break;
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	return ops;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
armpmu_free_irq(int irq,int cpu)638*4882a593Smuzhiyun void armpmu_free_irq(int irq, int cpu)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	if (per_cpu(cpu_irq, cpu) == 0)
641*4882a593Smuzhiyun 		return;
642*4882a593Smuzhiyun 	if (WARN_ON(irq != per_cpu(cpu_irq, cpu)))
643*4882a593Smuzhiyun 		return;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	per_cpu(cpu_irq_ops, cpu)->free_pmuirq(irq, cpu, &cpu_armpmu);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	per_cpu(cpu_irq, cpu) = 0;
648*4882a593Smuzhiyun 	per_cpu(cpu_irq_ops, cpu) = NULL;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
armpmu_request_irq(int irq,int cpu)651*4882a593Smuzhiyun int armpmu_request_irq(int irq, int cpu)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	int err = 0;
654*4882a593Smuzhiyun 	const irq_handler_t handler = armpmu_dispatch_irq;
655*4882a593Smuzhiyun 	const struct pmu_irq_ops *irq_ops;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	if (!irq)
658*4882a593Smuzhiyun 		return 0;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	if (!irq_is_percpu_devid(irq)) {
661*4882a593Smuzhiyun 		unsigned long irq_flags;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 		err = irq_force_affinity(irq, cpumask_of(cpu));
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 		if (err && num_possible_cpus() > 1) {
666*4882a593Smuzhiyun 			pr_warn("unable to set irq affinity (irq=%d, cpu=%u)\n",
667*4882a593Smuzhiyun 				irq, cpu);
668*4882a593Smuzhiyun 			goto err_out;
669*4882a593Smuzhiyun 		}
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 		irq_flags = IRQF_PERCPU |
672*4882a593Smuzhiyun 			    IRQF_NOBALANCING |
673*4882a593Smuzhiyun 			    IRQF_NO_THREAD;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 		irq_set_status_flags(irq, IRQ_NOAUTOEN);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 		err = request_nmi(irq, handler, irq_flags, "arm-pmu",
678*4882a593Smuzhiyun 				  per_cpu_ptr(&cpu_armpmu, cpu));
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 		/* If cannot get an NMI, get a normal interrupt */
681*4882a593Smuzhiyun 		if (err) {
682*4882a593Smuzhiyun 			err = request_irq(irq, handler, irq_flags, "arm-pmu",
683*4882a593Smuzhiyun 					  per_cpu_ptr(&cpu_armpmu, cpu));
684*4882a593Smuzhiyun 			irq_ops = &pmuirq_ops;
685*4882a593Smuzhiyun 		} else {
686*4882a593Smuzhiyun 			has_nmi = true;
687*4882a593Smuzhiyun 			irq_ops = &pmunmi_ops;
688*4882a593Smuzhiyun 		}
689*4882a593Smuzhiyun 	} else if (armpmu_count_irq_users(irq) == 0) {
690*4882a593Smuzhiyun 		err = request_percpu_nmi(irq, handler, "arm-pmu", &cpu_armpmu);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 		/* If cannot get an NMI, get a normal interrupt */
693*4882a593Smuzhiyun 		if (err) {
694*4882a593Smuzhiyun 			err = request_percpu_irq(irq, handler, "arm-pmu",
695*4882a593Smuzhiyun 						 &cpu_armpmu);
696*4882a593Smuzhiyun 			irq_ops = &percpu_pmuirq_ops;
697*4882a593Smuzhiyun 		} else {
698*4882a593Smuzhiyun 			has_nmi= true;
699*4882a593Smuzhiyun 			irq_ops = &percpu_pmunmi_ops;
700*4882a593Smuzhiyun 		}
701*4882a593Smuzhiyun 	} else {
702*4882a593Smuzhiyun 		/* Per cpudevid irq was already requested by another CPU */
703*4882a593Smuzhiyun 		irq_ops = armpmu_find_irq_ops(irq);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 		if (WARN_ON(!irq_ops))
706*4882a593Smuzhiyun 			err = -EINVAL;
707*4882a593Smuzhiyun 	}
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	if (err)
710*4882a593Smuzhiyun 		goto err_out;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	per_cpu(cpu_irq, cpu) = irq;
713*4882a593Smuzhiyun 	per_cpu(cpu_irq_ops, cpu) = irq_ops;
714*4882a593Smuzhiyun 	return 0;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun err_out:
717*4882a593Smuzhiyun 	pr_err("unable to request IRQ%d for ARM PMU counters\n", irq);
718*4882a593Smuzhiyun 	return err;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
armpmu_get_cpu_irq(struct arm_pmu * pmu,int cpu)721*4882a593Smuzhiyun static int armpmu_get_cpu_irq(struct arm_pmu *pmu, int cpu)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	struct pmu_hw_events __percpu *hw_events = pmu->hw_events;
724*4882a593Smuzhiyun 	return per_cpu(hw_events->irq, cpu);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun /*
728*4882a593Smuzhiyun  * PMU hardware loses all context when a CPU goes offline.
729*4882a593Smuzhiyun  * When a CPU is hotplugged back in, since some hardware registers are
730*4882a593Smuzhiyun  * UNKNOWN at reset, the PMU must be explicitly reset to avoid reading
731*4882a593Smuzhiyun  * junk values out of them.
732*4882a593Smuzhiyun  */
arm_perf_starting_cpu(unsigned int cpu,struct hlist_node * node)733*4882a593Smuzhiyun static int arm_perf_starting_cpu(unsigned int cpu, struct hlist_node *node)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	struct arm_pmu *pmu = hlist_entry_safe(node, struct arm_pmu, node);
736*4882a593Smuzhiyun 	int irq;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	if (!cpumask_test_cpu(cpu, &pmu->supported_cpus))
739*4882a593Smuzhiyun 		return 0;
740*4882a593Smuzhiyun 	if (pmu->reset)
741*4882a593Smuzhiyun 		pmu->reset(pmu);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	per_cpu(cpu_armpmu, cpu) = pmu;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	irq = armpmu_get_cpu_irq(pmu, cpu);
746*4882a593Smuzhiyun 	if (irq)
747*4882a593Smuzhiyun 		per_cpu(cpu_irq_ops, cpu)->enable_pmuirq(irq);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	return 0;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
arm_perf_teardown_cpu(unsigned int cpu,struct hlist_node * node)752*4882a593Smuzhiyun static int arm_perf_teardown_cpu(unsigned int cpu, struct hlist_node *node)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	struct arm_pmu *pmu = hlist_entry_safe(node, struct arm_pmu, node);
755*4882a593Smuzhiyun 	int irq;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (!cpumask_test_cpu(cpu, &pmu->supported_cpus))
758*4882a593Smuzhiyun 		return 0;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	irq = armpmu_get_cpu_irq(pmu, cpu);
761*4882a593Smuzhiyun 	if (irq)
762*4882a593Smuzhiyun 		per_cpu(cpu_irq_ops, cpu)->disable_pmuirq(irq);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	per_cpu(cpu_armpmu, cpu) = NULL;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	return 0;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun #ifdef CONFIG_CPU_PM
cpu_pm_pmu_setup(struct arm_pmu * armpmu,unsigned long cmd)770*4882a593Smuzhiyun static void cpu_pm_pmu_setup(struct arm_pmu *armpmu, unsigned long cmd)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
773*4882a593Smuzhiyun 	struct perf_event *event;
774*4882a593Smuzhiyun 	int idx;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	for (idx = 0; idx < armpmu->num_events; idx++) {
777*4882a593Smuzhiyun 		event = hw_events->events[idx];
778*4882a593Smuzhiyun 		if (!event)
779*4882a593Smuzhiyun 			continue;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 		switch (cmd) {
782*4882a593Smuzhiyun 		case CPU_PM_ENTER:
783*4882a593Smuzhiyun 			/*
784*4882a593Smuzhiyun 			 * Stop and update the counter
785*4882a593Smuzhiyun 			 */
786*4882a593Smuzhiyun 			armpmu_stop(event, PERF_EF_UPDATE);
787*4882a593Smuzhiyun 			break;
788*4882a593Smuzhiyun 		case CPU_PM_EXIT:
789*4882a593Smuzhiyun 		case CPU_PM_ENTER_FAILED:
790*4882a593Smuzhiyun 			 /*
791*4882a593Smuzhiyun 			  * Restore and enable the counter.
792*4882a593Smuzhiyun 			  * armpmu_start() indirectly calls
793*4882a593Smuzhiyun 			  *
794*4882a593Smuzhiyun 			  * perf_event_update_userpage()
795*4882a593Smuzhiyun 			  *
796*4882a593Smuzhiyun 			  * that requires RCU read locking to be functional,
797*4882a593Smuzhiyun 			  * wrap the call within RCU_NONIDLE to make the
798*4882a593Smuzhiyun 			  * RCU subsystem aware this cpu is not idle from
799*4882a593Smuzhiyun 			  * an RCU perspective for the armpmu_start() call
800*4882a593Smuzhiyun 			  * duration.
801*4882a593Smuzhiyun 			  */
802*4882a593Smuzhiyun 			RCU_NONIDLE(armpmu_start(event, PERF_EF_RELOAD));
803*4882a593Smuzhiyun 			break;
804*4882a593Smuzhiyun 		default:
805*4882a593Smuzhiyun 			break;
806*4882a593Smuzhiyun 		}
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun 
cpu_pm_pmu_notify(struct notifier_block * b,unsigned long cmd,void * v)810*4882a593Smuzhiyun static int cpu_pm_pmu_notify(struct notifier_block *b, unsigned long cmd,
811*4882a593Smuzhiyun 			     void *v)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun 	struct arm_pmu *armpmu = container_of(b, struct arm_pmu, cpu_pm_nb);
814*4882a593Smuzhiyun 	struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
815*4882a593Smuzhiyun 	int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
818*4882a593Smuzhiyun 		return NOTIFY_DONE;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	/*
821*4882a593Smuzhiyun 	 * Always reset the PMU registers on power-up even if
822*4882a593Smuzhiyun 	 * there are no events running.
823*4882a593Smuzhiyun 	 */
824*4882a593Smuzhiyun 	if (cmd == CPU_PM_EXIT && armpmu->reset)
825*4882a593Smuzhiyun 		armpmu->reset(armpmu);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	if (!enabled)
828*4882a593Smuzhiyun 		return NOTIFY_OK;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	switch (cmd) {
831*4882a593Smuzhiyun 	case CPU_PM_ENTER:
832*4882a593Smuzhiyun 		armpmu->stop(armpmu);
833*4882a593Smuzhiyun 		cpu_pm_pmu_setup(armpmu, cmd);
834*4882a593Smuzhiyun 		break;
835*4882a593Smuzhiyun 	case CPU_PM_EXIT:
836*4882a593Smuzhiyun 	case CPU_PM_ENTER_FAILED:
837*4882a593Smuzhiyun 		cpu_pm_pmu_setup(armpmu, cmd);
838*4882a593Smuzhiyun 		armpmu->start(armpmu);
839*4882a593Smuzhiyun 		break;
840*4882a593Smuzhiyun 	default:
841*4882a593Smuzhiyun 		return NOTIFY_DONE;
842*4882a593Smuzhiyun 	}
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	return NOTIFY_OK;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
cpu_pm_pmu_register(struct arm_pmu * cpu_pmu)847*4882a593Smuzhiyun static int cpu_pm_pmu_register(struct arm_pmu *cpu_pmu)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	cpu_pmu->cpu_pm_nb.notifier_call = cpu_pm_pmu_notify;
850*4882a593Smuzhiyun 	return cpu_pm_register_notifier(&cpu_pmu->cpu_pm_nb);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun 
cpu_pm_pmu_unregister(struct arm_pmu * cpu_pmu)853*4882a593Smuzhiyun static void cpu_pm_pmu_unregister(struct arm_pmu *cpu_pmu)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun 	cpu_pm_unregister_notifier(&cpu_pmu->cpu_pm_nb);
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun #else
cpu_pm_pmu_register(struct arm_pmu * cpu_pmu)858*4882a593Smuzhiyun static inline int cpu_pm_pmu_register(struct arm_pmu *cpu_pmu) { return 0; }
cpu_pm_pmu_unregister(struct arm_pmu * cpu_pmu)859*4882a593Smuzhiyun static inline void cpu_pm_pmu_unregister(struct arm_pmu *cpu_pmu) { }
860*4882a593Smuzhiyun #endif
861*4882a593Smuzhiyun 
cpu_pmu_init(struct arm_pmu * cpu_pmu)862*4882a593Smuzhiyun static int cpu_pmu_init(struct arm_pmu *cpu_pmu)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	int err;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	err = cpuhp_state_add_instance(CPUHP_AP_PERF_ARM_STARTING,
867*4882a593Smuzhiyun 				       &cpu_pmu->node);
868*4882a593Smuzhiyun 	if (err)
869*4882a593Smuzhiyun 		goto out;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	err = cpu_pm_pmu_register(cpu_pmu);
872*4882a593Smuzhiyun 	if (err)
873*4882a593Smuzhiyun 		goto out_unregister;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	return 0;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun out_unregister:
878*4882a593Smuzhiyun 	cpuhp_state_remove_instance_nocalls(CPUHP_AP_PERF_ARM_STARTING,
879*4882a593Smuzhiyun 					    &cpu_pmu->node);
880*4882a593Smuzhiyun out:
881*4882a593Smuzhiyun 	return err;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
cpu_pmu_destroy(struct arm_pmu * cpu_pmu)884*4882a593Smuzhiyun static void cpu_pmu_destroy(struct arm_pmu *cpu_pmu)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	cpu_pm_pmu_unregister(cpu_pmu);
887*4882a593Smuzhiyun 	cpuhp_state_remove_instance_nocalls(CPUHP_AP_PERF_ARM_STARTING,
888*4882a593Smuzhiyun 					    &cpu_pmu->node);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
__armpmu_alloc(gfp_t flags)891*4882a593Smuzhiyun static struct arm_pmu *__armpmu_alloc(gfp_t flags)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun 	struct arm_pmu *pmu;
894*4882a593Smuzhiyun 	int cpu;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	pmu = kzalloc(sizeof(*pmu), flags);
897*4882a593Smuzhiyun 	if (!pmu) {
898*4882a593Smuzhiyun 		pr_info("failed to allocate PMU device!\n");
899*4882a593Smuzhiyun 		goto out;
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	pmu->hw_events = alloc_percpu_gfp(struct pmu_hw_events, flags);
903*4882a593Smuzhiyun 	if (!pmu->hw_events) {
904*4882a593Smuzhiyun 		pr_info("failed to allocate per-cpu PMU data.\n");
905*4882a593Smuzhiyun 		goto out_free_pmu;
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	pmu->pmu = (struct pmu) {
909*4882a593Smuzhiyun 		.pmu_enable	= armpmu_enable,
910*4882a593Smuzhiyun 		.pmu_disable	= armpmu_disable,
911*4882a593Smuzhiyun 		.event_init	= armpmu_event_init,
912*4882a593Smuzhiyun 		.add		= armpmu_add,
913*4882a593Smuzhiyun 		.del		= armpmu_del,
914*4882a593Smuzhiyun 		.start		= armpmu_start,
915*4882a593Smuzhiyun 		.stop		= armpmu_stop,
916*4882a593Smuzhiyun 		.read		= armpmu_read,
917*4882a593Smuzhiyun 		.filter_match	= armpmu_filter_match,
918*4882a593Smuzhiyun 		.attr_groups	= pmu->attr_groups,
919*4882a593Smuzhiyun 		/*
920*4882a593Smuzhiyun 		 * This is a CPU PMU potentially in a heterogeneous
921*4882a593Smuzhiyun 		 * configuration (e.g. big.LITTLE). This is not an uncore PMU,
922*4882a593Smuzhiyun 		 * and we have taken ctx sharing into account (e.g. with our
923*4882a593Smuzhiyun 		 * pmu::filter_match callback and pmu::event_init group
924*4882a593Smuzhiyun 		 * validation).
925*4882a593Smuzhiyun 		 */
926*4882a593Smuzhiyun 		.capabilities	= PERF_PMU_CAP_HETEROGENEOUS_CPUS,
927*4882a593Smuzhiyun 	};
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	pmu->attr_groups[ARMPMU_ATTR_GROUP_COMMON] =
930*4882a593Smuzhiyun 		&armpmu_common_attr_group;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	for_each_possible_cpu(cpu) {
933*4882a593Smuzhiyun 		struct pmu_hw_events *events;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 		events = per_cpu_ptr(pmu->hw_events, cpu);
936*4882a593Smuzhiyun 		raw_spin_lock_init(&events->pmu_lock);
937*4882a593Smuzhiyun 		events->percpu_pmu = pmu;
938*4882a593Smuzhiyun 	}
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	return pmu;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun out_free_pmu:
943*4882a593Smuzhiyun 	kfree(pmu);
944*4882a593Smuzhiyun out:
945*4882a593Smuzhiyun 	return NULL;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun 
armpmu_alloc(void)948*4882a593Smuzhiyun struct arm_pmu *armpmu_alloc(void)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun 	return __armpmu_alloc(GFP_KERNEL);
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun 
armpmu_alloc_atomic(void)953*4882a593Smuzhiyun struct arm_pmu *armpmu_alloc_atomic(void)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun 	return __armpmu_alloc(GFP_ATOMIC);
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 
armpmu_free(struct arm_pmu * pmu)959*4882a593Smuzhiyun void armpmu_free(struct arm_pmu *pmu)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun 	free_percpu(pmu->hw_events);
962*4882a593Smuzhiyun 	kfree(pmu);
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun 
armpmu_register(struct arm_pmu * pmu)965*4882a593Smuzhiyun int armpmu_register(struct arm_pmu *pmu)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	int ret;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	ret = cpu_pmu_init(pmu);
970*4882a593Smuzhiyun 	if (ret)
971*4882a593Smuzhiyun 		return ret;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	if (!pmu->set_event_filter)
974*4882a593Smuzhiyun 		pmu->pmu.capabilities |= PERF_PMU_CAP_NO_EXCLUDE;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	ret = perf_pmu_register(&pmu->pmu, pmu->name, -1);
977*4882a593Smuzhiyun 	if (ret)
978*4882a593Smuzhiyun 		goto out_destroy;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	if (!__oprofile_cpu_pmu)
981*4882a593Smuzhiyun 		__oprofile_cpu_pmu = pmu;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	pr_info("enabled with %s PMU driver, %d counters available%s\n",
984*4882a593Smuzhiyun 		pmu->name, pmu->num_events,
985*4882a593Smuzhiyun 		has_nmi ? ", using NMIs" : "");
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	return 0;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun out_destroy:
990*4882a593Smuzhiyun 	cpu_pmu_destroy(pmu);
991*4882a593Smuzhiyun 	return ret;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
arm_pmu_hp_init(void)994*4882a593Smuzhiyun static int arm_pmu_hp_init(void)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun 	int ret;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	ret = cpuhp_setup_state_multi(CPUHP_AP_PERF_ARM_STARTING,
999*4882a593Smuzhiyun 				      "perf/arm/pmu:starting",
1000*4882a593Smuzhiyun 				      arm_perf_starting_cpu,
1001*4882a593Smuzhiyun 				      arm_perf_teardown_cpu);
1002*4882a593Smuzhiyun 	if (ret)
1003*4882a593Smuzhiyun 		pr_err("CPU hotplug notifier for ARM PMU could not be registered: %d\n",
1004*4882a593Smuzhiyun 		       ret);
1005*4882a593Smuzhiyun 	return ret;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun subsys_initcall(arm_pmu_hp_init);
1008