1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2014 ARM Limited
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/ctype.h>
8*4882a593Smuzhiyun #include <linux/hrtimer.h>
9*4882a593Smuzhiyun #include <linux/idr.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
14*4882a593Smuzhiyun #include <linux/perf_event.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define CCN_NUM_XP_PORTS 2
19*4882a593Smuzhiyun #define CCN_NUM_VCS 4
20*4882a593Smuzhiyun #define CCN_NUM_REGIONS 256
21*4882a593Smuzhiyun #define CCN_REGION_SIZE 0x10000
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define CCN_ALL_OLY_ID 0xff00
24*4882a593Smuzhiyun #define CCN_ALL_OLY_ID__OLY_ID__SHIFT 0
25*4882a593Smuzhiyun #define CCN_ALL_OLY_ID__OLY_ID__MASK 0x1f
26*4882a593Smuzhiyun #define CCN_ALL_OLY_ID__NODE_ID__SHIFT 8
27*4882a593Smuzhiyun #define CCN_ALL_OLY_ID__NODE_ID__MASK 0x3f
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define CCN_MN_ERRINT_STATUS 0x0008
30*4882a593Smuzhiyun #define CCN_MN_ERRINT_STATUS__INTREQ__DESSERT 0x11
31*4882a593Smuzhiyun #define CCN_MN_ERRINT_STATUS__ALL_ERRORS__ENABLE 0x02
32*4882a593Smuzhiyun #define CCN_MN_ERRINT_STATUS__ALL_ERRORS__DISABLED 0x20
33*4882a593Smuzhiyun #define CCN_MN_ERRINT_STATUS__ALL_ERRORS__DISABLE 0x22
34*4882a593Smuzhiyun #define CCN_MN_ERRINT_STATUS__CORRECTED_ERRORS_ENABLE 0x04
35*4882a593Smuzhiyun #define CCN_MN_ERRINT_STATUS__CORRECTED_ERRORS_DISABLED 0x40
36*4882a593Smuzhiyun #define CCN_MN_ERRINT_STATUS__CORRECTED_ERRORS_DISABLE 0x44
37*4882a593Smuzhiyun #define CCN_MN_ERRINT_STATUS__PMU_EVENTS__ENABLE 0x08
38*4882a593Smuzhiyun #define CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLED 0x80
39*4882a593Smuzhiyun #define CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLE 0x88
40*4882a593Smuzhiyun #define CCN_MN_OLY_COMP_LIST_63_0 0x01e0
41*4882a593Smuzhiyun #define CCN_MN_ERR_SIG_VAL_63_0 0x0300
42*4882a593Smuzhiyun #define CCN_MN_ERR_SIG_VAL_63_0__DT (1 << 1)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define CCN_DT_ACTIVE_DSM 0x0000
45*4882a593Smuzhiyun #define CCN_DT_ACTIVE_DSM__DSM_ID__SHIFT(n) ((n) * 8)
46*4882a593Smuzhiyun #define CCN_DT_ACTIVE_DSM__DSM_ID__MASK 0xff
47*4882a593Smuzhiyun #define CCN_DT_CTL 0x0028
48*4882a593Smuzhiyun #define CCN_DT_CTL__DT_EN (1 << 0)
49*4882a593Smuzhiyun #define CCN_DT_PMEVCNT(n) (0x0100 + (n) * 0x8)
50*4882a593Smuzhiyun #define CCN_DT_PMCCNTR 0x0140
51*4882a593Smuzhiyun #define CCN_DT_PMCCNTRSR 0x0190
52*4882a593Smuzhiyun #define CCN_DT_PMOVSR 0x0198
53*4882a593Smuzhiyun #define CCN_DT_PMOVSR_CLR 0x01a0
54*4882a593Smuzhiyun #define CCN_DT_PMOVSR_CLR__MASK 0x1f
55*4882a593Smuzhiyun #define CCN_DT_PMCR 0x01a8
56*4882a593Smuzhiyun #define CCN_DT_PMCR__OVFL_INTR_EN (1 << 6)
57*4882a593Smuzhiyun #define CCN_DT_PMCR__PMU_EN (1 << 0)
58*4882a593Smuzhiyun #define CCN_DT_PMSR 0x01b0
59*4882a593Smuzhiyun #define CCN_DT_PMSR_REQ 0x01b8
60*4882a593Smuzhiyun #define CCN_DT_PMSR_CLR 0x01c0
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define CCN_HNF_PMU_EVENT_SEL 0x0600
63*4882a593Smuzhiyun #define CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 4)
64*4882a593Smuzhiyun #define CCN_HNF_PMU_EVENT_SEL__ID__MASK 0xf
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define CCN_XP_DT_CONFIG 0x0300
67*4882a593Smuzhiyun #define CCN_XP_DT_CONFIG__DT_CFG__SHIFT(n) ((n) * 4)
68*4882a593Smuzhiyun #define CCN_XP_DT_CONFIG__DT_CFG__MASK 0xf
69*4882a593Smuzhiyun #define CCN_XP_DT_CONFIG__DT_CFG__PASS_THROUGH 0x0
70*4882a593Smuzhiyun #define CCN_XP_DT_CONFIG__DT_CFG__WATCHPOINT_0_OR_1 0x1
71*4882a593Smuzhiyun #define CCN_XP_DT_CONFIG__DT_CFG__WATCHPOINT(n) (0x2 + (n))
72*4882a593Smuzhiyun #define CCN_XP_DT_CONFIG__DT_CFG__XP_PMU_EVENT(n) (0x4 + (n))
73*4882a593Smuzhiyun #define CCN_XP_DT_CONFIG__DT_CFG__DEVICE_PMU_EVENT(d, n) (0x8 + (d) * 4 + (n))
74*4882a593Smuzhiyun #define CCN_XP_DT_INTERFACE_SEL 0x0308
75*4882a593Smuzhiyun #define CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__SHIFT(n) (0 + (n) * 8)
76*4882a593Smuzhiyun #define CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__MASK 0x1
77*4882a593Smuzhiyun #define CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__SHIFT(n) (1 + (n) * 8)
78*4882a593Smuzhiyun #define CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__MASK 0x1
79*4882a593Smuzhiyun #define CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__SHIFT(n) (2 + (n) * 8)
80*4882a593Smuzhiyun #define CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__MASK 0x3
81*4882a593Smuzhiyun #define CCN_XP_DT_CMP_VAL_L(n) (0x0310 + (n) * 0x40)
82*4882a593Smuzhiyun #define CCN_XP_DT_CMP_VAL_H(n) (0x0318 + (n) * 0x40)
83*4882a593Smuzhiyun #define CCN_XP_DT_CMP_MASK_L(n) (0x0320 + (n) * 0x40)
84*4882a593Smuzhiyun #define CCN_XP_DT_CMP_MASK_H(n) (0x0328 + (n) * 0x40)
85*4882a593Smuzhiyun #define CCN_XP_DT_CONTROL 0x0370
86*4882a593Smuzhiyun #define CCN_XP_DT_CONTROL__DT_ENABLE (1 << 0)
87*4882a593Smuzhiyun #define CCN_XP_DT_CONTROL__WP_ARM_SEL__SHIFT(n) (12 + (n) * 4)
88*4882a593Smuzhiyun #define CCN_XP_DT_CONTROL__WP_ARM_SEL__MASK 0xf
89*4882a593Smuzhiyun #define CCN_XP_DT_CONTROL__WP_ARM_SEL__ALWAYS 0xf
90*4882a593Smuzhiyun #define CCN_XP_PMU_EVENT_SEL 0x0600
91*4882a593Smuzhiyun #define CCN_XP_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 7)
92*4882a593Smuzhiyun #define CCN_XP_PMU_EVENT_SEL__ID__MASK 0x3f
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define CCN_SBAS_PMU_EVENT_SEL 0x0600
95*4882a593Smuzhiyun #define CCN_SBAS_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 4)
96*4882a593Smuzhiyun #define CCN_SBAS_PMU_EVENT_SEL__ID__MASK 0xf
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define CCN_RNI_PMU_EVENT_SEL 0x0600
99*4882a593Smuzhiyun #define CCN_RNI_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 4)
100*4882a593Smuzhiyun #define CCN_RNI_PMU_EVENT_SEL__ID__MASK 0xf
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define CCN_TYPE_MN 0x01
103*4882a593Smuzhiyun #define CCN_TYPE_DT 0x02
104*4882a593Smuzhiyun #define CCN_TYPE_HNF 0x04
105*4882a593Smuzhiyun #define CCN_TYPE_HNI 0x05
106*4882a593Smuzhiyun #define CCN_TYPE_XP 0x08
107*4882a593Smuzhiyun #define CCN_TYPE_SBSX 0x0c
108*4882a593Smuzhiyun #define CCN_TYPE_SBAS 0x10
109*4882a593Smuzhiyun #define CCN_TYPE_RNI_1P 0x14
110*4882a593Smuzhiyun #define CCN_TYPE_RNI_2P 0x15
111*4882a593Smuzhiyun #define CCN_TYPE_RNI_3P 0x16
112*4882a593Smuzhiyun #define CCN_TYPE_RND_1P 0x18 /* RN-D = RN-I + DVM */
113*4882a593Smuzhiyun #define CCN_TYPE_RND_2P 0x19
114*4882a593Smuzhiyun #define CCN_TYPE_RND_3P 0x1a
115*4882a593Smuzhiyun #define CCN_TYPE_CYCLES 0xff /* Pseudotype */
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define CCN_EVENT_WATCHPOINT 0xfe /* Pseudoevent */
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define CCN_NUM_PMU_EVENTS 4
120*4882a593Smuzhiyun #define CCN_NUM_XP_WATCHPOINTS 2 /* See DT.dbg_id.num_watchpoints */
121*4882a593Smuzhiyun #define CCN_NUM_PMU_EVENT_COUNTERS 8 /* See DT.dbg_id.num_pmucntr */
122*4882a593Smuzhiyun #define CCN_IDX_PMU_CYCLE_COUNTER CCN_NUM_PMU_EVENT_COUNTERS
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define CCN_NUM_PREDEFINED_MASKS 4
125*4882a593Smuzhiyun #define CCN_IDX_MASK_ANY (CCN_NUM_PMU_EVENT_COUNTERS + 0)
126*4882a593Smuzhiyun #define CCN_IDX_MASK_EXACT (CCN_NUM_PMU_EVENT_COUNTERS + 1)
127*4882a593Smuzhiyun #define CCN_IDX_MASK_ORDER (CCN_NUM_PMU_EVENT_COUNTERS + 2)
128*4882a593Smuzhiyun #define CCN_IDX_MASK_OPCODE (CCN_NUM_PMU_EVENT_COUNTERS + 3)
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun struct arm_ccn_component {
131*4882a593Smuzhiyun void __iomem *base;
132*4882a593Smuzhiyun u32 type;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun DECLARE_BITMAP(pmu_events_mask, CCN_NUM_PMU_EVENTS);
135*4882a593Smuzhiyun union {
136*4882a593Smuzhiyun struct {
137*4882a593Smuzhiyun DECLARE_BITMAP(dt_cmp_mask, CCN_NUM_XP_WATCHPOINTS);
138*4882a593Smuzhiyun } xp;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define pmu_to_arm_ccn(_pmu) container_of(container_of(_pmu, \
143*4882a593Smuzhiyun struct arm_ccn_dt, pmu), struct arm_ccn, dt)
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun struct arm_ccn_dt {
146*4882a593Smuzhiyun int id;
147*4882a593Smuzhiyun void __iomem *base;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun spinlock_t config_lock;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun DECLARE_BITMAP(pmu_counters_mask, CCN_NUM_PMU_EVENT_COUNTERS + 1);
152*4882a593Smuzhiyun struct {
153*4882a593Smuzhiyun struct arm_ccn_component *source;
154*4882a593Smuzhiyun struct perf_event *event;
155*4882a593Smuzhiyun } pmu_counters[CCN_NUM_PMU_EVENT_COUNTERS + 1];
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct {
158*4882a593Smuzhiyun u64 l, h;
159*4882a593Smuzhiyun } cmp_mask[CCN_NUM_PMU_EVENT_COUNTERS + CCN_NUM_PREDEFINED_MASKS];
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun struct hrtimer hrtimer;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun unsigned int cpu;
164*4882a593Smuzhiyun struct hlist_node node;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun struct pmu pmu;
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun struct arm_ccn {
170*4882a593Smuzhiyun struct device *dev;
171*4882a593Smuzhiyun void __iomem *base;
172*4882a593Smuzhiyun unsigned int irq;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun unsigned sbas_present:1;
175*4882a593Smuzhiyun unsigned sbsx_present:1;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun int num_nodes;
178*4882a593Smuzhiyun struct arm_ccn_component *node;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun int num_xps;
181*4882a593Smuzhiyun struct arm_ccn_component *xp;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun struct arm_ccn_dt dt;
184*4882a593Smuzhiyun int mn_id;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
arm_ccn_node_to_xp(int node)187*4882a593Smuzhiyun static int arm_ccn_node_to_xp(int node)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun return node / CCN_NUM_XP_PORTS;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
arm_ccn_node_to_xp_port(int node)192*4882a593Smuzhiyun static int arm_ccn_node_to_xp_port(int node)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun return node % CCN_NUM_XP_PORTS;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun * Bit shifts and masks in these defines must be kept in sync with
200*4882a593Smuzhiyun * arm_ccn_pmu_config_set() and CCN_FORMAT_ATTRs below!
201*4882a593Smuzhiyun */
202*4882a593Smuzhiyun #define CCN_CONFIG_NODE(_config) (((_config) >> 0) & 0xff)
203*4882a593Smuzhiyun #define CCN_CONFIG_XP(_config) (((_config) >> 0) & 0xff)
204*4882a593Smuzhiyun #define CCN_CONFIG_TYPE(_config) (((_config) >> 8) & 0xff)
205*4882a593Smuzhiyun #define CCN_CONFIG_EVENT(_config) (((_config) >> 16) & 0xff)
206*4882a593Smuzhiyun #define CCN_CONFIG_PORT(_config) (((_config) >> 24) & 0x3)
207*4882a593Smuzhiyun #define CCN_CONFIG_BUS(_config) (((_config) >> 24) & 0x3)
208*4882a593Smuzhiyun #define CCN_CONFIG_VC(_config) (((_config) >> 26) & 0x7)
209*4882a593Smuzhiyun #define CCN_CONFIG_DIR(_config) (((_config) >> 29) & 0x1)
210*4882a593Smuzhiyun #define CCN_CONFIG_MASK(_config) (((_config) >> 30) & 0xf)
211*4882a593Smuzhiyun
arm_ccn_pmu_config_set(u64 * config,u32 node_xp,u32 type,u32 port)212*4882a593Smuzhiyun static void arm_ccn_pmu_config_set(u64 *config, u32 node_xp, u32 type, u32 port)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun *config &= ~((0xff << 0) | (0xff << 8) | (0x3 << 24));
215*4882a593Smuzhiyun *config |= (node_xp << 0) | (type << 8) | (port << 24);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
arm_ccn_pmu_format_show(struct device * dev,struct device_attribute * attr,char * buf)218*4882a593Smuzhiyun static ssize_t arm_ccn_pmu_format_show(struct device *dev,
219*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct dev_ext_attribute *ea = container_of(attr,
222*4882a593Smuzhiyun struct dev_ext_attribute, attr);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return snprintf(buf, PAGE_SIZE, "%s\n", (char *)ea->var);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun #define CCN_FORMAT_ATTR(_name, _config) \
228*4882a593Smuzhiyun struct dev_ext_attribute arm_ccn_pmu_format_attr_##_name = \
229*4882a593Smuzhiyun { __ATTR(_name, S_IRUGO, arm_ccn_pmu_format_show, \
230*4882a593Smuzhiyun NULL), _config }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static CCN_FORMAT_ATTR(node, "config:0-7");
233*4882a593Smuzhiyun static CCN_FORMAT_ATTR(xp, "config:0-7");
234*4882a593Smuzhiyun static CCN_FORMAT_ATTR(type, "config:8-15");
235*4882a593Smuzhiyun static CCN_FORMAT_ATTR(event, "config:16-23");
236*4882a593Smuzhiyun static CCN_FORMAT_ATTR(port, "config:24-25");
237*4882a593Smuzhiyun static CCN_FORMAT_ATTR(bus, "config:24-25");
238*4882a593Smuzhiyun static CCN_FORMAT_ATTR(vc, "config:26-28");
239*4882a593Smuzhiyun static CCN_FORMAT_ATTR(dir, "config:29-29");
240*4882a593Smuzhiyun static CCN_FORMAT_ATTR(mask, "config:30-33");
241*4882a593Smuzhiyun static CCN_FORMAT_ATTR(cmp_l, "config1:0-62");
242*4882a593Smuzhiyun static CCN_FORMAT_ATTR(cmp_h, "config2:0-59");
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static struct attribute *arm_ccn_pmu_format_attrs[] = {
245*4882a593Smuzhiyun &arm_ccn_pmu_format_attr_node.attr.attr,
246*4882a593Smuzhiyun &arm_ccn_pmu_format_attr_xp.attr.attr,
247*4882a593Smuzhiyun &arm_ccn_pmu_format_attr_type.attr.attr,
248*4882a593Smuzhiyun &arm_ccn_pmu_format_attr_event.attr.attr,
249*4882a593Smuzhiyun &arm_ccn_pmu_format_attr_port.attr.attr,
250*4882a593Smuzhiyun &arm_ccn_pmu_format_attr_bus.attr.attr,
251*4882a593Smuzhiyun &arm_ccn_pmu_format_attr_vc.attr.attr,
252*4882a593Smuzhiyun &arm_ccn_pmu_format_attr_dir.attr.attr,
253*4882a593Smuzhiyun &arm_ccn_pmu_format_attr_mask.attr.attr,
254*4882a593Smuzhiyun &arm_ccn_pmu_format_attr_cmp_l.attr.attr,
255*4882a593Smuzhiyun &arm_ccn_pmu_format_attr_cmp_h.attr.attr,
256*4882a593Smuzhiyun NULL
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static const struct attribute_group arm_ccn_pmu_format_attr_group = {
260*4882a593Smuzhiyun .name = "format",
261*4882a593Smuzhiyun .attrs = arm_ccn_pmu_format_attrs,
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun struct arm_ccn_pmu_event {
266*4882a593Smuzhiyun struct device_attribute attr;
267*4882a593Smuzhiyun u32 type;
268*4882a593Smuzhiyun u32 event;
269*4882a593Smuzhiyun int num_ports;
270*4882a593Smuzhiyun int num_vcs;
271*4882a593Smuzhiyun const char *def;
272*4882a593Smuzhiyun int mask;
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #define CCN_EVENT_ATTR(_name) \
276*4882a593Smuzhiyun __ATTR(_name, S_IRUGO, arm_ccn_pmu_event_show, NULL)
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun * Events defined in TRM for MN, HN-I and SBSX are actually watchpoints set on
280*4882a593Smuzhiyun * their ports in XP they are connected to. For the sake of usability they are
281*4882a593Smuzhiyun * explicitly defined here (and translated into a relevant watchpoint in
282*4882a593Smuzhiyun * arm_ccn_pmu_event_init()) so the user can easily request them without deep
283*4882a593Smuzhiyun * knowledge of the flit format.
284*4882a593Smuzhiyun */
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #define CCN_EVENT_MN(_name, _def, _mask) { .attr = CCN_EVENT_ATTR(mn_##_name), \
287*4882a593Smuzhiyun .type = CCN_TYPE_MN, .event = CCN_EVENT_WATCHPOINT, \
288*4882a593Smuzhiyun .num_ports = CCN_NUM_XP_PORTS, .num_vcs = CCN_NUM_VCS, \
289*4882a593Smuzhiyun .def = _def, .mask = _mask, }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun #define CCN_EVENT_HNI(_name, _def, _mask) { \
292*4882a593Smuzhiyun .attr = CCN_EVENT_ATTR(hni_##_name), .type = CCN_TYPE_HNI, \
293*4882a593Smuzhiyun .event = CCN_EVENT_WATCHPOINT, .num_ports = CCN_NUM_XP_PORTS, \
294*4882a593Smuzhiyun .num_vcs = CCN_NUM_VCS, .def = _def, .mask = _mask, }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun #define CCN_EVENT_SBSX(_name, _def, _mask) { \
297*4882a593Smuzhiyun .attr = CCN_EVENT_ATTR(sbsx_##_name), .type = CCN_TYPE_SBSX, \
298*4882a593Smuzhiyun .event = CCN_EVENT_WATCHPOINT, .num_ports = CCN_NUM_XP_PORTS, \
299*4882a593Smuzhiyun .num_vcs = CCN_NUM_VCS, .def = _def, .mask = _mask, }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun #define CCN_EVENT_HNF(_name, _event) { .attr = CCN_EVENT_ATTR(hnf_##_name), \
302*4882a593Smuzhiyun .type = CCN_TYPE_HNF, .event = _event, }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun #define CCN_EVENT_XP(_name, _event) { .attr = CCN_EVENT_ATTR(xp_##_name), \
305*4882a593Smuzhiyun .type = CCN_TYPE_XP, .event = _event, \
306*4882a593Smuzhiyun .num_ports = CCN_NUM_XP_PORTS, .num_vcs = CCN_NUM_VCS, }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /*
309*4882a593Smuzhiyun * RN-I & RN-D (RN-D = RN-I + DVM) nodes have different type ID depending
310*4882a593Smuzhiyun * on configuration. One of them is picked to represent the whole group,
311*4882a593Smuzhiyun * as they all share the same event types.
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun #define CCN_EVENT_RNI(_name, _event) { .attr = CCN_EVENT_ATTR(rni_##_name), \
314*4882a593Smuzhiyun .type = CCN_TYPE_RNI_3P, .event = _event, }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun #define CCN_EVENT_SBAS(_name, _event) { .attr = CCN_EVENT_ATTR(sbas_##_name), \
317*4882a593Smuzhiyun .type = CCN_TYPE_SBAS, .event = _event, }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun #define CCN_EVENT_CYCLES(_name) { .attr = CCN_EVENT_ATTR(_name), \
320*4882a593Smuzhiyun .type = CCN_TYPE_CYCLES }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun
arm_ccn_pmu_event_show(struct device * dev,struct device_attribute * attr,char * buf)323*4882a593Smuzhiyun static ssize_t arm_ccn_pmu_event_show(struct device *dev,
324*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
327*4882a593Smuzhiyun struct arm_ccn_pmu_event *event = container_of(attr,
328*4882a593Smuzhiyun struct arm_ccn_pmu_event, attr);
329*4882a593Smuzhiyun ssize_t res;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun res = scnprintf(buf, PAGE_SIZE, "type=0x%x", event->type);
332*4882a593Smuzhiyun if (event->event)
333*4882a593Smuzhiyun res += scnprintf(buf + res, PAGE_SIZE - res, ",event=0x%x",
334*4882a593Smuzhiyun event->event);
335*4882a593Smuzhiyun if (event->def)
336*4882a593Smuzhiyun res += scnprintf(buf + res, PAGE_SIZE - res, ",%s",
337*4882a593Smuzhiyun event->def);
338*4882a593Smuzhiyun if (event->mask)
339*4882a593Smuzhiyun res += scnprintf(buf + res, PAGE_SIZE - res, ",mask=0x%x",
340*4882a593Smuzhiyun event->mask);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Arguments required by an event */
343*4882a593Smuzhiyun switch (event->type) {
344*4882a593Smuzhiyun case CCN_TYPE_CYCLES:
345*4882a593Smuzhiyun break;
346*4882a593Smuzhiyun case CCN_TYPE_XP:
347*4882a593Smuzhiyun res += scnprintf(buf + res, PAGE_SIZE - res,
348*4882a593Smuzhiyun ",xp=?,vc=?");
349*4882a593Smuzhiyun if (event->event == CCN_EVENT_WATCHPOINT)
350*4882a593Smuzhiyun res += scnprintf(buf + res, PAGE_SIZE - res,
351*4882a593Smuzhiyun ",port=?,dir=?,cmp_l=?,cmp_h=?,mask=?");
352*4882a593Smuzhiyun else
353*4882a593Smuzhiyun res += scnprintf(buf + res, PAGE_SIZE - res,
354*4882a593Smuzhiyun ",bus=?");
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun case CCN_TYPE_MN:
358*4882a593Smuzhiyun res += scnprintf(buf + res, PAGE_SIZE - res, ",node=%d", ccn->mn_id);
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun default:
361*4882a593Smuzhiyun res += scnprintf(buf + res, PAGE_SIZE - res, ",node=?");
362*4882a593Smuzhiyun break;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun res += scnprintf(buf + res, PAGE_SIZE - res, "\n");
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return res;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
arm_ccn_pmu_events_is_visible(struct kobject * kobj,struct attribute * attr,int index)370*4882a593Smuzhiyun static umode_t arm_ccn_pmu_events_is_visible(struct kobject *kobj,
371*4882a593Smuzhiyun struct attribute *attr, int index)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct device *dev = kobj_to_dev(kobj);
374*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
375*4882a593Smuzhiyun struct device_attribute *dev_attr = container_of(attr,
376*4882a593Smuzhiyun struct device_attribute, attr);
377*4882a593Smuzhiyun struct arm_ccn_pmu_event *event = container_of(dev_attr,
378*4882a593Smuzhiyun struct arm_ccn_pmu_event, attr);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (event->type == CCN_TYPE_SBAS && !ccn->sbas_present)
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun if (event->type == CCN_TYPE_SBSX && !ccn->sbsx_present)
383*4882a593Smuzhiyun return 0;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return attr->mode;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static struct arm_ccn_pmu_event arm_ccn_pmu_events[] = {
389*4882a593Smuzhiyun CCN_EVENT_MN(eobarrier, "dir=1,vc=0,cmp_h=0x1c00", CCN_IDX_MASK_OPCODE),
390*4882a593Smuzhiyun CCN_EVENT_MN(ecbarrier, "dir=1,vc=0,cmp_h=0x1e00", CCN_IDX_MASK_OPCODE),
391*4882a593Smuzhiyun CCN_EVENT_MN(dvmop, "dir=1,vc=0,cmp_h=0x2800", CCN_IDX_MASK_OPCODE),
392*4882a593Smuzhiyun CCN_EVENT_HNI(txdatflits, "dir=1,vc=3", CCN_IDX_MASK_ANY),
393*4882a593Smuzhiyun CCN_EVENT_HNI(rxdatflits, "dir=0,vc=3", CCN_IDX_MASK_ANY),
394*4882a593Smuzhiyun CCN_EVENT_HNI(txreqflits, "dir=1,vc=0", CCN_IDX_MASK_ANY),
395*4882a593Smuzhiyun CCN_EVENT_HNI(rxreqflits, "dir=0,vc=0", CCN_IDX_MASK_ANY),
396*4882a593Smuzhiyun CCN_EVENT_HNI(rxreqflits_order, "dir=0,vc=0,cmp_h=0x8000",
397*4882a593Smuzhiyun CCN_IDX_MASK_ORDER),
398*4882a593Smuzhiyun CCN_EVENT_SBSX(txdatflits, "dir=1,vc=3", CCN_IDX_MASK_ANY),
399*4882a593Smuzhiyun CCN_EVENT_SBSX(rxdatflits, "dir=0,vc=3", CCN_IDX_MASK_ANY),
400*4882a593Smuzhiyun CCN_EVENT_SBSX(txreqflits, "dir=1,vc=0", CCN_IDX_MASK_ANY),
401*4882a593Smuzhiyun CCN_EVENT_SBSX(rxreqflits, "dir=0,vc=0", CCN_IDX_MASK_ANY),
402*4882a593Smuzhiyun CCN_EVENT_SBSX(rxreqflits_order, "dir=0,vc=0,cmp_h=0x8000",
403*4882a593Smuzhiyun CCN_IDX_MASK_ORDER),
404*4882a593Smuzhiyun CCN_EVENT_HNF(cache_miss, 0x1),
405*4882a593Smuzhiyun CCN_EVENT_HNF(l3_sf_cache_access, 0x02),
406*4882a593Smuzhiyun CCN_EVENT_HNF(cache_fill, 0x3),
407*4882a593Smuzhiyun CCN_EVENT_HNF(pocq_retry, 0x4),
408*4882a593Smuzhiyun CCN_EVENT_HNF(pocq_reqs_recvd, 0x5),
409*4882a593Smuzhiyun CCN_EVENT_HNF(sf_hit, 0x6),
410*4882a593Smuzhiyun CCN_EVENT_HNF(sf_evictions, 0x7),
411*4882a593Smuzhiyun CCN_EVENT_HNF(snoops_sent, 0x8),
412*4882a593Smuzhiyun CCN_EVENT_HNF(snoops_broadcast, 0x9),
413*4882a593Smuzhiyun CCN_EVENT_HNF(l3_eviction, 0xa),
414*4882a593Smuzhiyun CCN_EVENT_HNF(l3_fill_invalid_way, 0xb),
415*4882a593Smuzhiyun CCN_EVENT_HNF(mc_retries, 0xc),
416*4882a593Smuzhiyun CCN_EVENT_HNF(mc_reqs, 0xd),
417*4882a593Smuzhiyun CCN_EVENT_HNF(qos_hh_retry, 0xe),
418*4882a593Smuzhiyun CCN_EVENT_RNI(rdata_beats_p0, 0x1),
419*4882a593Smuzhiyun CCN_EVENT_RNI(rdata_beats_p1, 0x2),
420*4882a593Smuzhiyun CCN_EVENT_RNI(rdata_beats_p2, 0x3),
421*4882a593Smuzhiyun CCN_EVENT_RNI(rxdat_flits, 0x4),
422*4882a593Smuzhiyun CCN_EVENT_RNI(txdat_flits, 0x5),
423*4882a593Smuzhiyun CCN_EVENT_RNI(txreq_flits, 0x6),
424*4882a593Smuzhiyun CCN_EVENT_RNI(txreq_flits_retried, 0x7),
425*4882a593Smuzhiyun CCN_EVENT_RNI(rrt_full, 0x8),
426*4882a593Smuzhiyun CCN_EVENT_RNI(wrt_full, 0x9),
427*4882a593Smuzhiyun CCN_EVENT_RNI(txreq_flits_replayed, 0xa),
428*4882a593Smuzhiyun CCN_EVENT_XP(upload_starvation, 0x1),
429*4882a593Smuzhiyun CCN_EVENT_XP(download_starvation, 0x2),
430*4882a593Smuzhiyun CCN_EVENT_XP(respin, 0x3),
431*4882a593Smuzhiyun CCN_EVENT_XP(valid_flit, 0x4),
432*4882a593Smuzhiyun CCN_EVENT_XP(watchpoint, CCN_EVENT_WATCHPOINT),
433*4882a593Smuzhiyun CCN_EVENT_SBAS(rdata_beats_p0, 0x1),
434*4882a593Smuzhiyun CCN_EVENT_SBAS(rxdat_flits, 0x4),
435*4882a593Smuzhiyun CCN_EVENT_SBAS(txdat_flits, 0x5),
436*4882a593Smuzhiyun CCN_EVENT_SBAS(txreq_flits, 0x6),
437*4882a593Smuzhiyun CCN_EVENT_SBAS(txreq_flits_retried, 0x7),
438*4882a593Smuzhiyun CCN_EVENT_SBAS(rrt_full, 0x8),
439*4882a593Smuzhiyun CCN_EVENT_SBAS(wrt_full, 0x9),
440*4882a593Smuzhiyun CCN_EVENT_SBAS(txreq_flits_replayed, 0xa),
441*4882a593Smuzhiyun CCN_EVENT_CYCLES(cycles),
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* Populated in arm_ccn_init() */
445*4882a593Smuzhiyun static struct attribute
446*4882a593Smuzhiyun *arm_ccn_pmu_events_attrs[ARRAY_SIZE(arm_ccn_pmu_events) + 1];
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun static const struct attribute_group arm_ccn_pmu_events_attr_group = {
449*4882a593Smuzhiyun .name = "events",
450*4882a593Smuzhiyun .is_visible = arm_ccn_pmu_events_is_visible,
451*4882a593Smuzhiyun .attrs = arm_ccn_pmu_events_attrs,
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun
arm_ccn_pmu_get_cmp_mask(struct arm_ccn * ccn,const char * name)455*4882a593Smuzhiyun static u64 *arm_ccn_pmu_get_cmp_mask(struct arm_ccn *ccn, const char *name)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun unsigned long i;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (WARN_ON(!name || !name[0] || !isxdigit(name[0]) || !name[1]))
460*4882a593Smuzhiyun return NULL;
461*4882a593Smuzhiyun i = isdigit(name[0]) ? name[0] - '0' : 0xa + tolower(name[0]) - 'a';
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun switch (name[1]) {
464*4882a593Smuzhiyun case 'l':
465*4882a593Smuzhiyun return &ccn->dt.cmp_mask[i].l;
466*4882a593Smuzhiyun case 'h':
467*4882a593Smuzhiyun return &ccn->dt.cmp_mask[i].h;
468*4882a593Smuzhiyun default:
469*4882a593Smuzhiyun return NULL;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
arm_ccn_pmu_cmp_mask_show(struct device * dev,struct device_attribute * attr,char * buf)473*4882a593Smuzhiyun static ssize_t arm_ccn_pmu_cmp_mask_show(struct device *dev,
474*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
477*4882a593Smuzhiyun u64 *mask = arm_ccn_pmu_get_cmp_mask(ccn, attr->attr.name);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return mask ? snprintf(buf, PAGE_SIZE, "0x%016llx\n", *mask) : -EINVAL;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
arm_ccn_pmu_cmp_mask_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)482*4882a593Smuzhiyun static ssize_t arm_ccn_pmu_cmp_mask_store(struct device *dev,
483*4882a593Smuzhiyun struct device_attribute *attr, const char *buf, size_t count)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
486*4882a593Smuzhiyun u64 *mask = arm_ccn_pmu_get_cmp_mask(ccn, attr->attr.name);
487*4882a593Smuzhiyun int err = -EINVAL;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun if (mask)
490*4882a593Smuzhiyun err = kstrtoull(buf, 0, mask);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return err ? err : count;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun #define CCN_CMP_MASK_ATTR(_name) \
496*4882a593Smuzhiyun struct device_attribute arm_ccn_pmu_cmp_mask_attr_##_name = \
497*4882a593Smuzhiyun __ATTR(_name, S_IRUGO | S_IWUSR, \
498*4882a593Smuzhiyun arm_ccn_pmu_cmp_mask_show, arm_ccn_pmu_cmp_mask_store)
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun #define CCN_CMP_MASK_ATTR_RO(_name) \
501*4882a593Smuzhiyun struct device_attribute arm_ccn_pmu_cmp_mask_attr_##_name = \
502*4882a593Smuzhiyun __ATTR(_name, S_IRUGO, arm_ccn_pmu_cmp_mask_show, NULL)
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(0l);
505*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(0h);
506*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(1l);
507*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(1h);
508*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(2l);
509*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(2h);
510*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(3l);
511*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(3h);
512*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(4l);
513*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(4h);
514*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(5l);
515*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(5h);
516*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(6l);
517*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(6h);
518*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(7l);
519*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR(7h);
520*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR_RO(8l);
521*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR_RO(8h);
522*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR_RO(9l);
523*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR_RO(9h);
524*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR_RO(al);
525*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR_RO(ah);
526*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR_RO(bl);
527*4882a593Smuzhiyun static CCN_CMP_MASK_ATTR_RO(bh);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun static struct attribute *arm_ccn_pmu_cmp_mask_attrs[] = {
530*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_0l.attr, &arm_ccn_pmu_cmp_mask_attr_0h.attr,
531*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_1l.attr, &arm_ccn_pmu_cmp_mask_attr_1h.attr,
532*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_2l.attr, &arm_ccn_pmu_cmp_mask_attr_2h.attr,
533*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_3l.attr, &arm_ccn_pmu_cmp_mask_attr_3h.attr,
534*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_4l.attr, &arm_ccn_pmu_cmp_mask_attr_4h.attr,
535*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_5l.attr, &arm_ccn_pmu_cmp_mask_attr_5h.attr,
536*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_6l.attr, &arm_ccn_pmu_cmp_mask_attr_6h.attr,
537*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_7l.attr, &arm_ccn_pmu_cmp_mask_attr_7h.attr,
538*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_8l.attr, &arm_ccn_pmu_cmp_mask_attr_8h.attr,
539*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_9l.attr, &arm_ccn_pmu_cmp_mask_attr_9h.attr,
540*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_al.attr, &arm_ccn_pmu_cmp_mask_attr_ah.attr,
541*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_bl.attr, &arm_ccn_pmu_cmp_mask_attr_bh.attr,
542*4882a593Smuzhiyun NULL
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun static const struct attribute_group arm_ccn_pmu_cmp_mask_attr_group = {
546*4882a593Smuzhiyun .name = "cmp_mask",
547*4882a593Smuzhiyun .attrs = arm_ccn_pmu_cmp_mask_attrs,
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun
arm_ccn_pmu_cpumask_show(struct device * dev,struct device_attribute * attr,char * buf)550*4882a593Smuzhiyun static ssize_t arm_ccn_pmu_cpumask_show(struct device *dev,
551*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return cpumap_print_to_pagebuf(true, buf, cpumask_of(ccn->dt.cpu));
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun static struct device_attribute arm_ccn_pmu_cpumask_attr =
559*4882a593Smuzhiyun __ATTR(cpumask, S_IRUGO, arm_ccn_pmu_cpumask_show, NULL);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun static struct attribute *arm_ccn_pmu_cpumask_attrs[] = {
562*4882a593Smuzhiyun &arm_ccn_pmu_cpumask_attr.attr,
563*4882a593Smuzhiyun NULL,
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun static const struct attribute_group arm_ccn_pmu_cpumask_attr_group = {
567*4882a593Smuzhiyun .attrs = arm_ccn_pmu_cpumask_attrs,
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /*
571*4882a593Smuzhiyun * Default poll period is 10ms, which is way over the top anyway,
572*4882a593Smuzhiyun * as in the worst case scenario (an event every cycle), with 1GHz
573*4882a593Smuzhiyun * clocked bus, the smallest, 32 bit counter will overflow in
574*4882a593Smuzhiyun * more than 4s.
575*4882a593Smuzhiyun */
576*4882a593Smuzhiyun static unsigned int arm_ccn_pmu_poll_period_us = 10000;
577*4882a593Smuzhiyun module_param_named(pmu_poll_period_us, arm_ccn_pmu_poll_period_us, uint,
578*4882a593Smuzhiyun S_IRUGO | S_IWUSR);
579*4882a593Smuzhiyun
arm_ccn_pmu_timer_period(void)580*4882a593Smuzhiyun static ktime_t arm_ccn_pmu_timer_period(void)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun return ns_to_ktime((u64)arm_ccn_pmu_poll_period_us * 1000);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun static const struct attribute_group *arm_ccn_pmu_attr_groups[] = {
587*4882a593Smuzhiyun &arm_ccn_pmu_events_attr_group,
588*4882a593Smuzhiyun &arm_ccn_pmu_format_attr_group,
589*4882a593Smuzhiyun &arm_ccn_pmu_cmp_mask_attr_group,
590*4882a593Smuzhiyun &arm_ccn_pmu_cpumask_attr_group,
591*4882a593Smuzhiyun NULL
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun
arm_ccn_pmu_alloc_bit(unsigned long * bitmap,unsigned long size)595*4882a593Smuzhiyun static int arm_ccn_pmu_alloc_bit(unsigned long *bitmap, unsigned long size)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun int bit;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun do {
600*4882a593Smuzhiyun bit = find_first_zero_bit(bitmap, size);
601*4882a593Smuzhiyun if (bit >= size)
602*4882a593Smuzhiyun return -EAGAIN;
603*4882a593Smuzhiyun } while (test_and_set_bit(bit, bitmap));
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun return bit;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /* All RN-I and RN-D nodes have identical PMUs */
arm_ccn_pmu_type_eq(u32 a,u32 b)609*4882a593Smuzhiyun static int arm_ccn_pmu_type_eq(u32 a, u32 b)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun if (a == b)
612*4882a593Smuzhiyun return 1;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun switch (a) {
615*4882a593Smuzhiyun case CCN_TYPE_RNI_1P:
616*4882a593Smuzhiyun case CCN_TYPE_RNI_2P:
617*4882a593Smuzhiyun case CCN_TYPE_RNI_3P:
618*4882a593Smuzhiyun case CCN_TYPE_RND_1P:
619*4882a593Smuzhiyun case CCN_TYPE_RND_2P:
620*4882a593Smuzhiyun case CCN_TYPE_RND_3P:
621*4882a593Smuzhiyun switch (b) {
622*4882a593Smuzhiyun case CCN_TYPE_RNI_1P:
623*4882a593Smuzhiyun case CCN_TYPE_RNI_2P:
624*4882a593Smuzhiyun case CCN_TYPE_RNI_3P:
625*4882a593Smuzhiyun case CCN_TYPE_RND_1P:
626*4882a593Smuzhiyun case CCN_TYPE_RND_2P:
627*4882a593Smuzhiyun case CCN_TYPE_RND_3P:
628*4882a593Smuzhiyun return 1;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun break;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun return 0;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
arm_ccn_pmu_event_alloc(struct perf_event * event)636*4882a593Smuzhiyun static int arm_ccn_pmu_event_alloc(struct perf_event *event)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
639*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
640*4882a593Smuzhiyun u32 node_xp, type, event_id;
641*4882a593Smuzhiyun struct arm_ccn_component *source;
642*4882a593Smuzhiyun int bit;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun node_xp = CCN_CONFIG_NODE(event->attr.config);
645*4882a593Smuzhiyun type = CCN_CONFIG_TYPE(event->attr.config);
646*4882a593Smuzhiyun event_id = CCN_CONFIG_EVENT(event->attr.config);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* Allocate the cycle counter */
649*4882a593Smuzhiyun if (type == CCN_TYPE_CYCLES) {
650*4882a593Smuzhiyun if (test_and_set_bit(CCN_IDX_PMU_CYCLE_COUNTER,
651*4882a593Smuzhiyun ccn->dt.pmu_counters_mask))
652*4882a593Smuzhiyun return -EAGAIN;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun hw->idx = CCN_IDX_PMU_CYCLE_COUNTER;
655*4882a593Smuzhiyun ccn->dt.pmu_counters[CCN_IDX_PMU_CYCLE_COUNTER].event = event;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun return 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* Allocate an event counter */
661*4882a593Smuzhiyun hw->idx = arm_ccn_pmu_alloc_bit(ccn->dt.pmu_counters_mask,
662*4882a593Smuzhiyun CCN_NUM_PMU_EVENT_COUNTERS);
663*4882a593Smuzhiyun if (hw->idx < 0) {
664*4882a593Smuzhiyun dev_dbg(ccn->dev, "No more counters available!\n");
665*4882a593Smuzhiyun return -EAGAIN;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun if (type == CCN_TYPE_XP)
669*4882a593Smuzhiyun source = &ccn->xp[node_xp];
670*4882a593Smuzhiyun else
671*4882a593Smuzhiyun source = &ccn->node[node_xp];
672*4882a593Smuzhiyun ccn->dt.pmu_counters[hw->idx].source = source;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /* Allocate an event source or a watchpoint */
675*4882a593Smuzhiyun if (type == CCN_TYPE_XP && event_id == CCN_EVENT_WATCHPOINT)
676*4882a593Smuzhiyun bit = arm_ccn_pmu_alloc_bit(source->xp.dt_cmp_mask,
677*4882a593Smuzhiyun CCN_NUM_XP_WATCHPOINTS);
678*4882a593Smuzhiyun else
679*4882a593Smuzhiyun bit = arm_ccn_pmu_alloc_bit(source->pmu_events_mask,
680*4882a593Smuzhiyun CCN_NUM_PMU_EVENTS);
681*4882a593Smuzhiyun if (bit < 0) {
682*4882a593Smuzhiyun dev_dbg(ccn->dev, "No more event sources/watchpoints on node/XP %d!\n",
683*4882a593Smuzhiyun node_xp);
684*4882a593Smuzhiyun clear_bit(hw->idx, ccn->dt.pmu_counters_mask);
685*4882a593Smuzhiyun return -EAGAIN;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun hw->config_base = bit;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun ccn->dt.pmu_counters[hw->idx].event = event;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
arm_ccn_pmu_event_release(struct perf_event * event)694*4882a593Smuzhiyun static void arm_ccn_pmu_event_release(struct perf_event *event)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
697*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER) {
700*4882a593Smuzhiyun clear_bit(CCN_IDX_PMU_CYCLE_COUNTER, ccn->dt.pmu_counters_mask);
701*4882a593Smuzhiyun } else {
702*4882a593Smuzhiyun struct arm_ccn_component *source =
703*4882a593Smuzhiyun ccn->dt.pmu_counters[hw->idx].source;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP &&
706*4882a593Smuzhiyun CCN_CONFIG_EVENT(event->attr.config) ==
707*4882a593Smuzhiyun CCN_EVENT_WATCHPOINT)
708*4882a593Smuzhiyun clear_bit(hw->config_base, source->xp.dt_cmp_mask);
709*4882a593Smuzhiyun else
710*4882a593Smuzhiyun clear_bit(hw->config_base, source->pmu_events_mask);
711*4882a593Smuzhiyun clear_bit(hw->idx, ccn->dt.pmu_counters_mask);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun ccn->dt.pmu_counters[hw->idx].source = NULL;
715*4882a593Smuzhiyun ccn->dt.pmu_counters[hw->idx].event = NULL;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
arm_ccn_pmu_event_init(struct perf_event * event)718*4882a593Smuzhiyun static int arm_ccn_pmu_event_init(struct perf_event *event)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun struct arm_ccn *ccn;
721*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
722*4882a593Smuzhiyun u32 node_xp, type, event_id;
723*4882a593Smuzhiyun int valid;
724*4882a593Smuzhiyun int i;
725*4882a593Smuzhiyun struct perf_event *sibling;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun if (event->attr.type != event->pmu->type)
728*4882a593Smuzhiyun return -ENOENT;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun ccn = pmu_to_arm_ccn(event->pmu);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun if (hw->sample_period) {
733*4882a593Smuzhiyun dev_dbg(ccn->dev, "Sampling not supported!\n");
734*4882a593Smuzhiyun return -EOPNOTSUPP;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun if (has_branch_stack(event)) {
738*4882a593Smuzhiyun dev_dbg(ccn->dev, "Can't exclude execution levels!\n");
739*4882a593Smuzhiyun return -EINVAL;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun if (event->cpu < 0) {
743*4882a593Smuzhiyun dev_dbg(ccn->dev, "Can't provide per-task data!\n");
744*4882a593Smuzhiyun return -EOPNOTSUPP;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun /*
747*4882a593Smuzhiyun * Many perf core operations (eg. events rotation) operate on a
748*4882a593Smuzhiyun * single CPU context. This is obvious for CPU PMUs, where one
749*4882a593Smuzhiyun * expects the same sets of events being observed on all CPUs,
750*4882a593Smuzhiyun * but can lead to issues for off-core PMUs, like CCN, where each
751*4882a593Smuzhiyun * event could be theoretically assigned to a different CPU. To
752*4882a593Smuzhiyun * mitigate this, we enforce CPU assignment to one, selected
753*4882a593Smuzhiyun * processor (the one described in the "cpumask" attribute).
754*4882a593Smuzhiyun */
755*4882a593Smuzhiyun event->cpu = ccn->dt.cpu;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun node_xp = CCN_CONFIG_NODE(event->attr.config);
758*4882a593Smuzhiyun type = CCN_CONFIG_TYPE(event->attr.config);
759*4882a593Smuzhiyun event_id = CCN_CONFIG_EVENT(event->attr.config);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* Validate node/xp vs topology */
762*4882a593Smuzhiyun switch (type) {
763*4882a593Smuzhiyun case CCN_TYPE_MN:
764*4882a593Smuzhiyun if (node_xp != ccn->mn_id) {
765*4882a593Smuzhiyun dev_dbg(ccn->dev, "Invalid MN ID %d!\n", node_xp);
766*4882a593Smuzhiyun return -EINVAL;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun break;
769*4882a593Smuzhiyun case CCN_TYPE_XP:
770*4882a593Smuzhiyun if (node_xp >= ccn->num_xps) {
771*4882a593Smuzhiyun dev_dbg(ccn->dev, "Invalid XP ID %d!\n", node_xp);
772*4882a593Smuzhiyun return -EINVAL;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun break;
775*4882a593Smuzhiyun case CCN_TYPE_CYCLES:
776*4882a593Smuzhiyun break;
777*4882a593Smuzhiyun default:
778*4882a593Smuzhiyun if (node_xp >= ccn->num_nodes) {
779*4882a593Smuzhiyun dev_dbg(ccn->dev, "Invalid node ID %d!\n", node_xp);
780*4882a593Smuzhiyun return -EINVAL;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun if (!arm_ccn_pmu_type_eq(type, ccn->node[node_xp].type)) {
783*4882a593Smuzhiyun dev_dbg(ccn->dev, "Invalid type 0x%x for node %d!\n",
784*4882a593Smuzhiyun type, node_xp);
785*4882a593Smuzhiyun return -EINVAL;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun break;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* Validate event ID vs available for the type */
791*4882a593Smuzhiyun for (i = 0, valid = 0; i < ARRAY_SIZE(arm_ccn_pmu_events) && !valid;
792*4882a593Smuzhiyun i++) {
793*4882a593Smuzhiyun struct arm_ccn_pmu_event *e = &arm_ccn_pmu_events[i];
794*4882a593Smuzhiyun u32 port = CCN_CONFIG_PORT(event->attr.config);
795*4882a593Smuzhiyun u32 vc = CCN_CONFIG_VC(event->attr.config);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (!arm_ccn_pmu_type_eq(type, e->type))
798*4882a593Smuzhiyun continue;
799*4882a593Smuzhiyun if (event_id != e->event)
800*4882a593Smuzhiyun continue;
801*4882a593Smuzhiyun if (e->num_ports && port >= e->num_ports) {
802*4882a593Smuzhiyun dev_dbg(ccn->dev, "Invalid port %d for node/XP %d!\n",
803*4882a593Smuzhiyun port, node_xp);
804*4882a593Smuzhiyun return -EINVAL;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun if (e->num_vcs && vc >= e->num_vcs) {
807*4882a593Smuzhiyun dev_dbg(ccn->dev, "Invalid vc %d for node/XP %d!\n",
808*4882a593Smuzhiyun vc, node_xp);
809*4882a593Smuzhiyun return -EINVAL;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun valid = 1;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun if (!valid) {
814*4882a593Smuzhiyun dev_dbg(ccn->dev, "Invalid event 0x%x for node/XP %d!\n",
815*4882a593Smuzhiyun event_id, node_xp);
816*4882a593Smuzhiyun return -EINVAL;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /* Watchpoint-based event for a node is actually set on XP */
820*4882a593Smuzhiyun if (event_id == CCN_EVENT_WATCHPOINT && type != CCN_TYPE_XP) {
821*4882a593Smuzhiyun u32 port;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun type = CCN_TYPE_XP;
824*4882a593Smuzhiyun port = arm_ccn_node_to_xp_port(node_xp);
825*4882a593Smuzhiyun node_xp = arm_ccn_node_to_xp(node_xp);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun arm_ccn_pmu_config_set(&event->attr.config,
828*4882a593Smuzhiyun node_xp, type, port);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun /*
832*4882a593Smuzhiyun * We must NOT create groups containing mixed PMUs, although software
833*4882a593Smuzhiyun * events are acceptable (for example to create a CCN group
834*4882a593Smuzhiyun * periodically read when a hrtimer aka cpu-clock leader triggers).
835*4882a593Smuzhiyun */
836*4882a593Smuzhiyun if (event->group_leader->pmu != event->pmu &&
837*4882a593Smuzhiyun !is_software_event(event->group_leader))
838*4882a593Smuzhiyun return -EINVAL;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun for_each_sibling_event(sibling, event->group_leader) {
841*4882a593Smuzhiyun if (sibling->pmu != event->pmu &&
842*4882a593Smuzhiyun !is_software_event(sibling))
843*4882a593Smuzhiyun return -EINVAL;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun return 0;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
arm_ccn_pmu_read_counter(struct arm_ccn * ccn,int idx)849*4882a593Smuzhiyun static u64 arm_ccn_pmu_read_counter(struct arm_ccn *ccn, int idx)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun u64 res;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun if (idx == CCN_IDX_PMU_CYCLE_COUNTER) {
854*4882a593Smuzhiyun #ifdef readq
855*4882a593Smuzhiyun res = readq(ccn->dt.base + CCN_DT_PMCCNTR);
856*4882a593Smuzhiyun #else
857*4882a593Smuzhiyun /* 40 bit counter, can do snapshot and read in two parts */
858*4882a593Smuzhiyun writel(0x1, ccn->dt.base + CCN_DT_PMSR_REQ);
859*4882a593Smuzhiyun while (!(readl(ccn->dt.base + CCN_DT_PMSR) & 0x1))
860*4882a593Smuzhiyun ;
861*4882a593Smuzhiyun writel(0x1, ccn->dt.base + CCN_DT_PMSR_CLR);
862*4882a593Smuzhiyun res = readl(ccn->dt.base + CCN_DT_PMCCNTRSR + 4) & 0xff;
863*4882a593Smuzhiyun res <<= 32;
864*4882a593Smuzhiyun res |= readl(ccn->dt.base + CCN_DT_PMCCNTRSR);
865*4882a593Smuzhiyun #endif
866*4882a593Smuzhiyun } else {
867*4882a593Smuzhiyun res = readl(ccn->dt.base + CCN_DT_PMEVCNT(idx));
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun return res;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
arm_ccn_pmu_event_update(struct perf_event * event)873*4882a593Smuzhiyun static void arm_ccn_pmu_event_update(struct perf_event *event)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
876*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
877*4882a593Smuzhiyun u64 prev_count, new_count, mask;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun do {
880*4882a593Smuzhiyun prev_count = local64_read(&hw->prev_count);
881*4882a593Smuzhiyun new_count = arm_ccn_pmu_read_counter(ccn, hw->idx);
882*4882a593Smuzhiyun } while (local64_xchg(&hw->prev_count, new_count) != prev_count);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun mask = (1LLU << (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER ? 40 : 32)) - 1;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun local64_add((new_count - prev_count) & mask, &event->count);
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
arm_ccn_pmu_xp_dt_config(struct perf_event * event,int enable)889*4882a593Smuzhiyun static void arm_ccn_pmu_xp_dt_config(struct perf_event *event, int enable)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
892*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
893*4882a593Smuzhiyun struct arm_ccn_component *xp;
894*4882a593Smuzhiyun u32 val, dt_cfg;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /* Nothing to do for cycle counter */
897*4882a593Smuzhiyun if (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER)
898*4882a593Smuzhiyun return;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP)
901*4882a593Smuzhiyun xp = &ccn->xp[CCN_CONFIG_XP(event->attr.config)];
902*4882a593Smuzhiyun else
903*4882a593Smuzhiyun xp = &ccn->xp[arm_ccn_node_to_xp(
904*4882a593Smuzhiyun CCN_CONFIG_NODE(event->attr.config))];
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun if (enable)
907*4882a593Smuzhiyun dt_cfg = hw->event_base;
908*4882a593Smuzhiyun else
909*4882a593Smuzhiyun dt_cfg = CCN_XP_DT_CONFIG__DT_CFG__PASS_THROUGH;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun spin_lock(&ccn->dt.config_lock);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun val = readl(xp->base + CCN_XP_DT_CONFIG);
914*4882a593Smuzhiyun val &= ~(CCN_XP_DT_CONFIG__DT_CFG__MASK <<
915*4882a593Smuzhiyun CCN_XP_DT_CONFIG__DT_CFG__SHIFT(hw->idx));
916*4882a593Smuzhiyun val |= dt_cfg << CCN_XP_DT_CONFIG__DT_CFG__SHIFT(hw->idx);
917*4882a593Smuzhiyun writel(val, xp->base + CCN_XP_DT_CONFIG);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun spin_unlock(&ccn->dt.config_lock);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
arm_ccn_pmu_event_start(struct perf_event * event,int flags)922*4882a593Smuzhiyun static void arm_ccn_pmu_event_start(struct perf_event *event, int flags)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
925*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun local64_set(&event->hw.prev_count,
928*4882a593Smuzhiyun arm_ccn_pmu_read_counter(ccn, hw->idx));
929*4882a593Smuzhiyun hw->state = 0;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* Set the DT bus input, engaging the counter */
932*4882a593Smuzhiyun arm_ccn_pmu_xp_dt_config(event, 1);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
arm_ccn_pmu_event_stop(struct perf_event * event,int flags)935*4882a593Smuzhiyun static void arm_ccn_pmu_event_stop(struct perf_event *event, int flags)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /* Disable counting, setting the DT bus to pass-through mode */
940*4882a593Smuzhiyun arm_ccn_pmu_xp_dt_config(event, 0);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (flags & PERF_EF_UPDATE)
943*4882a593Smuzhiyun arm_ccn_pmu_event_update(event);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun hw->state |= PERF_HES_STOPPED;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
arm_ccn_pmu_xp_watchpoint_config(struct perf_event * event)948*4882a593Smuzhiyun static void arm_ccn_pmu_xp_watchpoint_config(struct perf_event *event)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
951*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
952*4882a593Smuzhiyun struct arm_ccn_component *source =
953*4882a593Smuzhiyun ccn->dt.pmu_counters[hw->idx].source;
954*4882a593Smuzhiyun unsigned long wp = hw->config_base;
955*4882a593Smuzhiyun u32 val;
956*4882a593Smuzhiyun u64 cmp_l = event->attr.config1;
957*4882a593Smuzhiyun u64 cmp_h = event->attr.config2;
958*4882a593Smuzhiyun u64 mask_l = ccn->dt.cmp_mask[CCN_CONFIG_MASK(event->attr.config)].l;
959*4882a593Smuzhiyun u64 mask_h = ccn->dt.cmp_mask[CCN_CONFIG_MASK(event->attr.config)].h;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun hw->event_base = CCN_XP_DT_CONFIG__DT_CFG__WATCHPOINT(wp);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /* Direction (RX/TX), device (port) & virtual channel */
964*4882a593Smuzhiyun val = readl(source->base + CCN_XP_DT_INTERFACE_SEL);
965*4882a593Smuzhiyun val &= ~(CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__MASK <<
966*4882a593Smuzhiyun CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__SHIFT(wp));
967*4882a593Smuzhiyun val |= CCN_CONFIG_DIR(event->attr.config) <<
968*4882a593Smuzhiyun CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__SHIFT(wp);
969*4882a593Smuzhiyun val &= ~(CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__MASK <<
970*4882a593Smuzhiyun CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__SHIFT(wp));
971*4882a593Smuzhiyun val |= CCN_CONFIG_PORT(event->attr.config) <<
972*4882a593Smuzhiyun CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__SHIFT(wp);
973*4882a593Smuzhiyun val &= ~(CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__MASK <<
974*4882a593Smuzhiyun CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__SHIFT(wp));
975*4882a593Smuzhiyun val |= CCN_CONFIG_VC(event->attr.config) <<
976*4882a593Smuzhiyun CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__SHIFT(wp);
977*4882a593Smuzhiyun writel(val, source->base + CCN_XP_DT_INTERFACE_SEL);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /* Comparison values */
980*4882a593Smuzhiyun writel(cmp_l & 0xffffffff, source->base + CCN_XP_DT_CMP_VAL_L(wp));
981*4882a593Smuzhiyun writel((cmp_l >> 32) & 0x7fffffff,
982*4882a593Smuzhiyun source->base + CCN_XP_DT_CMP_VAL_L(wp) + 4);
983*4882a593Smuzhiyun writel(cmp_h & 0xffffffff, source->base + CCN_XP_DT_CMP_VAL_H(wp));
984*4882a593Smuzhiyun writel((cmp_h >> 32) & 0x0fffffff,
985*4882a593Smuzhiyun source->base + CCN_XP_DT_CMP_VAL_H(wp) + 4);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun /* Mask */
988*4882a593Smuzhiyun writel(mask_l & 0xffffffff, source->base + CCN_XP_DT_CMP_MASK_L(wp));
989*4882a593Smuzhiyun writel((mask_l >> 32) & 0x7fffffff,
990*4882a593Smuzhiyun source->base + CCN_XP_DT_CMP_MASK_L(wp) + 4);
991*4882a593Smuzhiyun writel(mask_h & 0xffffffff, source->base + CCN_XP_DT_CMP_MASK_H(wp));
992*4882a593Smuzhiyun writel((mask_h >> 32) & 0x0fffffff,
993*4882a593Smuzhiyun source->base + CCN_XP_DT_CMP_MASK_H(wp) + 4);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
arm_ccn_pmu_xp_event_config(struct perf_event * event)996*4882a593Smuzhiyun static void arm_ccn_pmu_xp_event_config(struct perf_event *event)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
999*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
1000*4882a593Smuzhiyun struct arm_ccn_component *source =
1001*4882a593Smuzhiyun ccn->dt.pmu_counters[hw->idx].source;
1002*4882a593Smuzhiyun u32 val, id;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun hw->event_base = CCN_XP_DT_CONFIG__DT_CFG__XP_PMU_EVENT(hw->config_base);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun id = (CCN_CONFIG_VC(event->attr.config) << 4) |
1007*4882a593Smuzhiyun (CCN_CONFIG_BUS(event->attr.config) << 3) |
1008*4882a593Smuzhiyun (CCN_CONFIG_EVENT(event->attr.config) << 0);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun val = readl(source->base + CCN_XP_PMU_EVENT_SEL);
1011*4882a593Smuzhiyun val &= ~(CCN_XP_PMU_EVENT_SEL__ID__MASK <<
1012*4882a593Smuzhiyun CCN_XP_PMU_EVENT_SEL__ID__SHIFT(hw->config_base));
1013*4882a593Smuzhiyun val |= id << CCN_XP_PMU_EVENT_SEL__ID__SHIFT(hw->config_base);
1014*4882a593Smuzhiyun writel(val, source->base + CCN_XP_PMU_EVENT_SEL);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
arm_ccn_pmu_node_event_config(struct perf_event * event)1017*4882a593Smuzhiyun static void arm_ccn_pmu_node_event_config(struct perf_event *event)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
1020*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
1021*4882a593Smuzhiyun struct arm_ccn_component *source =
1022*4882a593Smuzhiyun ccn->dt.pmu_counters[hw->idx].source;
1023*4882a593Smuzhiyun u32 type = CCN_CONFIG_TYPE(event->attr.config);
1024*4882a593Smuzhiyun u32 val, port;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun port = arm_ccn_node_to_xp_port(CCN_CONFIG_NODE(event->attr.config));
1027*4882a593Smuzhiyun hw->event_base = CCN_XP_DT_CONFIG__DT_CFG__DEVICE_PMU_EVENT(port,
1028*4882a593Smuzhiyun hw->config_base);
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun /* These *_event_sel regs should be identical, but let's make sure... */
1031*4882a593Smuzhiyun BUILD_BUG_ON(CCN_HNF_PMU_EVENT_SEL != CCN_SBAS_PMU_EVENT_SEL);
1032*4882a593Smuzhiyun BUILD_BUG_ON(CCN_SBAS_PMU_EVENT_SEL != CCN_RNI_PMU_EVENT_SEL);
1033*4882a593Smuzhiyun BUILD_BUG_ON(CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(1) !=
1034*4882a593Smuzhiyun CCN_SBAS_PMU_EVENT_SEL__ID__SHIFT(1));
1035*4882a593Smuzhiyun BUILD_BUG_ON(CCN_SBAS_PMU_EVENT_SEL__ID__SHIFT(1) !=
1036*4882a593Smuzhiyun CCN_RNI_PMU_EVENT_SEL__ID__SHIFT(1));
1037*4882a593Smuzhiyun BUILD_BUG_ON(CCN_HNF_PMU_EVENT_SEL__ID__MASK !=
1038*4882a593Smuzhiyun CCN_SBAS_PMU_EVENT_SEL__ID__MASK);
1039*4882a593Smuzhiyun BUILD_BUG_ON(CCN_SBAS_PMU_EVENT_SEL__ID__MASK !=
1040*4882a593Smuzhiyun CCN_RNI_PMU_EVENT_SEL__ID__MASK);
1041*4882a593Smuzhiyun if (WARN_ON(type != CCN_TYPE_HNF && type != CCN_TYPE_SBAS &&
1042*4882a593Smuzhiyun !arm_ccn_pmu_type_eq(type, CCN_TYPE_RNI_3P)))
1043*4882a593Smuzhiyun return;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /* Set the event id for the pre-allocated counter */
1046*4882a593Smuzhiyun val = readl(source->base + CCN_HNF_PMU_EVENT_SEL);
1047*4882a593Smuzhiyun val &= ~(CCN_HNF_PMU_EVENT_SEL__ID__MASK <<
1048*4882a593Smuzhiyun CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(hw->config_base));
1049*4882a593Smuzhiyun val |= CCN_CONFIG_EVENT(event->attr.config) <<
1050*4882a593Smuzhiyun CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(hw->config_base);
1051*4882a593Smuzhiyun writel(val, source->base + CCN_HNF_PMU_EVENT_SEL);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
arm_ccn_pmu_event_config(struct perf_event * event)1054*4882a593Smuzhiyun static void arm_ccn_pmu_event_config(struct perf_event *event)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
1057*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
1058*4882a593Smuzhiyun u32 xp, offset, val;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /* Cycle counter requires no setup */
1061*4882a593Smuzhiyun if (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER)
1062*4882a593Smuzhiyun return;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP)
1065*4882a593Smuzhiyun xp = CCN_CONFIG_XP(event->attr.config);
1066*4882a593Smuzhiyun else
1067*4882a593Smuzhiyun xp = arm_ccn_node_to_xp(CCN_CONFIG_NODE(event->attr.config));
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun spin_lock(&ccn->dt.config_lock);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* Set the DT bus "distance" register */
1072*4882a593Smuzhiyun offset = (hw->idx / 4) * 4;
1073*4882a593Smuzhiyun val = readl(ccn->dt.base + CCN_DT_ACTIVE_DSM + offset);
1074*4882a593Smuzhiyun val &= ~(CCN_DT_ACTIVE_DSM__DSM_ID__MASK <<
1075*4882a593Smuzhiyun CCN_DT_ACTIVE_DSM__DSM_ID__SHIFT(hw->idx % 4));
1076*4882a593Smuzhiyun val |= xp << CCN_DT_ACTIVE_DSM__DSM_ID__SHIFT(hw->idx % 4);
1077*4882a593Smuzhiyun writel(val, ccn->dt.base + CCN_DT_ACTIVE_DSM + offset);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP) {
1080*4882a593Smuzhiyun if (CCN_CONFIG_EVENT(event->attr.config) ==
1081*4882a593Smuzhiyun CCN_EVENT_WATCHPOINT)
1082*4882a593Smuzhiyun arm_ccn_pmu_xp_watchpoint_config(event);
1083*4882a593Smuzhiyun else
1084*4882a593Smuzhiyun arm_ccn_pmu_xp_event_config(event);
1085*4882a593Smuzhiyun } else {
1086*4882a593Smuzhiyun arm_ccn_pmu_node_event_config(event);
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun spin_unlock(&ccn->dt.config_lock);
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
arm_ccn_pmu_active_counters(struct arm_ccn * ccn)1092*4882a593Smuzhiyun static int arm_ccn_pmu_active_counters(struct arm_ccn *ccn)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun return bitmap_weight(ccn->dt.pmu_counters_mask,
1095*4882a593Smuzhiyun CCN_NUM_PMU_EVENT_COUNTERS + 1);
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
arm_ccn_pmu_event_add(struct perf_event * event,int flags)1098*4882a593Smuzhiyun static int arm_ccn_pmu_event_add(struct perf_event *event, int flags)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun int err;
1101*4882a593Smuzhiyun struct hw_perf_event *hw = &event->hw;
1102*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun err = arm_ccn_pmu_event_alloc(event);
1105*4882a593Smuzhiyun if (err)
1106*4882a593Smuzhiyun return err;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /*
1109*4882a593Smuzhiyun * Pin the timer, so that the overflows are handled by the chosen
1110*4882a593Smuzhiyun * event->cpu (this is the same one as presented in "cpumask"
1111*4882a593Smuzhiyun * attribute).
1112*4882a593Smuzhiyun */
1113*4882a593Smuzhiyun if (!ccn->irq && arm_ccn_pmu_active_counters(ccn) == 1)
1114*4882a593Smuzhiyun hrtimer_start(&ccn->dt.hrtimer, arm_ccn_pmu_timer_period(),
1115*4882a593Smuzhiyun HRTIMER_MODE_REL_PINNED);
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun arm_ccn_pmu_event_config(event);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun hw->state = PERF_HES_STOPPED;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun if (flags & PERF_EF_START)
1122*4882a593Smuzhiyun arm_ccn_pmu_event_start(event, PERF_EF_UPDATE);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun return 0;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
arm_ccn_pmu_event_del(struct perf_event * event,int flags)1127*4882a593Smuzhiyun static void arm_ccn_pmu_event_del(struct perf_event *event, int flags)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun arm_ccn_pmu_event_stop(event, PERF_EF_UPDATE);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun arm_ccn_pmu_event_release(event);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun if (!ccn->irq && arm_ccn_pmu_active_counters(ccn) == 0)
1136*4882a593Smuzhiyun hrtimer_cancel(&ccn->dt.hrtimer);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
arm_ccn_pmu_event_read(struct perf_event * event)1139*4882a593Smuzhiyun static void arm_ccn_pmu_event_read(struct perf_event *event)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun arm_ccn_pmu_event_update(event);
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
arm_ccn_pmu_enable(struct pmu * pmu)1144*4882a593Smuzhiyun static void arm_ccn_pmu_enable(struct pmu *pmu)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(pmu);
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun u32 val = readl(ccn->dt.base + CCN_DT_PMCR);
1149*4882a593Smuzhiyun val |= CCN_DT_PMCR__PMU_EN;
1150*4882a593Smuzhiyun writel(val, ccn->dt.base + CCN_DT_PMCR);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
arm_ccn_pmu_disable(struct pmu * pmu)1153*4882a593Smuzhiyun static void arm_ccn_pmu_disable(struct pmu *pmu)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun struct arm_ccn *ccn = pmu_to_arm_ccn(pmu);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun u32 val = readl(ccn->dt.base + CCN_DT_PMCR);
1158*4882a593Smuzhiyun val &= ~CCN_DT_PMCR__PMU_EN;
1159*4882a593Smuzhiyun writel(val, ccn->dt.base + CCN_DT_PMCR);
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
arm_ccn_pmu_overflow_handler(struct arm_ccn_dt * dt)1162*4882a593Smuzhiyun static irqreturn_t arm_ccn_pmu_overflow_handler(struct arm_ccn_dt *dt)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun u32 pmovsr = readl(dt->base + CCN_DT_PMOVSR);
1165*4882a593Smuzhiyun int idx;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun if (!pmovsr)
1168*4882a593Smuzhiyun return IRQ_NONE;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun writel(pmovsr, dt->base + CCN_DT_PMOVSR_CLR);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun BUILD_BUG_ON(CCN_IDX_PMU_CYCLE_COUNTER != CCN_NUM_PMU_EVENT_COUNTERS);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun for (idx = 0; idx < CCN_NUM_PMU_EVENT_COUNTERS + 1; idx++) {
1175*4882a593Smuzhiyun struct perf_event *event = dt->pmu_counters[idx].event;
1176*4882a593Smuzhiyun int overflowed = pmovsr & BIT(idx);
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun WARN_ON_ONCE(overflowed && !event &&
1179*4882a593Smuzhiyun idx != CCN_IDX_PMU_CYCLE_COUNTER);
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun if (!event || !overflowed)
1182*4882a593Smuzhiyun continue;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun arm_ccn_pmu_event_update(event);
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun return IRQ_HANDLED;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
arm_ccn_pmu_timer_handler(struct hrtimer * hrtimer)1190*4882a593Smuzhiyun static enum hrtimer_restart arm_ccn_pmu_timer_handler(struct hrtimer *hrtimer)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun struct arm_ccn_dt *dt = container_of(hrtimer, struct arm_ccn_dt,
1193*4882a593Smuzhiyun hrtimer);
1194*4882a593Smuzhiyun unsigned long flags;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun local_irq_save(flags);
1197*4882a593Smuzhiyun arm_ccn_pmu_overflow_handler(dt);
1198*4882a593Smuzhiyun local_irq_restore(flags);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun hrtimer_forward_now(hrtimer, arm_ccn_pmu_timer_period());
1201*4882a593Smuzhiyun return HRTIMER_RESTART;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun
arm_ccn_pmu_offline_cpu(unsigned int cpu,struct hlist_node * node)1205*4882a593Smuzhiyun static int arm_ccn_pmu_offline_cpu(unsigned int cpu, struct hlist_node *node)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun struct arm_ccn_dt *dt = hlist_entry_safe(node, struct arm_ccn_dt, node);
1208*4882a593Smuzhiyun struct arm_ccn *ccn = container_of(dt, struct arm_ccn, dt);
1209*4882a593Smuzhiyun unsigned int target;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun if (cpu != dt->cpu)
1212*4882a593Smuzhiyun return 0;
1213*4882a593Smuzhiyun target = cpumask_any_but(cpu_online_mask, cpu);
1214*4882a593Smuzhiyun if (target >= nr_cpu_ids)
1215*4882a593Smuzhiyun return 0;
1216*4882a593Smuzhiyun perf_pmu_migrate_context(&dt->pmu, cpu, target);
1217*4882a593Smuzhiyun dt->cpu = target;
1218*4882a593Smuzhiyun if (ccn->irq)
1219*4882a593Smuzhiyun WARN_ON(irq_set_affinity_hint(ccn->irq, cpumask_of(dt->cpu)));
1220*4882a593Smuzhiyun return 0;
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun static DEFINE_IDA(arm_ccn_pmu_ida);
1224*4882a593Smuzhiyun
arm_ccn_pmu_init(struct arm_ccn * ccn)1225*4882a593Smuzhiyun static int arm_ccn_pmu_init(struct arm_ccn *ccn)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun int i;
1228*4882a593Smuzhiyun char *name;
1229*4882a593Smuzhiyun int err;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun /* Initialize DT subsystem */
1232*4882a593Smuzhiyun ccn->dt.base = ccn->base + CCN_REGION_SIZE;
1233*4882a593Smuzhiyun spin_lock_init(&ccn->dt.config_lock);
1234*4882a593Smuzhiyun writel(CCN_DT_PMOVSR_CLR__MASK, ccn->dt.base + CCN_DT_PMOVSR_CLR);
1235*4882a593Smuzhiyun writel(CCN_DT_CTL__DT_EN, ccn->dt.base + CCN_DT_CTL);
1236*4882a593Smuzhiyun writel(CCN_DT_PMCR__OVFL_INTR_EN | CCN_DT_PMCR__PMU_EN,
1237*4882a593Smuzhiyun ccn->dt.base + CCN_DT_PMCR);
1238*4882a593Smuzhiyun writel(0x1, ccn->dt.base + CCN_DT_PMSR_CLR);
1239*4882a593Smuzhiyun for (i = 0; i < ccn->num_xps; i++) {
1240*4882a593Smuzhiyun writel(0, ccn->xp[i].base + CCN_XP_DT_CONFIG);
1241*4882a593Smuzhiyun writel((CCN_XP_DT_CONTROL__WP_ARM_SEL__ALWAYS <<
1242*4882a593Smuzhiyun CCN_XP_DT_CONTROL__WP_ARM_SEL__SHIFT(0)) |
1243*4882a593Smuzhiyun (CCN_XP_DT_CONTROL__WP_ARM_SEL__ALWAYS <<
1244*4882a593Smuzhiyun CCN_XP_DT_CONTROL__WP_ARM_SEL__SHIFT(1)) |
1245*4882a593Smuzhiyun CCN_XP_DT_CONTROL__DT_ENABLE,
1246*4882a593Smuzhiyun ccn->xp[i].base + CCN_XP_DT_CONTROL);
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun ccn->dt.cmp_mask[CCN_IDX_MASK_ANY].l = ~0;
1249*4882a593Smuzhiyun ccn->dt.cmp_mask[CCN_IDX_MASK_ANY].h = ~0;
1250*4882a593Smuzhiyun ccn->dt.cmp_mask[CCN_IDX_MASK_EXACT].l = 0;
1251*4882a593Smuzhiyun ccn->dt.cmp_mask[CCN_IDX_MASK_EXACT].h = 0;
1252*4882a593Smuzhiyun ccn->dt.cmp_mask[CCN_IDX_MASK_ORDER].l = ~0;
1253*4882a593Smuzhiyun ccn->dt.cmp_mask[CCN_IDX_MASK_ORDER].h = ~(0x1 << 15);
1254*4882a593Smuzhiyun ccn->dt.cmp_mask[CCN_IDX_MASK_OPCODE].l = ~0;
1255*4882a593Smuzhiyun ccn->dt.cmp_mask[CCN_IDX_MASK_OPCODE].h = ~(0x1f << 9);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun /* Get a convenient /sys/event_source/devices/ name */
1258*4882a593Smuzhiyun ccn->dt.id = ida_simple_get(&arm_ccn_pmu_ida, 0, 0, GFP_KERNEL);
1259*4882a593Smuzhiyun if (ccn->dt.id == 0) {
1260*4882a593Smuzhiyun name = "ccn";
1261*4882a593Smuzhiyun } else {
1262*4882a593Smuzhiyun name = devm_kasprintf(ccn->dev, GFP_KERNEL, "ccn_%d",
1263*4882a593Smuzhiyun ccn->dt.id);
1264*4882a593Smuzhiyun if (!name) {
1265*4882a593Smuzhiyun err = -ENOMEM;
1266*4882a593Smuzhiyun goto error_choose_name;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun /* Perf driver registration */
1271*4882a593Smuzhiyun ccn->dt.pmu = (struct pmu) {
1272*4882a593Smuzhiyun .module = THIS_MODULE,
1273*4882a593Smuzhiyun .attr_groups = arm_ccn_pmu_attr_groups,
1274*4882a593Smuzhiyun .task_ctx_nr = perf_invalid_context,
1275*4882a593Smuzhiyun .event_init = arm_ccn_pmu_event_init,
1276*4882a593Smuzhiyun .add = arm_ccn_pmu_event_add,
1277*4882a593Smuzhiyun .del = arm_ccn_pmu_event_del,
1278*4882a593Smuzhiyun .start = arm_ccn_pmu_event_start,
1279*4882a593Smuzhiyun .stop = arm_ccn_pmu_event_stop,
1280*4882a593Smuzhiyun .read = arm_ccn_pmu_event_read,
1281*4882a593Smuzhiyun .pmu_enable = arm_ccn_pmu_enable,
1282*4882a593Smuzhiyun .pmu_disable = arm_ccn_pmu_disable,
1283*4882a593Smuzhiyun .capabilities = PERF_PMU_CAP_NO_EXCLUDE,
1284*4882a593Smuzhiyun };
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun /* No overflow interrupt? Have to use a timer instead. */
1287*4882a593Smuzhiyun if (!ccn->irq) {
1288*4882a593Smuzhiyun dev_info(ccn->dev, "No access to interrupts, using timer.\n");
1289*4882a593Smuzhiyun hrtimer_init(&ccn->dt.hrtimer, CLOCK_MONOTONIC,
1290*4882a593Smuzhiyun HRTIMER_MODE_REL);
1291*4882a593Smuzhiyun ccn->dt.hrtimer.function = arm_ccn_pmu_timer_handler;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun /* Pick one CPU which we will use to collect data from CCN... */
1295*4882a593Smuzhiyun ccn->dt.cpu = raw_smp_processor_id();
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun /* Also make sure that the overflow interrupt is handled by this CPU */
1298*4882a593Smuzhiyun if (ccn->irq) {
1299*4882a593Smuzhiyun err = irq_set_affinity_hint(ccn->irq, cpumask_of(ccn->dt.cpu));
1300*4882a593Smuzhiyun if (err) {
1301*4882a593Smuzhiyun dev_err(ccn->dev, "Failed to set interrupt affinity!\n");
1302*4882a593Smuzhiyun goto error_set_affinity;
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun cpuhp_state_add_instance_nocalls(CPUHP_AP_PERF_ARM_CCN_ONLINE,
1307*4882a593Smuzhiyun &ccn->dt.node);
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun err = perf_pmu_register(&ccn->dt.pmu, name, -1);
1310*4882a593Smuzhiyun if (err)
1311*4882a593Smuzhiyun goto error_pmu_register;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun return 0;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun error_pmu_register:
1316*4882a593Smuzhiyun cpuhp_state_remove_instance_nocalls(CPUHP_AP_PERF_ARM_CCN_ONLINE,
1317*4882a593Smuzhiyun &ccn->dt.node);
1318*4882a593Smuzhiyun error_set_affinity:
1319*4882a593Smuzhiyun error_choose_name:
1320*4882a593Smuzhiyun ida_simple_remove(&arm_ccn_pmu_ida, ccn->dt.id);
1321*4882a593Smuzhiyun for (i = 0; i < ccn->num_xps; i++)
1322*4882a593Smuzhiyun writel(0, ccn->xp[i].base + CCN_XP_DT_CONTROL);
1323*4882a593Smuzhiyun writel(0, ccn->dt.base + CCN_DT_PMCR);
1324*4882a593Smuzhiyun return err;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
arm_ccn_pmu_cleanup(struct arm_ccn * ccn)1327*4882a593Smuzhiyun static void arm_ccn_pmu_cleanup(struct arm_ccn *ccn)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun int i;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun cpuhp_state_remove_instance_nocalls(CPUHP_AP_PERF_ARM_CCN_ONLINE,
1332*4882a593Smuzhiyun &ccn->dt.node);
1333*4882a593Smuzhiyun if (ccn->irq)
1334*4882a593Smuzhiyun irq_set_affinity_hint(ccn->irq, NULL);
1335*4882a593Smuzhiyun for (i = 0; i < ccn->num_xps; i++)
1336*4882a593Smuzhiyun writel(0, ccn->xp[i].base + CCN_XP_DT_CONTROL);
1337*4882a593Smuzhiyun writel(0, ccn->dt.base + CCN_DT_PMCR);
1338*4882a593Smuzhiyun perf_pmu_unregister(&ccn->dt.pmu);
1339*4882a593Smuzhiyun ida_simple_remove(&arm_ccn_pmu_ida, ccn->dt.id);
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
arm_ccn_for_each_valid_region(struct arm_ccn * ccn,int (* callback)(struct arm_ccn * ccn,int region,void __iomem * base,u32 type,u32 id))1342*4882a593Smuzhiyun static int arm_ccn_for_each_valid_region(struct arm_ccn *ccn,
1343*4882a593Smuzhiyun int (*callback)(struct arm_ccn *ccn, int region,
1344*4882a593Smuzhiyun void __iomem *base, u32 type, u32 id))
1345*4882a593Smuzhiyun {
1346*4882a593Smuzhiyun int region;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun for (region = 0; region < CCN_NUM_REGIONS; region++) {
1349*4882a593Smuzhiyun u32 val, type, id;
1350*4882a593Smuzhiyun void __iomem *base;
1351*4882a593Smuzhiyun int err;
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun val = readl(ccn->base + CCN_MN_OLY_COMP_LIST_63_0 +
1354*4882a593Smuzhiyun 4 * (region / 32));
1355*4882a593Smuzhiyun if (!(val & (1 << (region % 32))))
1356*4882a593Smuzhiyun continue;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun base = ccn->base + region * CCN_REGION_SIZE;
1359*4882a593Smuzhiyun val = readl(base + CCN_ALL_OLY_ID);
1360*4882a593Smuzhiyun type = (val >> CCN_ALL_OLY_ID__OLY_ID__SHIFT) &
1361*4882a593Smuzhiyun CCN_ALL_OLY_ID__OLY_ID__MASK;
1362*4882a593Smuzhiyun id = (val >> CCN_ALL_OLY_ID__NODE_ID__SHIFT) &
1363*4882a593Smuzhiyun CCN_ALL_OLY_ID__NODE_ID__MASK;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun err = callback(ccn, region, base, type, id);
1366*4882a593Smuzhiyun if (err)
1367*4882a593Smuzhiyun return err;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun return 0;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
arm_ccn_get_nodes_num(struct arm_ccn * ccn,int region,void __iomem * base,u32 type,u32 id)1373*4882a593Smuzhiyun static int arm_ccn_get_nodes_num(struct arm_ccn *ccn, int region,
1374*4882a593Smuzhiyun void __iomem *base, u32 type, u32 id)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun if (type == CCN_TYPE_XP && id >= ccn->num_xps)
1378*4882a593Smuzhiyun ccn->num_xps = id + 1;
1379*4882a593Smuzhiyun else if (id >= ccn->num_nodes)
1380*4882a593Smuzhiyun ccn->num_nodes = id + 1;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun return 0;
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun
arm_ccn_init_nodes(struct arm_ccn * ccn,int region,void __iomem * base,u32 type,u32 id)1385*4882a593Smuzhiyun static int arm_ccn_init_nodes(struct arm_ccn *ccn, int region,
1386*4882a593Smuzhiyun void __iomem *base, u32 type, u32 id)
1387*4882a593Smuzhiyun {
1388*4882a593Smuzhiyun struct arm_ccn_component *component;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun dev_dbg(ccn->dev, "Region %d: id=%u, type=0x%02x\n", region, id, type);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun switch (type) {
1393*4882a593Smuzhiyun case CCN_TYPE_MN:
1394*4882a593Smuzhiyun ccn->mn_id = id;
1395*4882a593Smuzhiyun return 0;
1396*4882a593Smuzhiyun case CCN_TYPE_DT:
1397*4882a593Smuzhiyun return 0;
1398*4882a593Smuzhiyun case CCN_TYPE_XP:
1399*4882a593Smuzhiyun component = &ccn->xp[id];
1400*4882a593Smuzhiyun break;
1401*4882a593Smuzhiyun case CCN_TYPE_SBSX:
1402*4882a593Smuzhiyun ccn->sbsx_present = 1;
1403*4882a593Smuzhiyun component = &ccn->node[id];
1404*4882a593Smuzhiyun break;
1405*4882a593Smuzhiyun case CCN_TYPE_SBAS:
1406*4882a593Smuzhiyun ccn->sbas_present = 1;
1407*4882a593Smuzhiyun fallthrough;
1408*4882a593Smuzhiyun default:
1409*4882a593Smuzhiyun component = &ccn->node[id];
1410*4882a593Smuzhiyun break;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun component->base = base;
1414*4882a593Smuzhiyun component->type = type;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun return 0;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun
arm_ccn_error_handler(struct arm_ccn * ccn,const u32 * err_sig_val)1420*4882a593Smuzhiyun static irqreturn_t arm_ccn_error_handler(struct arm_ccn *ccn,
1421*4882a593Smuzhiyun const u32 *err_sig_val)
1422*4882a593Smuzhiyun {
1423*4882a593Smuzhiyun /* This should be really handled by firmware... */
1424*4882a593Smuzhiyun dev_err(ccn->dev, "Error reported in %08x%08x%08x%08x%08x%08x.\n",
1425*4882a593Smuzhiyun err_sig_val[5], err_sig_val[4], err_sig_val[3],
1426*4882a593Smuzhiyun err_sig_val[2], err_sig_val[1], err_sig_val[0]);
1427*4882a593Smuzhiyun dev_err(ccn->dev, "Disabling interrupt generation for all errors.\n");
1428*4882a593Smuzhiyun writel(CCN_MN_ERRINT_STATUS__ALL_ERRORS__DISABLE,
1429*4882a593Smuzhiyun ccn->base + CCN_MN_ERRINT_STATUS);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun return IRQ_HANDLED;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun
arm_ccn_irq_handler(int irq,void * dev_id)1435*4882a593Smuzhiyun static irqreturn_t arm_ccn_irq_handler(int irq, void *dev_id)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun irqreturn_t res = IRQ_NONE;
1438*4882a593Smuzhiyun struct arm_ccn *ccn = dev_id;
1439*4882a593Smuzhiyun u32 err_sig_val[6];
1440*4882a593Smuzhiyun u32 err_or;
1441*4882a593Smuzhiyun int i;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* PMU overflow is a special case */
1444*4882a593Smuzhiyun err_or = err_sig_val[0] = readl(ccn->base + CCN_MN_ERR_SIG_VAL_63_0);
1445*4882a593Smuzhiyun if (err_or & CCN_MN_ERR_SIG_VAL_63_0__DT) {
1446*4882a593Smuzhiyun err_or &= ~CCN_MN_ERR_SIG_VAL_63_0__DT;
1447*4882a593Smuzhiyun res = arm_ccn_pmu_overflow_handler(&ccn->dt);
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun /* Have to read all err_sig_vals to clear them */
1451*4882a593Smuzhiyun for (i = 1; i < ARRAY_SIZE(err_sig_val); i++) {
1452*4882a593Smuzhiyun err_sig_val[i] = readl(ccn->base +
1453*4882a593Smuzhiyun CCN_MN_ERR_SIG_VAL_63_0 + i * 4);
1454*4882a593Smuzhiyun err_or |= err_sig_val[i];
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun if (err_or)
1457*4882a593Smuzhiyun res |= arm_ccn_error_handler(ccn, err_sig_val);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun if (res != IRQ_NONE)
1460*4882a593Smuzhiyun writel(CCN_MN_ERRINT_STATUS__INTREQ__DESSERT,
1461*4882a593Smuzhiyun ccn->base + CCN_MN_ERRINT_STATUS);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun return res;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun
arm_ccn_probe(struct platform_device * pdev)1467*4882a593Smuzhiyun static int arm_ccn_probe(struct platform_device *pdev)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun struct arm_ccn *ccn;
1470*4882a593Smuzhiyun struct resource *res;
1471*4882a593Smuzhiyun unsigned int irq;
1472*4882a593Smuzhiyun int err;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun ccn = devm_kzalloc(&pdev->dev, sizeof(*ccn), GFP_KERNEL);
1475*4882a593Smuzhiyun if (!ccn)
1476*4882a593Smuzhiyun return -ENOMEM;
1477*4882a593Smuzhiyun ccn->dev = &pdev->dev;
1478*4882a593Smuzhiyun platform_set_drvdata(pdev, ccn);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun ccn->base = devm_platform_ioremap_resource(pdev, 0);
1481*4882a593Smuzhiyun if (IS_ERR(ccn->base))
1482*4882a593Smuzhiyun return PTR_ERR(ccn->base);
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1485*4882a593Smuzhiyun if (!res)
1486*4882a593Smuzhiyun return -EINVAL;
1487*4882a593Smuzhiyun irq = res->start;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /* Check if we can use the interrupt */
1490*4882a593Smuzhiyun writel(CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLE,
1491*4882a593Smuzhiyun ccn->base + CCN_MN_ERRINT_STATUS);
1492*4882a593Smuzhiyun if (readl(ccn->base + CCN_MN_ERRINT_STATUS) &
1493*4882a593Smuzhiyun CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLED) {
1494*4882a593Smuzhiyun /* Can set 'disable' bits, so can acknowledge interrupts */
1495*4882a593Smuzhiyun writel(CCN_MN_ERRINT_STATUS__PMU_EVENTS__ENABLE,
1496*4882a593Smuzhiyun ccn->base + CCN_MN_ERRINT_STATUS);
1497*4882a593Smuzhiyun err = devm_request_irq(ccn->dev, irq, arm_ccn_irq_handler,
1498*4882a593Smuzhiyun IRQF_NOBALANCING | IRQF_NO_THREAD,
1499*4882a593Smuzhiyun dev_name(ccn->dev), ccn);
1500*4882a593Smuzhiyun if (err)
1501*4882a593Smuzhiyun return err;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun ccn->irq = irq;
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun /* Build topology */
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun err = arm_ccn_for_each_valid_region(ccn, arm_ccn_get_nodes_num);
1510*4882a593Smuzhiyun if (err)
1511*4882a593Smuzhiyun return err;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun ccn->node = devm_kcalloc(ccn->dev, ccn->num_nodes, sizeof(*ccn->node),
1514*4882a593Smuzhiyun GFP_KERNEL);
1515*4882a593Smuzhiyun ccn->xp = devm_kcalloc(ccn->dev, ccn->num_xps, sizeof(*ccn->node),
1516*4882a593Smuzhiyun GFP_KERNEL);
1517*4882a593Smuzhiyun if (!ccn->node || !ccn->xp)
1518*4882a593Smuzhiyun return -ENOMEM;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun err = arm_ccn_for_each_valid_region(ccn, arm_ccn_init_nodes);
1521*4882a593Smuzhiyun if (err)
1522*4882a593Smuzhiyun return err;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun return arm_ccn_pmu_init(ccn);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
arm_ccn_remove(struct platform_device * pdev)1527*4882a593Smuzhiyun static int arm_ccn_remove(struct platform_device *pdev)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun struct arm_ccn *ccn = platform_get_drvdata(pdev);
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun arm_ccn_pmu_cleanup(ccn);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun return 0;
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun static const struct of_device_id arm_ccn_match[] = {
1537*4882a593Smuzhiyun { .compatible = "arm,ccn-502", },
1538*4882a593Smuzhiyun { .compatible = "arm,ccn-504", },
1539*4882a593Smuzhiyun { .compatible = "arm,ccn-512", },
1540*4882a593Smuzhiyun {},
1541*4882a593Smuzhiyun };
1542*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, arm_ccn_match);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun static struct platform_driver arm_ccn_driver = {
1545*4882a593Smuzhiyun .driver = {
1546*4882a593Smuzhiyun .name = "arm-ccn",
1547*4882a593Smuzhiyun .of_match_table = arm_ccn_match,
1548*4882a593Smuzhiyun .suppress_bind_attrs = true,
1549*4882a593Smuzhiyun },
1550*4882a593Smuzhiyun .probe = arm_ccn_probe,
1551*4882a593Smuzhiyun .remove = arm_ccn_remove,
1552*4882a593Smuzhiyun };
1553*4882a593Smuzhiyun
arm_ccn_init(void)1554*4882a593Smuzhiyun static int __init arm_ccn_init(void)
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun int i, ret;
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun ret = cpuhp_setup_state_multi(CPUHP_AP_PERF_ARM_CCN_ONLINE,
1559*4882a593Smuzhiyun "perf/arm/ccn:online", NULL,
1560*4882a593Smuzhiyun arm_ccn_pmu_offline_cpu);
1561*4882a593Smuzhiyun if (ret)
1562*4882a593Smuzhiyun return ret;
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(arm_ccn_pmu_events); i++)
1565*4882a593Smuzhiyun arm_ccn_pmu_events_attrs[i] = &arm_ccn_pmu_events[i].attr.attr;
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun ret = platform_driver_register(&arm_ccn_driver);
1568*4882a593Smuzhiyun if (ret)
1569*4882a593Smuzhiyun cpuhp_remove_multi_state(CPUHP_AP_PERF_ARM_CCN_ONLINE);
1570*4882a593Smuzhiyun return ret;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun
arm_ccn_exit(void)1573*4882a593Smuzhiyun static void __exit arm_ccn_exit(void)
1574*4882a593Smuzhiyun {
1575*4882a593Smuzhiyun platform_driver_unregister(&arm_ccn_driver);
1576*4882a593Smuzhiyun cpuhp_remove_multi_state(CPUHP_AP_PERF_ARM_CCN_ONLINE);
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun module_init(arm_ccn_init);
1580*4882a593Smuzhiyun module_exit(arm_ccn_exit);
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun MODULE_AUTHOR("Pawel Moll <pawel.moll@arm.com>");
1583*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1584