xref: /OK3568_Linux_fs/kernel/drivers/pcmcia/ti113x.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * ti113x.h 1.16 1999/10/25 20:03:34
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * The contents of this file are subject to the Mozilla Public License
5*4882a593Smuzhiyun  * Version 1.1 (the "License"); you may not use this file except in
6*4882a593Smuzhiyun  * compliance with the License. You may obtain a copy of the License
7*4882a593Smuzhiyun  * at http://www.mozilla.org/MPL/
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Software distributed under the License is distributed on an "AS IS"
10*4882a593Smuzhiyun  * basis, WITHOUT WARRANTY OF ANY KIND, either express or implied. See
11*4882a593Smuzhiyun  * the License for the specific language governing rights and
12*4882a593Smuzhiyun  * limitations under the License.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The initial developer of the original code is David A. Hinds
15*4882a593Smuzhiyun  * <dahinds@users.sourceforge.net>.  Portions created by David A. Hinds
16*4882a593Smuzhiyun  * are Copyright (C) 1999 David A. Hinds.  All Rights Reserved.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * Alternatively, the contents of this file may be used under the
19*4882a593Smuzhiyun  * terms of the GNU General Public License version 2 (the "GPL"), in which
20*4882a593Smuzhiyun  * case the provisions of the GPL are applicable instead of the
21*4882a593Smuzhiyun  * above.  If you wish to allow the use of your version of this file
22*4882a593Smuzhiyun  * only under the terms of the GPL and not to allow others to use
23*4882a593Smuzhiyun  * your version of this file under the MPL, indicate your decision by
24*4882a593Smuzhiyun  * deleting the provisions above and replace them with the notice and
25*4882a593Smuzhiyun  * other provisions required by the GPL.  If you do not delete the
26*4882a593Smuzhiyun  * provisions above, a recipient may use your version of this file
27*4882a593Smuzhiyun  * under either the MPL or the GPL.
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #ifndef _LINUX_TI113X_H
31*4882a593Smuzhiyun #define _LINUX_TI113X_H
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Register definitions for TI 113X PCI-to-CardBus bridges */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* System Control Register */
37*4882a593Smuzhiyun #define TI113X_SYSTEM_CONTROL		0x0080	/* 32 bit */
38*4882a593Smuzhiyun #define  TI113X_SCR_SMIROUTE		0x04000000
39*4882a593Smuzhiyun #define  TI113X_SCR_SMISTATUS		0x02000000
40*4882a593Smuzhiyun #define  TI113X_SCR_SMIENB		0x01000000
41*4882a593Smuzhiyun #define  TI113X_SCR_VCCPROT		0x00200000
42*4882a593Smuzhiyun #define  TI113X_SCR_REDUCEZV		0x00100000
43*4882a593Smuzhiyun #define  TI113X_SCR_CDREQEN		0x00080000
44*4882a593Smuzhiyun #define  TI113X_SCR_CDMACHAN		0x00070000
45*4882a593Smuzhiyun #define  TI113X_SCR_SOCACTIVE		0x00002000
46*4882a593Smuzhiyun #define  TI113X_SCR_PWRSTREAM		0x00000800
47*4882a593Smuzhiyun #define  TI113X_SCR_DELAYUP		0x00000400
48*4882a593Smuzhiyun #define  TI113X_SCR_DELAYDOWN		0x00000200
49*4882a593Smuzhiyun #define  TI113X_SCR_INTERROGATE		0x00000100
50*4882a593Smuzhiyun #define  TI113X_SCR_CLKRUN_SEL		0x00000080
51*4882a593Smuzhiyun #define  TI113X_SCR_PWRSAVINGS		0x00000040
52*4882a593Smuzhiyun #define  TI113X_SCR_SUBSYSRW		0x00000020
53*4882a593Smuzhiyun #define  TI113X_SCR_CB_DPAR		0x00000010
54*4882a593Smuzhiyun #define  TI113X_SCR_CDMA_EN		0x00000008
55*4882a593Smuzhiyun #define  TI113X_SCR_ASYNC_IRQ		0x00000004
56*4882a593Smuzhiyun #define  TI113X_SCR_KEEPCLK		0x00000002
57*4882a593Smuzhiyun #define  TI113X_SCR_CLKRUN_ENA		0x00000001
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define  TI122X_SCR_SER_STEP		0xc0000000
60*4882a593Smuzhiyun #define  TI122X_SCR_INTRTIE		0x20000000
61*4882a593Smuzhiyun #define  TIXX21_SCR_TIEALL		0x10000000
62*4882a593Smuzhiyun #define  TI122X_SCR_CBRSVD		0x00400000
63*4882a593Smuzhiyun #define  TI122X_SCR_MRBURSTDN		0x00008000
64*4882a593Smuzhiyun #define  TI122X_SCR_MRBURSTUP		0x00004000
65*4882a593Smuzhiyun #define  TI122X_SCR_RIMUX		0x00000001
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Multimedia Control Register */
68*4882a593Smuzhiyun #define TI1250_MULTIMEDIA_CTL		0x0084	/* 8 bit */
69*4882a593Smuzhiyun #define  TI1250_MMC_ZVOUTEN		0x80
70*4882a593Smuzhiyun #define  TI1250_MMC_PORTSEL		0x40
71*4882a593Smuzhiyun #define  TI1250_MMC_ZVEN1		0x02
72*4882a593Smuzhiyun #define  TI1250_MMC_ZVEN0		0x01
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define TI1250_GENERAL_STATUS		0x0085	/* 8 bit */
75*4882a593Smuzhiyun #define TI1250_GPIO0_CONTROL		0x0088	/* 8 bit */
76*4882a593Smuzhiyun #define TI1250_GPIO1_CONTROL		0x0089	/* 8 bit */
77*4882a593Smuzhiyun #define TI1250_GPIO2_CONTROL		0x008a	/* 8 bit */
78*4882a593Smuzhiyun #define TI1250_GPIO3_CONTROL		0x008b	/* 8 bit */
79*4882a593Smuzhiyun #define TI1250_GPIO_MODE_MASK		0xc0
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* IRQMUX/MFUNC Register */
82*4882a593Smuzhiyun #define TI122X_MFUNC			0x008c	/* 32 bit */
83*4882a593Smuzhiyun #define TI122X_MFUNC0_MASK		0x0000000f
84*4882a593Smuzhiyun #define TI122X_MFUNC1_MASK		0x000000f0
85*4882a593Smuzhiyun #define TI122X_MFUNC2_MASK		0x00000f00
86*4882a593Smuzhiyun #define TI122X_MFUNC3_MASK		0x0000f000
87*4882a593Smuzhiyun #define TI122X_MFUNC4_MASK		0x000f0000
88*4882a593Smuzhiyun #define TI122X_MFUNC5_MASK		0x00f00000
89*4882a593Smuzhiyun #define TI122X_MFUNC6_MASK		0x0f000000
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define TI122X_MFUNC0_INTA		0x00000002
92*4882a593Smuzhiyun #define TI125X_MFUNC0_INTB		0x00000001
93*4882a593Smuzhiyun #define TI122X_MFUNC1_INTB		0x00000020
94*4882a593Smuzhiyun #define TI122X_MFUNC3_IRQSER		0x00001000
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* Retry Status Register */
98*4882a593Smuzhiyun #define TI113X_RETRY_STATUS		0x0090	/* 8 bit */
99*4882a593Smuzhiyun #define  TI113X_RSR_PCIRETRY		0x80
100*4882a593Smuzhiyun #define  TI113X_RSR_CBRETRY		0x40
101*4882a593Smuzhiyun #define  TI113X_RSR_TEXP_CBB		0x20
102*4882a593Smuzhiyun #define  TI113X_RSR_MEXP_CBB		0x10
103*4882a593Smuzhiyun #define  TI113X_RSR_TEXP_CBA		0x08
104*4882a593Smuzhiyun #define  TI113X_RSR_MEXP_CBA		0x04
105*4882a593Smuzhiyun #define  TI113X_RSR_TEXP_PCI		0x02
106*4882a593Smuzhiyun #define  TI113X_RSR_MEXP_PCI		0x01
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* Card Control Register */
109*4882a593Smuzhiyun #define TI113X_CARD_CONTROL		0x0091	/* 8 bit */
110*4882a593Smuzhiyun #define  TI113X_CCR_RIENB		0x80
111*4882a593Smuzhiyun #define  TI113X_CCR_ZVENABLE		0x40
112*4882a593Smuzhiyun #define  TI113X_CCR_PCI_IRQ_ENA		0x20
113*4882a593Smuzhiyun #define  TI113X_CCR_PCI_IREQ		0x10
114*4882a593Smuzhiyun #define  TI113X_CCR_PCI_CSC		0x08
115*4882a593Smuzhiyun #define  TI113X_CCR_SPKROUTEN		0x02
116*4882a593Smuzhiyun #define  TI113X_CCR_IFG			0x01
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define  TI1220_CCR_PORT_SEL		0x20
119*4882a593Smuzhiyun #define  TI122X_CCR_AUD2MUX		0x04
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* Device Control Register */
122*4882a593Smuzhiyun #define TI113X_DEVICE_CONTROL		0x0092	/* 8 bit */
123*4882a593Smuzhiyun #define  TI113X_DCR_5V_FORCE		0x40
124*4882a593Smuzhiyun #define  TI113X_DCR_3V_FORCE		0x20
125*4882a593Smuzhiyun #define  TI113X_DCR_IMODE_MASK		0x06
126*4882a593Smuzhiyun #define  TI113X_DCR_IMODE_ISA		0x02
127*4882a593Smuzhiyun #define  TI113X_DCR_IMODE_SERIAL	0x04
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define  TI12XX_DCR_IMODE_PCI_ONLY	0x00
130*4882a593Smuzhiyun #define  TI12XX_DCR_IMODE_ALL_SERIAL	0x06
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* Buffer Control Register */
133*4882a593Smuzhiyun #define TI113X_BUFFER_CONTROL		0x0093	/* 8 bit */
134*4882a593Smuzhiyun #define  TI113X_BCR_CB_READ_DEPTH	0x08
135*4882a593Smuzhiyun #define  TI113X_BCR_CB_WRITE_DEPTH	0x04
136*4882a593Smuzhiyun #define  TI113X_BCR_PCI_READ_DEPTH	0x02
137*4882a593Smuzhiyun #define  TI113X_BCR_PCI_WRITE_DEPTH	0x01
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Diagnostic Register */
140*4882a593Smuzhiyun #define TI1250_DIAGNOSTIC		0x0093	/* 8 bit */
141*4882a593Smuzhiyun #define  TI1250_DIAG_TRUE_VALUE		0x80
142*4882a593Smuzhiyun #define  TI1250_DIAG_PCI_IREQ		0x40
143*4882a593Smuzhiyun #define  TI1250_DIAG_PCI_CSC		0x20
144*4882a593Smuzhiyun #define  TI1250_DIAG_ASYNC_CSC		0x01
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* DMA Registers */
147*4882a593Smuzhiyun #define TI113X_DMA_0			0x0094	/* 32 bit */
148*4882a593Smuzhiyun #define TI113X_DMA_1			0x0098	/* 32 bit */
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* ExCA IO offset registers */
151*4882a593Smuzhiyun #define TI113X_IO_OFFSET(map)		(0x36+((map)<<1))
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* EnE test register */
154*4882a593Smuzhiyun #define ENE_TEST_C9			0xc9	/* 8bit */
155*4882a593Smuzhiyun #define ENE_TEST_C9_TLTENABLE		0x02
156*4882a593Smuzhiyun #define ENE_TEST_C9_PFENABLE_F0		0x04
157*4882a593Smuzhiyun #define ENE_TEST_C9_PFENABLE_F1		0x08
158*4882a593Smuzhiyun #define ENE_TEST_C9_PFENABLE		(ENE_TEST_C9_PFENABLE_F0 | ENE_TEST_C9_PFENABLE_F1)
159*4882a593Smuzhiyun #define ENE_TEST_C9_WPDISALBLE_F0	0x40
160*4882a593Smuzhiyun #define ENE_TEST_C9_WPDISALBLE_F1	0x80
161*4882a593Smuzhiyun #define ENE_TEST_C9_WPDISALBLE		(ENE_TEST_C9_WPDISALBLE_F0 | ENE_TEST_C9_WPDISALBLE_F1)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun  * Texas Instruments CardBus controller overrides.
165*4882a593Smuzhiyun  */
166*4882a593Smuzhiyun #define ti_sysctl(socket)	((socket)->private[0])
167*4882a593Smuzhiyun #define ti_cardctl(socket)	((socket)->private[1])
168*4882a593Smuzhiyun #define ti_devctl(socket)	((socket)->private[2])
169*4882a593Smuzhiyun #define ti_diag(socket)		((socket)->private[3])
170*4882a593Smuzhiyun #define ti_mfunc(socket)	((socket)->private[4])
171*4882a593Smuzhiyun #define ene_test_c9(socket)	((socket)->private[5])
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun  * These are the TI specific power management handlers.
175*4882a593Smuzhiyun  */
ti_save_state(struct yenta_socket * socket)176*4882a593Smuzhiyun static void ti_save_state(struct yenta_socket *socket)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	ti_sysctl(socket) = config_readl(socket, TI113X_SYSTEM_CONTROL);
179*4882a593Smuzhiyun 	ti_mfunc(socket) = config_readl(socket, TI122X_MFUNC);
180*4882a593Smuzhiyun 	ti_cardctl(socket) = config_readb(socket, TI113X_CARD_CONTROL);
181*4882a593Smuzhiyun 	ti_devctl(socket) = config_readb(socket, TI113X_DEVICE_CONTROL);
182*4882a593Smuzhiyun 	ti_diag(socket) = config_readb(socket, TI1250_DIAGNOSTIC);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (socket->dev->vendor == PCI_VENDOR_ID_ENE)
185*4882a593Smuzhiyun 		ene_test_c9(socket) = config_readb(socket, ENE_TEST_C9);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
ti_restore_state(struct yenta_socket * socket)188*4882a593Smuzhiyun static void ti_restore_state(struct yenta_socket *socket)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	config_writel(socket, TI113X_SYSTEM_CONTROL, ti_sysctl(socket));
191*4882a593Smuzhiyun 	config_writel(socket, TI122X_MFUNC, ti_mfunc(socket));
192*4882a593Smuzhiyun 	config_writeb(socket, TI113X_CARD_CONTROL, ti_cardctl(socket));
193*4882a593Smuzhiyun 	config_writeb(socket, TI113X_DEVICE_CONTROL, ti_devctl(socket));
194*4882a593Smuzhiyun 	config_writeb(socket, TI1250_DIAGNOSTIC, ti_diag(socket));
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (socket->dev->vendor == PCI_VENDOR_ID_ENE)
197*4882a593Smuzhiyun 		config_writeb(socket, ENE_TEST_C9, ene_test_c9(socket));
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun  *	Zoom video control for TI122x/113x chips
202*4882a593Smuzhiyun  */
203*4882a593Smuzhiyun 
ti_zoom_video(struct pcmcia_socket * sock,int onoff)204*4882a593Smuzhiyun static void ti_zoom_video(struct pcmcia_socket *sock, int onoff)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	u8 reg;
207*4882a593Smuzhiyun 	struct yenta_socket *socket = container_of(sock, struct yenta_socket, socket);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* If we don't have a Zoom Video switch this is harmless,
210*4882a593Smuzhiyun 	   we just tristate the unused (ZV) lines */
211*4882a593Smuzhiyun 	reg = config_readb(socket, TI113X_CARD_CONTROL);
212*4882a593Smuzhiyun 	if (onoff)
213*4882a593Smuzhiyun 		/* Zoom zoom, we will all go together, zoom zoom, zoom zoom */
214*4882a593Smuzhiyun 		reg |= TI113X_CCR_ZVENABLE;
215*4882a593Smuzhiyun 	else
216*4882a593Smuzhiyun 		reg &= ~TI113X_CCR_ZVENABLE;
217*4882a593Smuzhiyun 	config_writeb(socket, TI113X_CARD_CONTROL, reg);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /*
221*4882a593Smuzhiyun  *	The 145x series can also use this. They have an additional
222*4882a593Smuzhiyun  *	ZV autodetect mode we don't use but don't actually need.
223*4882a593Smuzhiyun  *	FIXME: manual says its in func0 and func1 but disagrees with
224*4882a593Smuzhiyun  *	itself about this - do we need to force func0, if so we need
225*4882a593Smuzhiyun  *	to know a lot more about socket pairings in pcmcia_socket than
226*4882a593Smuzhiyun  *	we do now.. uggh.
227*4882a593Smuzhiyun  */
228*4882a593Smuzhiyun 
ti1250_zoom_video(struct pcmcia_socket * sock,int onoff)229*4882a593Smuzhiyun static void ti1250_zoom_video(struct pcmcia_socket *sock, int onoff)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct yenta_socket *socket = container_of(sock, struct yenta_socket, socket);
232*4882a593Smuzhiyun 	int shift = 0;
233*4882a593Smuzhiyun 	u8 reg;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	ti_zoom_video(sock, onoff);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	reg = config_readb(socket, TI1250_MULTIMEDIA_CTL);
238*4882a593Smuzhiyun 	reg |= TI1250_MMC_ZVOUTEN;	/* ZV bus enable */
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if(PCI_FUNC(socket->dev->devfn)==1)
241*4882a593Smuzhiyun 		shift = 1;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	if(onoff)
244*4882a593Smuzhiyun 	{
245*4882a593Smuzhiyun 		reg &= ~(1<<6); 	/* Clear select bit */
246*4882a593Smuzhiyun 		reg |= shift<<6;	/* Favour our socket */
247*4882a593Smuzhiyun 		reg |= 1<<shift;	/* Socket zoom video on */
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 	else
250*4882a593Smuzhiyun 	{
251*4882a593Smuzhiyun 		reg &= ~(1<<6); 	/* Clear select bit */
252*4882a593Smuzhiyun 		reg |= (1^shift)<<6;	/* Favour other socket */
253*4882a593Smuzhiyun 		reg &= ~(1<<shift);	/* Socket zoon video off */
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	config_writeb(socket, TI1250_MULTIMEDIA_CTL, reg);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
ti_set_zv(struct yenta_socket * socket)259*4882a593Smuzhiyun static void ti_set_zv(struct yenta_socket *socket)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	if(socket->dev->vendor == PCI_VENDOR_ID_TI)
262*4882a593Smuzhiyun 	{
263*4882a593Smuzhiyun 		switch(socket->dev->device)
264*4882a593Smuzhiyun 		{
265*4882a593Smuzhiyun 			/* There may be more .. */
266*4882a593Smuzhiyun 			case PCI_DEVICE_ID_TI_1220:
267*4882a593Smuzhiyun 			case PCI_DEVICE_ID_TI_1221:
268*4882a593Smuzhiyun 			case PCI_DEVICE_ID_TI_1225:
269*4882a593Smuzhiyun 			case PCI_DEVICE_ID_TI_4510:
270*4882a593Smuzhiyun 				socket->socket.zoom_video = ti_zoom_video;
271*4882a593Smuzhiyun 				break;
272*4882a593Smuzhiyun 			case PCI_DEVICE_ID_TI_1250:
273*4882a593Smuzhiyun 			case PCI_DEVICE_ID_TI_1251A:
274*4882a593Smuzhiyun 			case PCI_DEVICE_ID_TI_1251B:
275*4882a593Smuzhiyun 			case PCI_DEVICE_ID_TI_1450:
276*4882a593Smuzhiyun 				socket->socket.zoom_video = ti1250_zoom_video;
277*4882a593Smuzhiyun 		}
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /*
283*4882a593Smuzhiyun  * Generic TI init - TI has an extension for the
284*4882a593Smuzhiyun  * INTCTL register that sets the PCI CSC interrupt.
285*4882a593Smuzhiyun  * Make sure we set it correctly at open and init
286*4882a593Smuzhiyun  * time
287*4882a593Smuzhiyun  * - override: disable the PCI CSC interrupt. This makes
288*4882a593Smuzhiyun  *   it possible to use the CSC interrupt to probe the
289*4882a593Smuzhiyun  *   ISA interrupts.
290*4882a593Smuzhiyun  * - init: set the interrupt to match our PCI state.
291*4882a593Smuzhiyun  *   This makes us correctly get PCI CSC interrupt
292*4882a593Smuzhiyun  *   events.
293*4882a593Smuzhiyun  */
ti_init(struct yenta_socket * socket)294*4882a593Smuzhiyun static int ti_init(struct yenta_socket *socket)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	u8 new, reg = exca_readb(socket, I365_INTCTL);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	new = reg & ~I365_INTR_ENA;
299*4882a593Smuzhiyun 	if (socket->dev->irq)
300*4882a593Smuzhiyun 		new |= I365_INTR_ENA;
301*4882a593Smuzhiyun 	if (new != reg)
302*4882a593Smuzhiyun 		exca_writeb(socket, I365_INTCTL, new);
303*4882a593Smuzhiyun 	return 0;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
ti_override(struct yenta_socket * socket)306*4882a593Smuzhiyun static int ti_override(struct yenta_socket *socket)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	u8 new, reg = exca_readb(socket, I365_INTCTL);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	new = reg & ~I365_INTR_ENA;
311*4882a593Smuzhiyun 	if (new != reg)
312*4882a593Smuzhiyun 		exca_writeb(socket, I365_INTCTL, new);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	ti_set_zv(socket);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
ti113x_use_isa_irq(struct yenta_socket * socket)319*4882a593Smuzhiyun static void ti113x_use_isa_irq(struct yenta_socket *socket)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	int isa_irq = -1;
322*4882a593Smuzhiyun 	u8 intctl;
323*4882a593Smuzhiyun 	u32 isa_irq_mask = 0;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (!isa_probe)
326*4882a593Smuzhiyun 		return;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	/* get a free isa int */
329*4882a593Smuzhiyun 	isa_irq_mask = yenta_probe_irq(socket, isa_interrupts);
330*4882a593Smuzhiyun 	if (!isa_irq_mask)
331*4882a593Smuzhiyun 		return; /* no useable isa irq found */
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* choose highest available */
334*4882a593Smuzhiyun 	for (; isa_irq_mask; isa_irq++)
335*4882a593Smuzhiyun 		isa_irq_mask >>= 1;
336*4882a593Smuzhiyun 	socket->cb_irq = isa_irq;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	exca_writeb(socket, I365_CSCINT, (isa_irq << 4));
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	intctl = exca_readb(socket, I365_INTCTL);
341*4882a593Smuzhiyun 	intctl &= ~(I365_INTR_ENA | I365_IRQ_MASK);     /* CSC Enable */
342*4882a593Smuzhiyun 	exca_writeb(socket, I365_INTCTL, intctl);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	dev_info(&socket->dev->dev,
345*4882a593Smuzhiyun 		"Yenta TI113x: using isa irq %d for CardBus\n", isa_irq);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 
ti113x_override(struct yenta_socket * socket)349*4882a593Smuzhiyun static int ti113x_override(struct yenta_socket *socket)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	u8 cardctl;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	cardctl = config_readb(socket, TI113X_CARD_CONTROL);
354*4882a593Smuzhiyun 	cardctl &= ~(TI113X_CCR_PCI_IRQ_ENA | TI113X_CCR_PCI_IREQ | TI113X_CCR_PCI_CSC);
355*4882a593Smuzhiyun 	if (socket->dev->irq)
356*4882a593Smuzhiyun 		cardctl |= TI113X_CCR_PCI_IRQ_ENA | TI113X_CCR_PCI_CSC | TI113X_CCR_PCI_IREQ;
357*4882a593Smuzhiyun 	else
358*4882a593Smuzhiyun 		ti113x_use_isa_irq(socket);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	config_writeb(socket, TI113X_CARD_CONTROL, cardctl);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return ti_override(socket);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /* irqrouting for func0, probes PCI interrupt and ISA interrupts */
ti12xx_irqroute_func0(struct yenta_socket * socket)367*4882a593Smuzhiyun static void ti12xx_irqroute_func0(struct yenta_socket *socket)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	u32 mfunc, mfunc_old, devctl;
370*4882a593Smuzhiyun 	u8 gpio3, gpio3_old;
371*4882a593Smuzhiyun 	int pci_irq_status;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	mfunc = mfunc_old = config_readl(socket, TI122X_MFUNC);
374*4882a593Smuzhiyun 	devctl = config_readb(socket, TI113X_DEVICE_CONTROL);
375*4882a593Smuzhiyun 	dev_info(&socket->dev->dev, "TI: mfunc 0x%08x, devctl 0x%02x\n",
376*4882a593Smuzhiyun 		 mfunc, devctl);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* make sure PCI interrupts are enabled before probing */
379*4882a593Smuzhiyun 	ti_init(socket);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* test PCI interrupts first. only try fixing if return value is 0! */
382*4882a593Smuzhiyun 	pci_irq_status = yenta_probe_cb_irq(socket);
383*4882a593Smuzhiyun 	if (pci_irq_status)
384*4882a593Smuzhiyun 		goto out;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/*
387*4882a593Smuzhiyun 	 * We're here which means PCI interrupts are _not_ delivered. try to
388*4882a593Smuzhiyun 	 * find the right setting (all serial or parallel)
389*4882a593Smuzhiyun 	 */
390*4882a593Smuzhiyun 	dev_info(&socket->dev->dev,
391*4882a593Smuzhiyun 		 "TI: probing PCI interrupt failed, trying to fix\n");
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* for serial PCI make sure MFUNC3 is set to IRQSER */
394*4882a593Smuzhiyun 	if ((devctl & TI113X_DCR_IMODE_MASK) == TI12XX_DCR_IMODE_ALL_SERIAL) {
395*4882a593Smuzhiyun 		switch (socket->dev->device) {
396*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1250:
397*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1251A:
398*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1251B:
399*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1450:
400*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1451A:
401*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_4450:
402*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_4451:
403*4882a593Smuzhiyun 			/* these chips have no IRQSER setting in MFUNC3  */
404*4882a593Smuzhiyun 			break;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 		default:
407*4882a593Smuzhiyun 			mfunc = (mfunc & ~TI122X_MFUNC3_MASK) | TI122X_MFUNC3_IRQSER;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 			/* write down if changed, probe */
410*4882a593Smuzhiyun 			if (mfunc != mfunc_old) {
411*4882a593Smuzhiyun 				config_writel(socket, TI122X_MFUNC, mfunc);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 				pci_irq_status = yenta_probe_cb_irq(socket);
414*4882a593Smuzhiyun 				if (pci_irq_status == 1) {
415*4882a593Smuzhiyun 					dev_info(&socket->dev->dev,
416*4882a593Smuzhiyun 						 "TI: all-serial interrupts ok\n");
417*4882a593Smuzhiyun 					mfunc_old = mfunc;
418*4882a593Smuzhiyun 					goto out;
419*4882a593Smuzhiyun 				}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 				/* not working, back to old value */
422*4882a593Smuzhiyun 				mfunc = mfunc_old;
423*4882a593Smuzhiyun 				config_writel(socket, TI122X_MFUNC, mfunc);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 				if (pci_irq_status == -1)
426*4882a593Smuzhiyun 					goto out;
427*4882a593Smuzhiyun 			}
428*4882a593Smuzhiyun 		}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		/* serial PCI interrupts not working fall back to parallel */
431*4882a593Smuzhiyun 		dev_info(&socket->dev->dev,
432*4882a593Smuzhiyun 			 "TI: falling back to parallel PCI interrupts\n");
433*4882a593Smuzhiyun 		devctl &= ~TI113X_DCR_IMODE_MASK;
434*4882a593Smuzhiyun 		devctl |= TI113X_DCR_IMODE_SERIAL; /* serial ISA could be right */
435*4882a593Smuzhiyun 		config_writeb(socket, TI113X_DEVICE_CONTROL, devctl);
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	/* parallel PCI interrupts: route INTA */
439*4882a593Smuzhiyun 	switch (socket->dev->device) {
440*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1250:
441*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1251A:
442*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1251B:
443*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1450:
444*4882a593Smuzhiyun 		/* make sure GPIO3 is set to INTA */
445*4882a593Smuzhiyun 		gpio3 = gpio3_old = config_readb(socket, TI1250_GPIO3_CONTROL);
446*4882a593Smuzhiyun 		gpio3 &= ~TI1250_GPIO_MODE_MASK;
447*4882a593Smuzhiyun 		if (gpio3 != gpio3_old)
448*4882a593Smuzhiyun 			config_writeb(socket, TI1250_GPIO3_CONTROL, gpio3);
449*4882a593Smuzhiyun 		break;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	default:
452*4882a593Smuzhiyun 		gpio3 = gpio3_old = 0;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 		mfunc = (mfunc & ~TI122X_MFUNC0_MASK) | TI122X_MFUNC0_INTA;
455*4882a593Smuzhiyun 		if (mfunc != mfunc_old)
456*4882a593Smuzhiyun 			config_writel(socket, TI122X_MFUNC, mfunc);
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	/* time to probe again */
460*4882a593Smuzhiyun 	pci_irq_status = yenta_probe_cb_irq(socket);
461*4882a593Smuzhiyun 	if (pci_irq_status == 1) {
462*4882a593Smuzhiyun 		mfunc_old = mfunc;
463*4882a593Smuzhiyun 		dev_info(&socket->dev->dev, "TI: parallel PCI interrupts ok\n");
464*4882a593Smuzhiyun 	} else {
465*4882a593Smuzhiyun 		/* not working, back to old value */
466*4882a593Smuzhiyun 		mfunc = mfunc_old;
467*4882a593Smuzhiyun 		config_writel(socket, TI122X_MFUNC, mfunc);
468*4882a593Smuzhiyun 		if (gpio3 != gpio3_old)
469*4882a593Smuzhiyun 			config_writeb(socket, TI1250_GPIO3_CONTROL, gpio3_old);
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun out:
473*4882a593Smuzhiyun 	if (pci_irq_status < 1) {
474*4882a593Smuzhiyun 		socket->cb_irq = 0;
475*4882a593Smuzhiyun 		dev_info(&socket->dev->dev,
476*4882a593Smuzhiyun 			 "Yenta TI: no PCI interrupts. Fish. Please report.\n");
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /* changes the irq of func1 to match that of func0 */
ti12xx_align_irqs(struct yenta_socket * socket,int * old_irq)482*4882a593Smuzhiyun static int ti12xx_align_irqs(struct yenta_socket *socket, int *old_irq)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	struct pci_dev *func0;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* find func0 device */
487*4882a593Smuzhiyun 	func0 = pci_get_slot(socket->dev->bus, socket->dev->devfn & ~0x07);
488*4882a593Smuzhiyun 	if (!func0)
489*4882a593Smuzhiyun 		return 0;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (old_irq)
492*4882a593Smuzhiyun 		*old_irq = socket->cb_irq;
493*4882a593Smuzhiyun 	socket->cb_irq = socket->dev->irq = func0->irq;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	pci_dev_put(func0);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	return 1;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun /*
501*4882a593Smuzhiyun  * ties INTA and INTB together. also changes the devices irq to that of
502*4882a593Smuzhiyun  * the function 0 device. call from func1 only.
503*4882a593Smuzhiyun  * returns 1 if INTRTIE changed, 0 otherwise.
504*4882a593Smuzhiyun  */
ti12xx_tie_interrupts(struct yenta_socket * socket,int * old_irq)505*4882a593Smuzhiyun static int ti12xx_tie_interrupts(struct yenta_socket *socket, int *old_irq)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	u32 sysctl;
508*4882a593Smuzhiyun 	int ret;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	sysctl = config_readl(socket, TI113X_SYSTEM_CONTROL);
511*4882a593Smuzhiyun 	if (sysctl & TI122X_SCR_INTRTIE)
512*4882a593Smuzhiyun 		return 0;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* align */
515*4882a593Smuzhiyun 	ret = ti12xx_align_irqs(socket, old_irq);
516*4882a593Smuzhiyun 	if (!ret)
517*4882a593Smuzhiyun 		return 0;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* tie */
520*4882a593Smuzhiyun 	sysctl |= TI122X_SCR_INTRTIE;
521*4882a593Smuzhiyun 	config_writel(socket, TI113X_SYSTEM_CONTROL, sysctl);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return 1;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun /* undo what ti12xx_tie_interrupts() did */
ti12xx_untie_interrupts(struct yenta_socket * socket,int old_irq)527*4882a593Smuzhiyun static void ti12xx_untie_interrupts(struct yenta_socket *socket, int old_irq)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	u32 sysctl = config_readl(socket, TI113X_SYSTEM_CONTROL);
530*4882a593Smuzhiyun 	sysctl &= ~TI122X_SCR_INTRTIE;
531*4882a593Smuzhiyun 	config_writel(socket, TI113X_SYSTEM_CONTROL, sysctl);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	socket->cb_irq = socket->dev->irq = old_irq;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun /*
537*4882a593Smuzhiyun  * irqrouting for func1, plays with INTB routing
538*4882a593Smuzhiyun  * only touches MFUNC for INTB routing. all other bits are taken
539*4882a593Smuzhiyun  * care of in func0 already.
540*4882a593Smuzhiyun  */
ti12xx_irqroute_func1(struct yenta_socket * socket)541*4882a593Smuzhiyun static void ti12xx_irqroute_func1(struct yenta_socket *socket)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	u32 mfunc, mfunc_old, devctl, sysctl;
544*4882a593Smuzhiyun 	int pci_irq_status;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	mfunc = mfunc_old = config_readl(socket, TI122X_MFUNC);
547*4882a593Smuzhiyun 	devctl = config_readb(socket, TI113X_DEVICE_CONTROL);
548*4882a593Smuzhiyun 	dev_info(&socket->dev->dev, "TI: mfunc 0x%08x, devctl 0x%02x\n",
549*4882a593Smuzhiyun 		 mfunc, devctl);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/* if IRQs are configured as tied, align irq of func1 with func0 */
552*4882a593Smuzhiyun 	sysctl = config_readl(socket, TI113X_SYSTEM_CONTROL);
553*4882a593Smuzhiyun 	if (sysctl & TI122X_SCR_INTRTIE)
554*4882a593Smuzhiyun 		ti12xx_align_irqs(socket, NULL);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	/* make sure PCI interrupts are enabled before probing */
557*4882a593Smuzhiyun 	ti_init(socket);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* test PCI interrupts first. only try fixing if return value is 0! */
560*4882a593Smuzhiyun 	pci_irq_status = yenta_probe_cb_irq(socket);
561*4882a593Smuzhiyun 	if (pci_irq_status)
562*4882a593Smuzhiyun 		goto out;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	/*
565*4882a593Smuzhiyun 	 * We're here which means PCI interrupts are _not_ delivered. try to
566*4882a593Smuzhiyun 	 * find the right setting
567*4882a593Smuzhiyun 	 */
568*4882a593Smuzhiyun 	dev_info(&socket->dev->dev,
569*4882a593Smuzhiyun 		 "TI: probing PCI interrupt failed, trying to fix\n");
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	/* if all serial: set INTRTIE, probe again */
572*4882a593Smuzhiyun 	if ((devctl & TI113X_DCR_IMODE_MASK) == TI12XX_DCR_IMODE_ALL_SERIAL) {
573*4882a593Smuzhiyun 		int old_irq;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 		if (ti12xx_tie_interrupts(socket, &old_irq)) {
576*4882a593Smuzhiyun 			pci_irq_status = yenta_probe_cb_irq(socket);
577*4882a593Smuzhiyun 			if (pci_irq_status == 1) {
578*4882a593Smuzhiyun 				dev_info(&socket->dev->dev,
579*4882a593Smuzhiyun 					 "TI: all-serial interrupts, tied ok\n");
580*4882a593Smuzhiyun 				goto out;
581*4882a593Smuzhiyun 			}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 			ti12xx_untie_interrupts(socket, old_irq);
584*4882a593Smuzhiyun 		}
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun 	/* parallel PCI: route INTB, probe again */
587*4882a593Smuzhiyun 	else {
588*4882a593Smuzhiyun 		int old_irq;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 		switch (socket->dev->device) {
591*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1250:
592*4882a593Smuzhiyun 			/* the 1250 has one pin for IRQSER/INTB depending on devctl */
593*4882a593Smuzhiyun 			break;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1251A:
596*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1251B:
597*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1450:
598*4882a593Smuzhiyun 			/*
599*4882a593Smuzhiyun 			 *  those have a pin for IRQSER/INTB plus INTB in MFUNC0
600*4882a593Smuzhiyun 			 *  we alread probed the shared pin, now go for MFUNC0
601*4882a593Smuzhiyun 			 */
602*4882a593Smuzhiyun 			mfunc = (mfunc & ~TI122X_MFUNC0_MASK) | TI125X_MFUNC0_INTB;
603*4882a593Smuzhiyun 			break;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		default:
606*4882a593Smuzhiyun 			mfunc = (mfunc & ~TI122X_MFUNC1_MASK) | TI122X_MFUNC1_INTB;
607*4882a593Smuzhiyun 			break;
608*4882a593Smuzhiyun 		}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 		/* write, probe */
611*4882a593Smuzhiyun 		if (mfunc != mfunc_old) {
612*4882a593Smuzhiyun 			config_writel(socket, TI122X_MFUNC, mfunc);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 			pci_irq_status = yenta_probe_cb_irq(socket);
615*4882a593Smuzhiyun 			if (pci_irq_status == 1) {
616*4882a593Smuzhiyun 				dev_info(&socket->dev->dev,
617*4882a593Smuzhiyun 					 "TI: parallel PCI interrupts ok\n");
618*4882a593Smuzhiyun 				goto out;
619*4882a593Smuzhiyun 			}
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 			mfunc = mfunc_old;
622*4882a593Smuzhiyun 			config_writel(socket, TI122X_MFUNC, mfunc);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 			if (pci_irq_status == -1)
625*4882a593Smuzhiyun 				goto out;
626*4882a593Smuzhiyun 		}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		/* still nothing: set INTRTIE */
629*4882a593Smuzhiyun 		if (ti12xx_tie_interrupts(socket, &old_irq)) {
630*4882a593Smuzhiyun 			pci_irq_status = yenta_probe_cb_irq(socket);
631*4882a593Smuzhiyun 			if (pci_irq_status == 1) {
632*4882a593Smuzhiyun 				dev_info(&socket->dev->dev,
633*4882a593Smuzhiyun 					 "TI: parallel PCI interrupts, tied ok\n");
634*4882a593Smuzhiyun 				goto out;
635*4882a593Smuzhiyun 			}
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 			ti12xx_untie_interrupts(socket, old_irq);
638*4882a593Smuzhiyun 		}
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun out:
642*4882a593Smuzhiyun 	if (pci_irq_status < 1) {
643*4882a593Smuzhiyun 		socket->cb_irq = 0;
644*4882a593Smuzhiyun 		dev_info(&socket->dev->dev,
645*4882a593Smuzhiyun 			 "TI: no PCI interrupts. Fish. Please report.\n");
646*4882a593Smuzhiyun 	}
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun /* Returns true value if the second slot of a two-slot controller is empty */
ti12xx_2nd_slot_empty(struct yenta_socket * socket)651*4882a593Smuzhiyun static int ti12xx_2nd_slot_empty(struct yenta_socket *socket)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	struct pci_dev *func;
654*4882a593Smuzhiyun 	struct yenta_socket *slot2;
655*4882a593Smuzhiyun 	int devfn;
656*4882a593Smuzhiyun 	unsigned int state;
657*4882a593Smuzhiyun 	int ret = 1;
658*4882a593Smuzhiyun 	u32 sysctl;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* catch the two-slot controllers */
661*4882a593Smuzhiyun 	switch (socket->dev->device) {
662*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1220:
663*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1221:
664*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1225:
665*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1251A:
666*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1251B:
667*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1420:
668*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1450:
669*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1451A:
670*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1520:
671*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_1620:
672*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_4520:
673*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_4450:
674*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_4451:
675*4882a593Smuzhiyun 		/*
676*4882a593Smuzhiyun 		 * there are way more, but they need to be added in yenta_socket.c
677*4882a593Smuzhiyun 		 * and pci_ids.h first anyway.
678*4882a593Smuzhiyun 		 */
679*4882a593Smuzhiyun 		break;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_XX12:
682*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_X515:
683*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_X420:
684*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_X620:
685*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_XX21_XX11:
686*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_7410:
687*4882a593Smuzhiyun 	case PCI_DEVICE_ID_TI_7610:
688*4882a593Smuzhiyun 		/*
689*4882a593Smuzhiyun 		 * those are either single or dual slot CB with additional functions
690*4882a593Smuzhiyun 		 * like 1394, smartcard reader, etc. check the TIEALL flag for them
691*4882a593Smuzhiyun 		 * the TIEALL flag binds the IRQ of all functions together.
692*4882a593Smuzhiyun 		 * we catch the single slot variants later.
693*4882a593Smuzhiyun 		 */
694*4882a593Smuzhiyun 		sysctl = config_readl(socket, TI113X_SYSTEM_CONTROL);
695*4882a593Smuzhiyun 		if (sysctl & TIXX21_SCR_TIEALL)
696*4882a593Smuzhiyun 			return 0;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 		break;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	/* single-slot controllers have the 2nd slot empty always :) */
701*4882a593Smuzhiyun 	default:
702*4882a593Smuzhiyun 		return 1;
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* get other slot */
706*4882a593Smuzhiyun 	devfn = socket->dev->devfn & ~0x07;
707*4882a593Smuzhiyun 	func = pci_get_slot(socket->dev->bus,
708*4882a593Smuzhiyun 	                    (socket->dev->devfn & 0x07) ? devfn : devfn | 0x01);
709*4882a593Smuzhiyun 	if (!func)
710*4882a593Smuzhiyun 		return 1;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	/*
713*4882a593Smuzhiyun 	 * check that the device id of both slots match. this is needed for the
714*4882a593Smuzhiyun 	 * XX21 and the XX11 controller that share the same device id for single
715*4882a593Smuzhiyun 	 * and dual slot controllers. return '2nd slot empty'. we already checked
716*4882a593Smuzhiyun 	 * if the interrupt is tied to another function.
717*4882a593Smuzhiyun 	 */
718*4882a593Smuzhiyun 	if (socket->dev->device != func->device)
719*4882a593Smuzhiyun 		goto out;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	slot2 = pci_get_drvdata(func);
722*4882a593Smuzhiyun 	if (!slot2)
723*4882a593Smuzhiyun 		goto out;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	/* check state */
726*4882a593Smuzhiyun 	yenta_get_status(&slot2->socket, &state);
727*4882a593Smuzhiyun 	if (state & SS_DETECT) {
728*4882a593Smuzhiyun 		ret = 0;
729*4882a593Smuzhiyun 		goto out;
730*4882a593Smuzhiyun 	}
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun out:
733*4882a593Smuzhiyun 	pci_dev_put(func);
734*4882a593Smuzhiyun 	return ret;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun /*
738*4882a593Smuzhiyun  * TI specifiy parts for the power hook.
739*4882a593Smuzhiyun  *
740*4882a593Smuzhiyun  * some TI's with some CB's produces interrupt storm on power on. it has been
741*4882a593Smuzhiyun  * seen with atheros wlan cards on TI1225 and TI1410. solution is simply to
742*4882a593Smuzhiyun  * disable any CB interrupts during this time.
743*4882a593Smuzhiyun  */
ti12xx_power_hook(struct pcmcia_socket * sock,int operation)744*4882a593Smuzhiyun static int ti12xx_power_hook(struct pcmcia_socket *sock, int operation)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	struct yenta_socket *socket = container_of(sock, struct yenta_socket, socket);
747*4882a593Smuzhiyun 	u32 mfunc, devctl, sysctl;
748*4882a593Smuzhiyun 	u8 gpio3;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	/* only POWER_PRE and POWER_POST are interesting */
751*4882a593Smuzhiyun 	if ((operation != HOOK_POWER_PRE) && (operation != HOOK_POWER_POST))
752*4882a593Smuzhiyun 		return 0;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	devctl = config_readb(socket, TI113X_DEVICE_CONTROL);
755*4882a593Smuzhiyun 	sysctl = config_readl(socket, TI113X_SYSTEM_CONTROL);
756*4882a593Smuzhiyun 	mfunc = config_readl(socket, TI122X_MFUNC);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	/*
759*4882a593Smuzhiyun 	 * all serial/tied: only disable when modparm set. always doing it
760*4882a593Smuzhiyun 	 * would mean a regression for working setups 'cos it disables the
761*4882a593Smuzhiyun 	 * interrupts for both both slots on 2-slot controllers
762*4882a593Smuzhiyun 	 * (and users of single slot controllers where it's save have to
763*4882a593Smuzhiyun 	 * live with setting the modparm, most don't have to anyway)
764*4882a593Smuzhiyun 	 */
765*4882a593Smuzhiyun 	if (((devctl & TI113X_DCR_IMODE_MASK) == TI12XX_DCR_IMODE_ALL_SERIAL) &&
766*4882a593Smuzhiyun 	    (pwr_irqs_off || ti12xx_2nd_slot_empty(socket))) {
767*4882a593Smuzhiyun 		switch (socket->dev->device) {
768*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1250:
769*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1251A:
770*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1251B:
771*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1450:
772*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1451A:
773*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_4450:
774*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_4451:
775*4882a593Smuzhiyun 			/* these chips have no IRQSER setting in MFUNC3  */
776*4882a593Smuzhiyun 			break;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 		default:
779*4882a593Smuzhiyun 			if (operation == HOOK_POWER_PRE)
780*4882a593Smuzhiyun 				mfunc = (mfunc & ~TI122X_MFUNC3_MASK);
781*4882a593Smuzhiyun 			else
782*4882a593Smuzhiyun 				mfunc = (mfunc & ~TI122X_MFUNC3_MASK) | TI122X_MFUNC3_IRQSER;
783*4882a593Smuzhiyun 		}
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 		return 0;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	/* do the job differently for func0/1 */
789*4882a593Smuzhiyun 	if ((PCI_FUNC(socket->dev->devfn) == 0) ||
790*4882a593Smuzhiyun 	    ((sysctl & TI122X_SCR_INTRTIE) &&
791*4882a593Smuzhiyun 	     (pwr_irqs_off || ti12xx_2nd_slot_empty(socket)))) {
792*4882a593Smuzhiyun 		/* some bridges are different */
793*4882a593Smuzhiyun 		switch (socket->dev->device) {
794*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1250:
795*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1251A:
796*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1251B:
797*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1450:
798*4882a593Smuzhiyun 			/* those oldies use gpio3 for INTA */
799*4882a593Smuzhiyun 			gpio3 = config_readb(socket, TI1250_GPIO3_CONTROL);
800*4882a593Smuzhiyun 			if (operation == HOOK_POWER_PRE)
801*4882a593Smuzhiyun 				gpio3 = (gpio3 & ~TI1250_GPIO_MODE_MASK) | 0x40;
802*4882a593Smuzhiyun 			else
803*4882a593Smuzhiyun 				gpio3 &= ~TI1250_GPIO_MODE_MASK;
804*4882a593Smuzhiyun 			config_writeb(socket, TI1250_GPIO3_CONTROL, gpio3);
805*4882a593Smuzhiyun 			break;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 		default:
808*4882a593Smuzhiyun 			/* all new bridges are the same */
809*4882a593Smuzhiyun 			if (operation == HOOK_POWER_PRE)
810*4882a593Smuzhiyun 				mfunc &= ~TI122X_MFUNC0_MASK;
811*4882a593Smuzhiyun 			else
812*4882a593Smuzhiyun 				mfunc |= TI122X_MFUNC0_INTA;
813*4882a593Smuzhiyun 			config_writel(socket, TI122X_MFUNC, mfunc);
814*4882a593Smuzhiyun 		}
815*4882a593Smuzhiyun 	} else {
816*4882a593Smuzhiyun 		switch (socket->dev->device) {
817*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1251A:
818*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1251B:
819*4882a593Smuzhiyun 		case PCI_DEVICE_ID_TI_1450:
820*4882a593Smuzhiyun 			/* those have INTA elsewhere and INTB in MFUNC0 */
821*4882a593Smuzhiyun 			if (operation == HOOK_POWER_PRE)
822*4882a593Smuzhiyun 				mfunc &= ~TI122X_MFUNC0_MASK;
823*4882a593Smuzhiyun 			else
824*4882a593Smuzhiyun 				mfunc |= TI125X_MFUNC0_INTB;
825*4882a593Smuzhiyun 			config_writel(socket, TI122X_MFUNC, mfunc);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 			break;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 		default:
830*4882a593Smuzhiyun 			/* all new bridges are the same */
831*4882a593Smuzhiyun 			if (operation == HOOK_POWER_PRE)
832*4882a593Smuzhiyun 				mfunc &= ~TI122X_MFUNC1_MASK;
833*4882a593Smuzhiyun 			else
834*4882a593Smuzhiyun 				mfunc |= TI122X_MFUNC1_INTB;
835*4882a593Smuzhiyun 			config_writel(socket, TI122X_MFUNC, mfunc);
836*4882a593Smuzhiyun 		}
837*4882a593Smuzhiyun 	}
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
ti12xx_override(struct yenta_socket * socket)842*4882a593Smuzhiyun static int ti12xx_override(struct yenta_socket *socket)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	u32 val, val_orig;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	/* make sure that memory burst is active */
847*4882a593Smuzhiyun 	val_orig = val = config_readl(socket, TI113X_SYSTEM_CONTROL);
848*4882a593Smuzhiyun 	if (disable_clkrun && PCI_FUNC(socket->dev->devfn) == 0) {
849*4882a593Smuzhiyun 		dev_info(&socket->dev->dev, "Disabling CLKRUN feature\n");
850*4882a593Smuzhiyun 		val |= TI113X_SCR_KEEPCLK;
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 	if (!(val & TI122X_SCR_MRBURSTUP)) {
853*4882a593Smuzhiyun 		dev_info(&socket->dev->dev,
854*4882a593Smuzhiyun 			 "Enabling burst memory read transactions\n");
855*4882a593Smuzhiyun 		val |= TI122X_SCR_MRBURSTUP;
856*4882a593Smuzhiyun 	}
857*4882a593Smuzhiyun 	if (val_orig != val)
858*4882a593Smuzhiyun 		config_writel(socket, TI113X_SYSTEM_CONTROL, val);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	/*
861*4882a593Smuzhiyun 	 * Yenta expects controllers to use CSCINT to route
862*4882a593Smuzhiyun 	 * CSC interrupts to PCI rather than INTVAL.
863*4882a593Smuzhiyun 	 */
864*4882a593Smuzhiyun 	val = config_readb(socket, TI1250_DIAGNOSTIC);
865*4882a593Smuzhiyun 	dev_info(&socket->dev->dev, "Using %s to route CSC interrupts to PCI\n",
866*4882a593Smuzhiyun 		 (val & TI1250_DIAG_PCI_CSC) ? "CSCINT" : "INTVAL");
867*4882a593Smuzhiyun 	dev_info(&socket->dev->dev, "Routing CardBus interrupts to %s\n",
868*4882a593Smuzhiyun 		 (val & TI1250_DIAG_PCI_IREQ) ? "PCI" : "ISA");
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/* do irqrouting, depending on function */
871*4882a593Smuzhiyun 	if (PCI_FUNC(socket->dev->devfn) == 0)
872*4882a593Smuzhiyun 		ti12xx_irqroute_func0(socket);
873*4882a593Smuzhiyun 	else
874*4882a593Smuzhiyun 		ti12xx_irqroute_func1(socket);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	/* install power hook */
877*4882a593Smuzhiyun 	socket->socket.power_hook = ti12xx_power_hook;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	return ti_override(socket);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 
ti1250_override(struct yenta_socket * socket)883*4882a593Smuzhiyun static int ti1250_override(struct yenta_socket *socket)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	u8 old, diag;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	old = config_readb(socket, TI1250_DIAGNOSTIC);
888*4882a593Smuzhiyun 	diag = old & ~(TI1250_DIAG_PCI_CSC | TI1250_DIAG_PCI_IREQ);
889*4882a593Smuzhiyun 	if (socket->cb_irq)
890*4882a593Smuzhiyun 		diag |= TI1250_DIAG_PCI_CSC | TI1250_DIAG_PCI_IREQ;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	if (diag != old) {
893*4882a593Smuzhiyun 		dev_info(&socket->dev->dev,
894*4882a593Smuzhiyun 			 "adjusting diagnostic: %02x -> %02x\n",
895*4882a593Smuzhiyun 			 old, diag);
896*4882a593Smuzhiyun 		config_writeb(socket, TI1250_DIAGNOSTIC, diag);
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	return ti12xx_override(socket);
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun /**
904*4882a593Smuzhiyun  * EnE specific part. EnE bridges are register compatible with TI bridges but
905*4882a593Smuzhiyun  * have their own test registers and more important their own little problems.
906*4882a593Smuzhiyun  * Some fixup code to make everybody happy (TM).
907*4882a593Smuzhiyun  */
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun #ifdef CONFIG_YENTA_ENE_TUNE
910*4882a593Smuzhiyun /*
911*4882a593Smuzhiyun  * set/clear various test bits:
912*4882a593Smuzhiyun  * Defaults to clear the bit.
913*4882a593Smuzhiyun  * - mask (u8) defines what bits to change
914*4882a593Smuzhiyun  * - bits (u8) is the values to change them to
915*4882a593Smuzhiyun  * -> it's
916*4882a593Smuzhiyun  * 	current = (current & ~mask) | bits
917*4882a593Smuzhiyun  */
918*4882a593Smuzhiyun /* pci ids of devices that wants to have the bit set */
919*4882a593Smuzhiyun #define DEVID(_vend,_dev,_subvend,_subdev,mask,bits) {		\
920*4882a593Smuzhiyun 		.vendor		= _vend,			\
921*4882a593Smuzhiyun 		.device		= _dev,				\
922*4882a593Smuzhiyun 		.subvendor	= _subvend,			\
923*4882a593Smuzhiyun 		.subdevice	= _subdev,			\
924*4882a593Smuzhiyun 		.driver_data	= ((mask) << 8 | (bits)),	\
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun static struct pci_device_id ene_tune_tbl[] = {
927*4882a593Smuzhiyun 	/* Echo Audio products based on motorola DSP56301 and DSP56361 */
928*4882a593Smuzhiyun 	DEVID(PCI_VENDOR_ID_MOTOROLA, 0x1801, 0xECC0, PCI_ANY_ID,
929*4882a593Smuzhiyun 		ENE_TEST_C9_TLTENABLE | ENE_TEST_C9_PFENABLE, ENE_TEST_C9_TLTENABLE),
930*4882a593Smuzhiyun 	DEVID(PCI_VENDOR_ID_MOTOROLA, 0x3410, 0xECC0, PCI_ANY_ID,
931*4882a593Smuzhiyun 		ENE_TEST_C9_TLTENABLE | ENE_TEST_C9_PFENABLE, ENE_TEST_C9_TLTENABLE),
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	{}
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun 
ene_tune_bridge(struct pcmcia_socket * sock,struct pci_bus * bus)936*4882a593Smuzhiyun static void ene_tune_bridge(struct pcmcia_socket *sock, struct pci_bus *bus)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun 	struct yenta_socket *socket = container_of(sock, struct yenta_socket, socket);
939*4882a593Smuzhiyun 	struct pci_dev *dev;
940*4882a593Smuzhiyun 	struct pci_device_id *id = NULL;
941*4882a593Smuzhiyun 	u8 test_c9, old_c9, mask, bits;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	list_for_each_entry(dev, &bus->devices, bus_list) {
944*4882a593Smuzhiyun 		id = (struct pci_device_id *) pci_match_id(ene_tune_tbl, dev);
945*4882a593Smuzhiyun 		if (id)
946*4882a593Smuzhiyun 			break;
947*4882a593Smuzhiyun 	}
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	test_c9 = old_c9 = config_readb(socket, ENE_TEST_C9);
950*4882a593Smuzhiyun 	if (id) {
951*4882a593Smuzhiyun 		mask = (id->driver_data >> 8) & 0xFF;
952*4882a593Smuzhiyun 		bits = id->driver_data & 0xFF;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 		test_c9 = (test_c9 & ~mask) | bits;
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 	else
957*4882a593Smuzhiyun 		/* default to clear TLTEnable bit, old behaviour */
958*4882a593Smuzhiyun 		test_c9 &= ~ENE_TEST_C9_TLTENABLE;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	dev_info(&socket->dev->dev,
961*4882a593Smuzhiyun 		 "EnE: changing testregister 0xC9, %02x -> %02x\n",
962*4882a593Smuzhiyun 		 old_c9, test_c9);
963*4882a593Smuzhiyun 	config_writeb(socket, ENE_TEST_C9, test_c9);
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun 
ene_override(struct yenta_socket * socket)966*4882a593Smuzhiyun static int ene_override(struct yenta_socket *socket)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun 	/* install tune_bridge() function */
969*4882a593Smuzhiyun 	socket->socket.tune_bridge = ene_tune_bridge;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	return ti1250_override(socket);
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun #else
974*4882a593Smuzhiyun #  define ene_override ti1250_override
975*4882a593Smuzhiyun #endif /* !CONFIG_YENTA_ENE_TUNE */
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun #endif /* _LINUX_TI113X_H */
978*4882a593Smuzhiyun 
979