1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * tcic.h 1.13 1999/10/25 20:03:34 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * The contents of this file are subject to the Mozilla Public License 5*4882a593Smuzhiyun * Version 1.1 (the "License"); you may not use this file except in 6*4882a593Smuzhiyun * compliance with the License. You may obtain a copy of the License 7*4882a593Smuzhiyun * at http://www.mozilla.org/MPL/ 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * Software distributed under the License is distributed on an "AS IS" 10*4882a593Smuzhiyun * basis, WITHOUT WARRANTY OF ANY KIND, either express or implied. See 11*4882a593Smuzhiyun * the License for the specific language governing rights and 12*4882a593Smuzhiyun * limitations under the License. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * The initial developer of the original code is David A. Hinds 15*4882a593Smuzhiyun * <dahinds@users.sourceforge.net>. Portions created by David A. Hinds 16*4882a593Smuzhiyun * are Copyright (C) 1999 David A. Hinds. All Rights Reserved. 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * Alternatively, the contents of this file may be used under the 19*4882a593Smuzhiyun * terms of the GNU General Public License version 2 (the "GPL"), in which 20*4882a593Smuzhiyun * case the provisions of the GPL are applicable instead of the 21*4882a593Smuzhiyun * above. If you wish to allow the use of your version of this file 22*4882a593Smuzhiyun * only under the terms of the GPL and not to allow others to use 23*4882a593Smuzhiyun * your version of this file under the MPL, indicate your decision by 24*4882a593Smuzhiyun * deleting the provisions above and replace them with the notice and 25*4882a593Smuzhiyun * other provisions required by the GPL. If you do not delete the 26*4882a593Smuzhiyun * provisions above, a recipient may use your version of this file 27*4882a593Smuzhiyun * under either the MPL or the GPL. 28*4882a593Smuzhiyun */ 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #ifndef _LINUX_TCIC_H 31*4882a593Smuzhiyun #define _LINUX_TCIC_H 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define TCIC_BASE 0x240 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* offsets of registers from TCIC_BASE */ 36*4882a593Smuzhiyun #define TCIC_DATA 0x00 37*4882a593Smuzhiyun #define TCIC_ADDR 0x02 38*4882a593Smuzhiyun #define TCIC_SCTRL 0x06 39*4882a593Smuzhiyun #define TCIC_SSTAT 0x07 40*4882a593Smuzhiyun #define TCIC_MODE 0x08 41*4882a593Smuzhiyun #define TCIC_PWR 0x09 42*4882a593Smuzhiyun #define TCIC_EDC 0x0A 43*4882a593Smuzhiyun #define TCIC_ICSR 0x0C 44*4882a593Smuzhiyun #define TCIC_IENA 0x0D 45*4882a593Smuzhiyun #define TCIC_AUX 0x0E 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define TCIC_SS_SHFT 12 48*4882a593Smuzhiyun #define TCIC_SS_MASK 0x7000 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* Flags for TCIC_ADDR */ 51*4882a593Smuzhiyun #define TCIC_ADR2_REG 0x8000 52*4882a593Smuzhiyun #define TCIC_ADR2_INDREG 0x0800 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define TCIC_ADDR_REG 0x80000000 55*4882a593Smuzhiyun #define TCIC_ADDR_SS_SHFT (TCIC_SS_SHFT+16) 56*4882a593Smuzhiyun #define TCIC_ADDR_SS_MASK (TCIC_SS_MASK<<16) 57*4882a593Smuzhiyun #define TCIC_ADDR_INDREG 0x08000000 58*4882a593Smuzhiyun #define TCIC_ADDR_IO 0x04000000 59*4882a593Smuzhiyun #define TCIC_ADDR_MASK 0x03ffffff 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* Flags for TCIC_SCTRL */ 62*4882a593Smuzhiyun #define TCIC_SCTRL_ENA 0x01 63*4882a593Smuzhiyun #define TCIC_SCTRL_INCMODE 0x18 64*4882a593Smuzhiyun #define TCIC_SCTRL_INCMODE_HOLD 0x00 65*4882a593Smuzhiyun #define TCIC_SCTRL_INCMODE_WORD 0x08 66*4882a593Smuzhiyun #define TCIC_SCTRL_INCMODE_REG 0x10 67*4882a593Smuzhiyun #define TCIC_SCTRL_INCMODE_AUTO 0x18 68*4882a593Smuzhiyun #define TCIC_SCTRL_EDCSUM 0x20 69*4882a593Smuzhiyun #define TCIC_SCTRL_RESET 0x80 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* Flags for TCIC_SSTAT */ 72*4882a593Smuzhiyun #define TCIC_SSTAT_6US 0x01 73*4882a593Smuzhiyun #define TCIC_SSTAT_10US 0x02 74*4882a593Smuzhiyun #define TCIC_SSTAT_PROGTIME 0x04 75*4882a593Smuzhiyun #define TCIC_SSTAT_LBAT1 0x08 76*4882a593Smuzhiyun #define TCIC_SSTAT_LBAT2 0x10 77*4882a593Smuzhiyun #define TCIC_SSTAT_RDY 0x20 /* Inverted */ 78*4882a593Smuzhiyun #define TCIC_SSTAT_WP 0x40 79*4882a593Smuzhiyun #define TCIC_SSTAT_CD 0x80 /* Card detect */ 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* Flags for TCIC_MODE */ 82*4882a593Smuzhiyun #define TCIC_MODE_PGMMASK 0x1f 83*4882a593Smuzhiyun #define TCIC_MODE_NORMAL 0x00 84*4882a593Smuzhiyun #define TCIC_MODE_PGMWR 0x01 85*4882a593Smuzhiyun #define TCIC_MODE_PGMRD 0x02 86*4882a593Smuzhiyun #define TCIC_MODE_PGMCE 0x04 87*4882a593Smuzhiyun #define TCIC_MODE_PGMDBW 0x08 88*4882a593Smuzhiyun #define TCIC_MODE_PGMWORD 0x10 89*4882a593Smuzhiyun #define TCIC_MODE_AUXSEL_MASK 0xe0 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* Registers accessed through TCIC_AUX, by setting TCIC_MODE */ 92*4882a593Smuzhiyun #define TCIC_AUX_TCTL (0<<5) 93*4882a593Smuzhiyun #define TCIC_AUX_PCTL (1<<5) 94*4882a593Smuzhiyun #define TCIC_AUX_WCTL (2<<5) 95*4882a593Smuzhiyun #define TCIC_AUX_EXTERN (3<<5) 96*4882a593Smuzhiyun #define TCIC_AUX_PDATA (4<<5) 97*4882a593Smuzhiyun #define TCIC_AUX_SYSCFG (5<<5) 98*4882a593Smuzhiyun #define TCIC_AUX_ILOCK (6<<5) 99*4882a593Smuzhiyun #define TCIC_AUX_TEST (7<<5) 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun /* Flags for TCIC_PWR */ 102*4882a593Smuzhiyun #define TCIC_PWR_VCC(sock) (0x01<<(sock)) 103*4882a593Smuzhiyun #define TCIC_PWR_VCC_MASK 0x03 104*4882a593Smuzhiyun #define TCIC_PWR_VPP(sock) (0x08<<(sock)) 105*4882a593Smuzhiyun #define TCIC_PWR_VPP_MASK 0x18 106*4882a593Smuzhiyun #define TCIC_PWR_CLIMENA 0x40 107*4882a593Smuzhiyun #define TCIC_PWR_CLIMSTAT 0x80 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* Flags for TCIC_ICSR */ 110*4882a593Smuzhiyun #define TCIC_ICSR_CLEAR 0x01 111*4882a593Smuzhiyun #define TCIC_ICSR_SET 0x02 112*4882a593Smuzhiyun #define TCIC_ICSR_JAM (TCIC_ICSR_CLEAR|TCIC_ICSR_SET) 113*4882a593Smuzhiyun #define TCIC_ICSR_STOPCPU 0x04 114*4882a593Smuzhiyun #define TCIC_ICSR_ILOCK 0x08 115*4882a593Smuzhiyun #define TCIC_ICSR_PROGTIME 0x10 116*4882a593Smuzhiyun #define TCIC_ICSR_ERR 0x20 117*4882a593Smuzhiyun #define TCIC_ICSR_CDCHG 0x40 118*4882a593Smuzhiyun #define TCIC_ICSR_IOCHK 0x80 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* Flags for TCIC_IENA */ 121*4882a593Smuzhiyun #define TCIC_IENA_CFG_MASK 0x03 122*4882a593Smuzhiyun #define TCIC_IENA_CFG_OFF 0x00 /* disabled */ 123*4882a593Smuzhiyun #define TCIC_IENA_CFG_OD 0x01 /* active low, open drain */ 124*4882a593Smuzhiyun #define TCIC_IENA_CFG_LOW 0x02 /* active low, totem pole */ 125*4882a593Smuzhiyun #define TCIC_IENA_CFG_HIGH 0x03 /* active high, totem pole */ 126*4882a593Smuzhiyun #define TCIC_IENA_ILOCK 0x08 127*4882a593Smuzhiyun #define TCIC_IENA_PROGTIME 0x10 128*4882a593Smuzhiyun #define TCIC_IENA_ERR 0x20 /* overcurrent or iochk */ 129*4882a593Smuzhiyun #define TCIC_IENA_CDCHG 0x40 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* Flags for TCIC_AUX_WCTL */ 132*4882a593Smuzhiyun #define TCIC_WAIT_COUNT_MASK 0x001f 133*4882a593Smuzhiyun #define TCIC_WAIT_ASYNC 0x0020 134*4882a593Smuzhiyun #define TCIC_WAIT_SENSE 0x0040 135*4882a593Smuzhiyun #define TCIC_WAIT_SRC 0x0080 136*4882a593Smuzhiyun #define TCIC_WCTL_WR 0x0100 137*4882a593Smuzhiyun #define TCIC_WCTL_RD 0x0200 138*4882a593Smuzhiyun #define TCIC_WCTL_CE 0x0400 139*4882a593Smuzhiyun #define TCIC_WCTL_LLBAT1 0x0800 140*4882a593Smuzhiyun #define TCIC_WCTL_LLBAT2 0x1000 141*4882a593Smuzhiyun #define TCIC_WCTL_LRDY 0x2000 142*4882a593Smuzhiyun #define TCIC_WCTL_LWP 0x4000 143*4882a593Smuzhiyun #define TCIC_WCTL_LCD 0x8000 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /* Flags for TCIC_AUX_SYSCFG */ 146*4882a593Smuzhiyun #define TCIC_SYSCFG_IRQ_MASK 0x000f 147*4882a593Smuzhiyun #define TCIC_SYSCFG_MCSFULL 0x0010 148*4882a593Smuzhiyun #define TCIC_SYSCFG_IO1723 0x0020 149*4882a593Smuzhiyun #define TCIC_SYSCFG_MCSXB 0x0040 150*4882a593Smuzhiyun #define TCIC_SYSCFG_ICSXB 0x0080 151*4882a593Smuzhiyun #define TCIC_SYSCFG_NOPDN 0x0100 152*4882a593Smuzhiyun #define TCIC_SYSCFG_MPSEL_SHFT 9 153*4882a593Smuzhiyun #define TCIC_SYSCFG_MPSEL_MASK 0x0e00 154*4882a593Smuzhiyun #define TCIC_SYSCFG_MPSENSE 0x2000 155*4882a593Smuzhiyun #define TCIC_SYSCFG_AUTOBUSY 0x4000 156*4882a593Smuzhiyun #define TCIC_SYSCFG_ACC 0x8000 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define TCIC_ILOCK_OUT 0x01 159*4882a593Smuzhiyun #define TCIC_ILOCK_SENSE 0x02 160*4882a593Smuzhiyun #define TCIC_ILOCK_CRESET 0x04 161*4882a593Smuzhiyun #define TCIC_ILOCK_CRESENA 0x08 162*4882a593Smuzhiyun #define TCIC_ILOCK_CWAIT 0x10 163*4882a593Smuzhiyun #define TCIC_ILOCK_CWAITSNS 0x20 164*4882a593Smuzhiyun #define TCIC_ILOCK_HOLD_MASK 0xc0 165*4882a593Smuzhiyun #define TCIC_ILOCK_HOLD_CCLK 0xc0 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define TCIC_ILOCKTEST_ID_SH 8 168*4882a593Smuzhiyun #define TCIC_ILOCKTEST_ID_MASK 0x7f00 169*4882a593Smuzhiyun #define TCIC_ILOCKTEST_MCIC_1 0x8000 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define TCIC_ID_DB86082 0x02 172*4882a593Smuzhiyun #define TCIC_ID_DB86082A 0x03 173*4882a593Smuzhiyun #define TCIC_ID_DB86084 0x04 174*4882a593Smuzhiyun #define TCIC_ID_DB86084A 0x08 175*4882a593Smuzhiyun #define TCIC_ID_DB86072 0x15 176*4882a593Smuzhiyun #define TCIC_ID_DB86184 0x14 177*4882a593Smuzhiyun #define TCIC_ID_DB86082B 0x17 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun #define TCIC_TEST_DIAG 0x8000 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* 182*4882a593Smuzhiyun * Indirectly addressed registers 183*4882a593Smuzhiyun */ 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define TCIC_SCF1(sock) ((sock)<<3) 186*4882a593Smuzhiyun #define TCIC_SCF2(sock) (((sock)<<3)+2) 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun /* Flags for SCF1 */ 189*4882a593Smuzhiyun #define TCIC_SCF1_IRQ_MASK 0x000f 190*4882a593Smuzhiyun #define TCIC_SCF1_IRQ_OFF 0x0000 191*4882a593Smuzhiyun #define TCIC_SCF1_IRQOC 0x0010 192*4882a593Smuzhiyun #define TCIC_SCF1_PCVT 0x0020 193*4882a593Smuzhiyun #define TCIC_SCF1_IRDY 0x0040 194*4882a593Smuzhiyun #define TCIC_SCF1_ATA 0x0080 195*4882a593Smuzhiyun #define TCIC_SCF1_DMA_SHIFT 8 196*4882a593Smuzhiyun #define TCIC_SCF1_DMA_MASK 0x0700 197*4882a593Smuzhiyun #define TCIC_SCF1_DMA_OFF 0 198*4882a593Smuzhiyun #define TCIC_SCF1_DREQ2 2 199*4882a593Smuzhiyun #define TCIC_SCF1_IOSTS 0x0800 200*4882a593Smuzhiyun #define TCIC_SCF1_SPKR 0x1000 201*4882a593Smuzhiyun #define TCIC_SCF1_FINPACK 0x2000 202*4882a593Smuzhiyun #define TCIC_SCF1_DELWR 0x4000 203*4882a593Smuzhiyun #define TCIC_SCF1_HD7IDE 0x8000 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* Flags for SCF2 */ 206*4882a593Smuzhiyun #define TCIC_SCF2_RI 0x0001 207*4882a593Smuzhiyun #define TCIC_SCF2_IDBR 0x0002 208*4882a593Smuzhiyun #define TCIC_SCF2_MDBR 0x0004 209*4882a593Smuzhiyun #define TCIC_SCF2_MLBAT1 0x0008 210*4882a593Smuzhiyun #define TCIC_SCF2_MLBAT2 0x0010 211*4882a593Smuzhiyun #define TCIC_SCF2_MRDY 0x0020 212*4882a593Smuzhiyun #define TCIC_SCF2_MWP 0x0040 213*4882a593Smuzhiyun #define TCIC_SCF2_MCD 0x0080 214*4882a593Smuzhiyun #define TCIC_SCF2_MALL 0x00f8 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun /* Indirect addresses for memory window registers */ 217*4882a593Smuzhiyun #define TCIC_MWIN(sock,map) (0x100+(((map)+((sock)<<2))<<3)) 218*4882a593Smuzhiyun #define TCIC_MBASE_X 2 219*4882a593Smuzhiyun #define TCIC_MMAP_X 4 220*4882a593Smuzhiyun #define TCIC_MCTL_X 6 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define TCIC_MBASE_4K_BIT 0x4000 223*4882a593Smuzhiyun #define TCIC_MBASE_HA_SHFT 12 224*4882a593Smuzhiyun #define TCIC_MBASE_HA_MASK 0x0fff 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun #define TCIC_MMAP_REG 0x8000 227*4882a593Smuzhiyun #define TCIC_MMAP_CA_SHFT 12 228*4882a593Smuzhiyun #define TCIC_MMAP_CA_MASK 0x3fff 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define TCIC_MCTL_WSCNT_MASK 0x001f 231*4882a593Smuzhiyun #define TCIC_MCTL_WCLK 0x0020 232*4882a593Smuzhiyun #define TCIC_MCTL_WCLK_CCLK 0x0000 233*4882a593Smuzhiyun #define TCIC_MCTL_WCLK_BCLK 0x0020 234*4882a593Smuzhiyun #define TCIC_MCTL_QUIET 0x0040 235*4882a593Smuzhiyun #define TCIC_MCTL_WP 0x0080 236*4882a593Smuzhiyun #define TCIC_MCTL_ACC 0x0100 237*4882a593Smuzhiyun #define TCIC_MCTL_KE 0x0200 238*4882a593Smuzhiyun #define TCIC_MCTL_EDC 0x0400 239*4882a593Smuzhiyun #define TCIC_MCTL_B8 0x0800 240*4882a593Smuzhiyun #define TCIC_MCTL_SS_SHFT TCIC_SS_SHFT 241*4882a593Smuzhiyun #define TCIC_MCTL_SS_MASK TCIC_SS_MASK 242*4882a593Smuzhiyun #define TCIC_MCTL_ENA 0x8000 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* Indirect addresses for I/O window registers */ 245*4882a593Smuzhiyun #define TCIC_IWIN(sock,map) (0x200+(((map)+((sock)<<1))<<2)) 246*4882a593Smuzhiyun #define TCIC_IBASE_X 0 247*4882a593Smuzhiyun #define TCIC_ICTL_X 2 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define TCIC_ICTL_WSCNT_MASK TCIC_MCTL_WSCNT_MASK 250*4882a593Smuzhiyun #define TCIC_ICTL_QUIET TCIC_MCTL_QUIET 251*4882a593Smuzhiyun #define TCIC_ICTL_1K 0x0080 252*4882a593Smuzhiyun #define TCIC_ICTL_PASS16 0x0100 253*4882a593Smuzhiyun #define TCIC_ICTL_ACC TCIC_MCTL_ACC 254*4882a593Smuzhiyun #define TCIC_ICTL_TINY 0x0200 255*4882a593Smuzhiyun #define TCIC_ICTL_B16 0x0400 256*4882a593Smuzhiyun #define TCIC_ICTL_B8 TCIC_MCTL_B8 257*4882a593Smuzhiyun #define TCIC_ICTL_BW_MASK (TCIC_ICTL_B16|TCIC_ICTL_B8) 258*4882a593Smuzhiyun #define TCIC_ICTL_BW_DYN 0 259*4882a593Smuzhiyun #define TCIC_ICTL_BW_8 TCIC_ICTL_B8 260*4882a593Smuzhiyun #define TCIC_ICTL_BW_16 TCIC_ICTL_B16 261*4882a593Smuzhiyun #define TCIC_ICTL_BW_ATA (TCIC_ICTL_B16|TCIC_ICTL_B8) 262*4882a593Smuzhiyun #define TCIC_ICTL_SS_SHFT TCIC_SS_SHFT 263*4882a593Smuzhiyun #define TCIC_ICTL_SS_MASK TCIC_SS_MASK 264*4882a593Smuzhiyun #define TCIC_ICTL_ENA TCIC_MCTL_ENA 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #endif /* _LINUX_TCIC_H */ 267