xref: /OK3568_Linux_fs/kernel/drivers/pcmcia/pxa2xx_base.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*======================================================================
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun   Device driver for the PCMCIA control functionality of PXA2xx
5*4882a593Smuzhiyun   microprocessors.
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun     (c) Ian Molton (spyro@f2s.com) 2003
9*4882a593Smuzhiyun     (c) Stefan Eletzhofer (stefan.eletzhofer@inquant.de) 2003,4
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun     derived from sa11xx_base.c
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun      Portions created by John G. Dorsey are
14*4882a593Smuzhiyun      Copyright (C) 1999 John G. Dorsey.
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun   ======================================================================*/
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/init.h>
21*4882a593Smuzhiyun #include <linux/cpufreq.h>
22*4882a593Smuzhiyun #include <linux/ioport.h>
23*4882a593Smuzhiyun #include <linux/kernel.h>
24*4882a593Smuzhiyun #include <linux/spinlock.h>
25*4882a593Smuzhiyun #include <linux/platform_device.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <mach/hardware.h>
28*4882a593Smuzhiyun #include <mach/smemc.h>
29*4882a593Smuzhiyun #include <asm/io.h>
30*4882a593Smuzhiyun #include <asm/irq.h>
31*4882a593Smuzhiyun #include <mach/pxa2xx-regs.h>
32*4882a593Smuzhiyun #include <asm/mach-types.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <pcmcia/ss.h>
35*4882a593Smuzhiyun #include <pcmcia/cistpl.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include "soc_common.h"
38*4882a593Smuzhiyun #include "pxa2xx_base.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun  * Personal Computer Memory Card International Association (PCMCIA) sockets
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define PCMCIAPrtSp	0x04000000	/* PCMCIA Partition Space [byte]   */
45*4882a593Smuzhiyun #define PCMCIASp	(4*PCMCIAPrtSp)	/* PCMCIA Space [byte]             */
46*4882a593Smuzhiyun #define PCMCIAIOSp	PCMCIAPrtSp	/* PCMCIA I/O Space [byte]         */
47*4882a593Smuzhiyun #define PCMCIAAttrSp	PCMCIAPrtSp	/* PCMCIA Attribute Space [byte]   */
48*4882a593Smuzhiyun #define PCMCIAMemSp	PCMCIAPrtSp	/* PCMCIA Memory Space [byte]      */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define PCMCIA0Sp	PCMCIASp	/* PCMCIA 0 Space [byte]           */
51*4882a593Smuzhiyun #define PCMCIA0IOSp	PCMCIAIOSp	/* PCMCIA 0 I/O Space [byte]       */
52*4882a593Smuzhiyun #define PCMCIA0AttrSp	PCMCIAAttrSp	/* PCMCIA 0 Attribute Space [byte] */
53*4882a593Smuzhiyun #define PCMCIA0MemSp	PCMCIAMemSp	/* PCMCIA 0 Memory Space [byte]    */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define PCMCIA1Sp	PCMCIASp	/* PCMCIA 1 Space [byte]           */
56*4882a593Smuzhiyun #define PCMCIA1IOSp	PCMCIAIOSp	/* PCMCIA 1 I/O Space [byte]       */
57*4882a593Smuzhiyun #define PCMCIA1AttrSp	PCMCIAAttrSp	/* PCMCIA 1 Attribute Space [byte] */
58*4882a593Smuzhiyun #define PCMCIA1MemSp	PCMCIAMemSp	/* PCMCIA 1 Memory Space [byte]    */
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define _PCMCIA(Nb)			/* PCMCIA [0..1]                   */ \
61*4882a593Smuzhiyun 			(0x20000000 + (Nb) * PCMCIASp)
62*4882a593Smuzhiyun #define _PCMCIAIO(Nb)	_PCMCIA(Nb)	/* PCMCIA I/O [0..1]               */
63*4882a593Smuzhiyun #define _PCMCIAAttr(Nb)			/* PCMCIA Attribute [0..1]         */ \
64*4882a593Smuzhiyun 			(_PCMCIA(Nb) + 2 * PCMCIAPrtSp)
65*4882a593Smuzhiyun #define _PCMCIAMem(Nb)			/* PCMCIA Memory [0..1]            */ \
66*4882a593Smuzhiyun 			(_PCMCIA(Nb) + 3 * PCMCIAPrtSp)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define _PCMCIA0	_PCMCIA(0)	/* PCMCIA 0                        */
69*4882a593Smuzhiyun #define _PCMCIA0IO	_PCMCIAIO(0)	/* PCMCIA 0 I/O                    */
70*4882a593Smuzhiyun #define _PCMCIA0Attr	_PCMCIAAttr(0)	/* PCMCIA 0 Attribute              */
71*4882a593Smuzhiyun #define _PCMCIA0Mem	_PCMCIAMem(0)	/* PCMCIA 0 Memory                 */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define _PCMCIA1	_PCMCIA(1)	/* PCMCIA 1                        */
74*4882a593Smuzhiyun #define _PCMCIA1IO	_PCMCIAIO(1)	/* PCMCIA 1 I/O                    */
75*4882a593Smuzhiyun #define _PCMCIA1Attr	_PCMCIAAttr(1)	/* PCMCIA 1 Attribute              */
76*4882a593Smuzhiyun #define _PCMCIA1Mem	_PCMCIAMem(1)	/* PCMCIA 1 Memory                 */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define MCXX_SETUP_MASK     (0x7f)
80*4882a593Smuzhiyun #define MCXX_ASST_MASK      (0x1f)
81*4882a593Smuzhiyun #define MCXX_HOLD_MASK      (0x3f)
82*4882a593Smuzhiyun #define MCXX_SETUP_SHIFT    (0)
83*4882a593Smuzhiyun #define MCXX_ASST_SHIFT     (7)
84*4882a593Smuzhiyun #define MCXX_HOLD_SHIFT     (14)
85*4882a593Smuzhiyun 
pxa2xx_mcxx_hold(u_int pcmcia_cycle_ns,u_int mem_clk_10khz)86*4882a593Smuzhiyun static inline u_int pxa2xx_mcxx_hold(u_int pcmcia_cycle_ns,
87*4882a593Smuzhiyun 				     u_int mem_clk_10khz)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	u_int code = pcmcia_cycle_ns * mem_clk_10khz;
90*4882a593Smuzhiyun 	return (code / 300000) + ((code % 300000) ? 1 : 0) - 1;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
pxa2xx_mcxx_asst(u_int pcmcia_cycle_ns,u_int mem_clk_10khz)93*4882a593Smuzhiyun static inline u_int pxa2xx_mcxx_asst(u_int pcmcia_cycle_ns,
94*4882a593Smuzhiyun 				     u_int mem_clk_10khz)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	u_int code = pcmcia_cycle_ns * mem_clk_10khz;
97*4882a593Smuzhiyun 	return (code / 300000) + ((code % 300000) ? 1 : 0) + 1;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
pxa2xx_mcxx_setup(u_int pcmcia_cycle_ns,u_int mem_clk_10khz)100*4882a593Smuzhiyun static inline u_int pxa2xx_mcxx_setup(u_int pcmcia_cycle_ns,
101*4882a593Smuzhiyun 				      u_int mem_clk_10khz)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	u_int code = pcmcia_cycle_ns * mem_clk_10khz;
104*4882a593Smuzhiyun 	return (code / 100000) + ((code % 100000) ? 1 : 0) - 1;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* This function returns the (approximate) command assertion period, in
108*4882a593Smuzhiyun  * nanoseconds, for a given CPU clock frequency and MCXX_ASST value:
109*4882a593Smuzhiyun  */
pxa2xx_pcmcia_cmd_time(u_int mem_clk_10khz,u_int pcmcia_mcxx_asst)110*4882a593Smuzhiyun static inline u_int pxa2xx_pcmcia_cmd_time(u_int mem_clk_10khz,
111*4882a593Smuzhiyun 					   u_int pcmcia_mcxx_asst)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	return (300000 * (pcmcia_mcxx_asst + 1) / mem_clk_10khz);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
pxa2xx_pcmcia_set_mcmem(int sock,int speed,int clock)116*4882a593Smuzhiyun static int pxa2xx_pcmcia_set_mcmem( int sock, int speed, int clock )
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	uint32_t val;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	val = ((pxa2xx_mcxx_setup(speed, clock)
121*4882a593Smuzhiyun 		& MCXX_SETUP_MASK) << MCXX_SETUP_SHIFT)
122*4882a593Smuzhiyun 		| ((pxa2xx_mcxx_asst(speed, clock)
123*4882a593Smuzhiyun 		& MCXX_ASST_MASK) << MCXX_ASST_SHIFT)
124*4882a593Smuzhiyun 		| ((pxa2xx_mcxx_hold(speed, clock)
125*4882a593Smuzhiyun 		& MCXX_HOLD_MASK) << MCXX_HOLD_SHIFT);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	__raw_writel(val, MCMEM(sock));
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
pxa2xx_pcmcia_set_mcio(int sock,int speed,int clock)132*4882a593Smuzhiyun static int pxa2xx_pcmcia_set_mcio( int sock, int speed, int clock )
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	uint32_t val;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	val = ((pxa2xx_mcxx_setup(speed, clock)
137*4882a593Smuzhiyun 		& MCXX_SETUP_MASK) << MCXX_SETUP_SHIFT)
138*4882a593Smuzhiyun 		| ((pxa2xx_mcxx_asst(speed, clock)
139*4882a593Smuzhiyun 		& MCXX_ASST_MASK) << MCXX_ASST_SHIFT)
140*4882a593Smuzhiyun 		| ((pxa2xx_mcxx_hold(speed, clock)
141*4882a593Smuzhiyun 		& MCXX_HOLD_MASK) << MCXX_HOLD_SHIFT);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	__raw_writel(val, MCIO(sock));
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
pxa2xx_pcmcia_set_mcatt(int sock,int speed,int clock)148*4882a593Smuzhiyun static int pxa2xx_pcmcia_set_mcatt( int sock, int speed, int clock )
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	uint32_t val;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	val = ((pxa2xx_mcxx_setup(speed, clock)
153*4882a593Smuzhiyun 		& MCXX_SETUP_MASK) << MCXX_SETUP_SHIFT)
154*4882a593Smuzhiyun 		| ((pxa2xx_mcxx_asst(speed, clock)
155*4882a593Smuzhiyun 		& MCXX_ASST_MASK) << MCXX_ASST_SHIFT)
156*4882a593Smuzhiyun 		| ((pxa2xx_mcxx_hold(speed, clock)
157*4882a593Smuzhiyun 		& MCXX_HOLD_MASK) << MCXX_HOLD_SHIFT);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	__raw_writel(val, MCATT(sock));
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
pxa2xx_pcmcia_set_mcxx(struct soc_pcmcia_socket * skt,unsigned int clk)164*4882a593Smuzhiyun static int pxa2xx_pcmcia_set_mcxx(struct soc_pcmcia_socket *skt, unsigned int clk)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	struct soc_pcmcia_timing timing;
167*4882a593Smuzhiyun 	int sock = skt->nr;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	soc_common_pcmcia_get_timing(skt, &timing);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	pxa2xx_pcmcia_set_mcmem(sock, timing.mem, clk);
172*4882a593Smuzhiyun 	pxa2xx_pcmcia_set_mcatt(sock, timing.attr, clk);
173*4882a593Smuzhiyun 	pxa2xx_pcmcia_set_mcio(sock, timing.io, clk);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
pxa2xx_pcmcia_set_timing(struct soc_pcmcia_socket * skt)178*4882a593Smuzhiyun static int pxa2xx_pcmcia_set_timing(struct soc_pcmcia_socket *skt)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	unsigned long clk = clk_get_rate(skt->clk);
181*4882a593Smuzhiyun 	return pxa2xx_pcmcia_set_mcxx(skt, clk / 10000);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #ifdef CONFIG_CPU_FREQ
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static int
pxa2xx_pcmcia_frequency_change(struct soc_pcmcia_socket * skt,unsigned long val,struct cpufreq_freqs * freqs)187*4882a593Smuzhiyun pxa2xx_pcmcia_frequency_change(struct soc_pcmcia_socket *skt,
188*4882a593Smuzhiyun 			       unsigned long val,
189*4882a593Smuzhiyun 			       struct cpufreq_freqs *freqs)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	switch (val) {
192*4882a593Smuzhiyun 	case CPUFREQ_PRECHANGE:
193*4882a593Smuzhiyun 		if (freqs->new > freqs->old) {
194*4882a593Smuzhiyun 			debug(skt, 2, "new frequency %u.%uMHz > %u.%uMHz, "
195*4882a593Smuzhiyun 			       "pre-updating\n",
196*4882a593Smuzhiyun 			       freqs->new / 1000, (freqs->new / 100) % 10,
197*4882a593Smuzhiyun 			       freqs->old / 1000, (freqs->old / 100) % 10);
198*4882a593Smuzhiyun 			pxa2xx_pcmcia_set_timing(skt);
199*4882a593Smuzhiyun 		}
200*4882a593Smuzhiyun 		break;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	case CPUFREQ_POSTCHANGE:
203*4882a593Smuzhiyun 		if (freqs->new < freqs->old) {
204*4882a593Smuzhiyun 			debug(skt, 2, "new frequency %u.%uMHz < %u.%uMHz, "
205*4882a593Smuzhiyun 			       "post-updating\n",
206*4882a593Smuzhiyun 			       freqs->new / 1000, (freqs->new / 100) % 10,
207*4882a593Smuzhiyun 			       freqs->old / 1000, (freqs->old / 100) % 10);
208*4882a593Smuzhiyun 			pxa2xx_pcmcia_set_timing(skt);
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 		break;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 	return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun 
pxa2xx_configure_sockets(struct device * dev,struct pcmcia_low_level * ops)216*4882a593Smuzhiyun void pxa2xx_configure_sockets(struct device *dev, struct pcmcia_low_level *ops)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	/*
219*4882a593Smuzhiyun 	 * We have at least one socket, so set MECR:CIT
220*4882a593Smuzhiyun 	 * (Card Is There)
221*4882a593Smuzhiyun 	 */
222*4882a593Smuzhiyun 	uint32_t mecr = MECR_CIT;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* Set MECR:NOS (Number Of Sockets) */
225*4882a593Smuzhiyun 	if ((ops->first + ops->nr) > 1 ||
226*4882a593Smuzhiyun 	    machine_is_viper() || machine_is_arcom_zeus())
227*4882a593Smuzhiyun 		mecr |= MECR_NOS;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	__raw_writel(mecr, MECR);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun EXPORT_SYMBOL(pxa2xx_configure_sockets);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static const char *skt_names[] = {
234*4882a593Smuzhiyun 	"PCMCIA socket 0",
235*4882a593Smuzhiyun 	"PCMCIA socket 1",
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define SKT_DEV_INFO_SIZE(n) \
239*4882a593Smuzhiyun 	(sizeof(struct skt_dev_info) + (n)*sizeof(struct soc_pcmcia_socket))
240*4882a593Smuzhiyun 
pxa2xx_drv_pcmcia_add_one(struct soc_pcmcia_socket * skt)241*4882a593Smuzhiyun int pxa2xx_drv_pcmcia_add_one(struct soc_pcmcia_socket *skt)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	skt->res_skt.start = _PCMCIA(skt->nr);
244*4882a593Smuzhiyun 	skt->res_skt.end = _PCMCIA(skt->nr) + PCMCIASp - 1;
245*4882a593Smuzhiyun 	skt->res_skt.name = skt_names[skt->nr];
246*4882a593Smuzhiyun 	skt->res_skt.flags = IORESOURCE_MEM;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	skt->res_io.start = _PCMCIAIO(skt->nr);
249*4882a593Smuzhiyun 	skt->res_io.end = _PCMCIAIO(skt->nr) + PCMCIAIOSp - 1;
250*4882a593Smuzhiyun 	skt->res_io.name = "io";
251*4882a593Smuzhiyun 	skt->res_io.flags = IORESOURCE_MEM | IORESOURCE_BUSY;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	skt->res_mem.start = _PCMCIAMem(skt->nr);
254*4882a593Smuzhiyun 	skt->res_mem.end = _PCMCIAMem(skt->nr) + PCMCIAMemSp - 1;
255*4882a593Smuzhiyun 	skt->res_mem.name = "memory";
256*4882a593Smuzhiyun 	skt->res_mem.flags = IORESOURCE_MEM;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	skt->res_attr.start = _PCMCIAAttr(skt->nr);
259*4882a593Smuzhiyun 	skt->res_attr.end = _PCMCIAAttr(skt->nr) + PCMCIAAttrSp - 1;
260*4882a593Smuzhiyun 	skt->res_attr.name = "attribute";
261*4882a593Smuzhiyun 	skt->res_attr.flags = IORESOURCE_MEM;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return soc_pcmcia_add_one(skt);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun EXPORT_SYMBOL(pxa2xx_drv_pcmcia_add_one);
266*4882a593Smuzhiyun 
pxa2xx_drv_pcmcia_ops(struct pcmcia_low_level * ops)267*4882a593Smuzhiyun void pxa2xx_drv_pcmcia_ops(struct pcmcia_low_level *ops)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	/* Provide our PXA2xx specific timing routines. */
270*4882a593Smuzhiyun 	ops->set_timing  = pxa2xx_pcmcia_set_timing;
271*4882a593Smuzhiyun #ifdef CONFIG_CPU_FREQ
272*4882a593Smuzhiyun 	ops->frequency_change = pxa2xx_pcmcia_frequency_change;
273*4882a593Smuzhiyun #endif
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun EXPORT_SYMBOL(pxa2xx_drv_pcmcia_ops);
276*4882a593Smuzhiyun 
pxa2xx_drv_pcmcia_probe(struct platform_device * dev)277*4882a593Smuzhiyun static int pxa2xx_drv_pcmcia_probe(struct platform_device *dev)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	int i, ret = 0;
280*4882a593Smuzhiyun 	struct pcmcia_low_level *ops;
281*4882a593Smuzhiyun 	struct skt_dev_info *sinfo;
282*4882a593Smuzhiyun 	struct soc_pcmcia_socket *skt;
283*4882a593Smuzhiyun 	struct clk *clk;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	ops = (struct pcmcia_low_level *)dev->dev.platform_data;
286*4882a593Smuzhiyun 	if (!ops) {
287*4882a593Smuzhiyun 		ret = -ENODEV;
288*4882a593Smuzhiyun 		goto err0;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (cpu_is_pxa320() && ops->nr > 1) {
292*4882a593Smuzhiyun 		dev_err(&dev->dev, "pxa320 supports only one pcmcia slot");
293*4882a593Smuzhiyun 		ret = -EINVAL;
294*4882a593Smuzhiyun 		goto err0;
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	clk = devm_clk_get(&dev->dev, NULL);
298*4882a593Smuzhiyun 	if (IS_ERR(clk))
299*4882a593Smuzhiyun 		return -ENODEV;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	pxa2xx_drv_pcmcia_ops(ops);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	sinfo = devm_kzalloc(&dev->dev, SKT_DEV_INFO_SIZE(ops->nr),
304*4882a593Smuzhiyun 			     GFP_KERNEL);
305*4882a593Smuzhiyun 	if (!sinfo)
306*4882a593Smuzhiyun 		return -ENOMEM;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	sinfo->nskt = ops->nr;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* Initialize processor specific parameters */
311*4882a593Smuzhiyun 	for (i = 0; i < ops->nr; i++) {
312*4882a593Smuzhiyun 		skt = &sinfo->skt[i];
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 		skt->nr = ops->first + i;
315*4882a593Smuzhiyun 		skt->clk = clk;
316*4882a593Smuzhiyun 		soc_pcmcia_init_one(skt, ops, &dev->dev);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 		ret = pxa2xx_drv_pcmcia_add_one(skt);
319*4882a593Smuzhiyun 		if (ret)
320*4882a593Smuzhiyun 			goto err1;
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	pxa2xx_configure_sockets(&dev->dev, ops);
324*4882a593Smuzhiyun 	dev_set_drvdata(&dev->dev, sinfo);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun err1:
329*4882a593Smuzhiyun 	while (--i >= 0)
330*4882a593Smuzhiyun 		soc_pcmcia_remove_one(&sinfo->skt[i]);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun err0:
333*4882a593Smuzhiyun 	return ret;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
pxa2xx_drv_pcmcia_remove(struct platform_device * dev)336*4882a593Smuzhiyun static int pxa2xx_drv_pcmcia_remove(struct platform_device *dev)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct skt_dev_info *sinfo = platform_get_drvdata(dev);
339*4882a593Smuzhiyun 	int i;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	for (i = 0; i < sinfo->nskt; i++)
342*4882a593Smuzhiyun 		soc_pcmcia_remove_one(&sinfo->skt[i]);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
pxa2xx_drv_pcmcia_resume(struct device * dev)347*4882a593Smuzhiyun static int pxa2xx_drv_pcmcia_resume(struct device *dev)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	struct pcmcia_low_level *ops = (struct pcmcia_low_level *)dev->platform_data;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	pxa2xx_configure_sockets(dev, ops);
352*4882a593Smuzhiyun 	return 0;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static const struct dev_pm_ops pxa2xx_drv_pcmcia_pm_ops = {
356*4882a593Smuzhiyun 	.resume		= pxa2xx_drv_pcmcia_resume,
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static struct platform_driver pxa2xx_pcmcia_driver = {
360*4882a593Smuzhiyun 	.probe		= pxa2xx_drv_pcmcia_probe,
361*4882a593Smuzhiyun 	.remove		= pxa2xx_drv_pcmcia_remove,
362*4882a593Smuzhiyun 	.driver		= {
363*4882a593Smuzhiyun 		.name	= "pxa2xx-pcmcia",
364*4882a593Smuzhiyun 		.pm	= &pxa2xx_drv_pcmcia_pm_ops,
365*4882a593Smuzhiyun 	},
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun 
pxa2xx_pcmcia_init(void)368*4882a593Smuzhiyun static int __init pxa2xx_pcmcia_init(void)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	return platform_driver_register(&pxa2xx_pcmcia_driver);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
pxa2xx_pcmcia_exit(void)373*4882a593Smuzhiyun static void __exit pxa2xx_pcmcia_exit(void)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	platform_driver_unregister(&pxa2xx_pcmcia_driver);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun fs_initcall(pxa2xx_pcmcia_init);
379*4882a593Smuzhiyun module_exit(pxa2xx_pcmcia_exit);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun MODULE_AUTHOR("Stefan Eletzhofer <stefan.eletzhofer@inquant.de> and Ian Molton <spyro@f2s.com>");
382*4882a593Smuzhiyun MODULE_DESCRIPTION("Linux PCMCIA Card Services: PXA2xx core socket driver");
383*4882a593Smuzhiyun MODULE_LICENSE("GPL");
384*4882a593Smuzhiyun MODULE_ALIAS("platform:pxa2xx-pcmcia");
385