xref: /OK3568_Linux_fs/kernel/drivers/pcmcia/i82365.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*======================================================================
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun     Device driver for Intel 82365 and compatible PC Card controllers.
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun     i82365.c 1.265 1999/11/10 18:36:21
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun     The contents of this file are subject to the Mozilla Public
8*4882a593Smuzhiyun     License Version 1.1 (the "License"); you may not use this file
9*4882a593Smuzhiyun     except in compliance with the License. You may obtain a copy of
10*4882a593Smuzhiyun     the License at http://www.mozilla.org/MPL/
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun     Software distributed under the License is distributed on an "AS
13*4882a593Smuzhiyun     IS" basis, WITHOUT WARRANTY OF ANY KIND, either express or
14*4882a593Smuzhiyun     implied. See the License for the specific language governing
15*4882a593Smuzhiyun     rights and limitations under the License.
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun     The initial developer of the original code is David A. Hinds
18*4882a593Smuzhiyun     <dahinds@users.sourceforge.net>.  Portions created by David A. Hinds
19*4882a593Smuzhiyun     are Copyright (C) 1999 David A. Hinds.  All Rights Reserved.
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun     Alternatively, the contents of this file may be used under the
22*4882a593Smuzhiyun     terms of the GNU General Public License version 2 (the "GPL"), in which
23*4882a593Smuzhiyun     case the provisions of the GPL are applicable instead of the
24*4882a593Smuzhiyun     above.  If you wish to allow the use of your version of this file
25*4882a593Smuzhiyun     only under the terms of the GPL and not to allow others to use
26*4882a593Smuzhiyun     your version of this file under the MPL, indicate your decision
27*4882a593Smuzhiyun     by deleting the provisions above and replace them with the notice
28*4882a593Smuzhiyun     and other provisions required by the GPL.  If you do not delete
29*4882a593Smuzhiyun     the provisions above, a recipient may use your version of this
30*4882a593Smuzhiyun     file under either the MPL or the GPL.
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun ======================================================================*/
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <linux/module.h>
35*4882a593Smuzhiyun #include <linux/moduleparam.h>
36*4882a593Smuzhiyun #include <linux/init.h>
37*4882a593Smuzhiyun #include <linux/types.h>
38*4882a593Smuzhiyun #include <linux/fcntl.h>
39*4882a593Smuzhiyun #include <linux/string.h>
40*4882a593Smuzhiyun #include <linux/kernel.h>
41*4882a593Smuzhiyun #include <linux/errno.h>
42*4882a593Smuzhiyun #include <linux/timer.h>
43*4882a593Smuzhiyun #include <linux/ioport.h>
44*4882a593Smuzhiyun #include <linux/delay.h>
45*4882a593Smuzhiyun #include <linux/workqueue.h>
46*4882a593Smuzhiyun #include <linux/interrupt.h>
47*4882a593Smuzhiyun #include <linux/platform_device.h>
48*4882a593Smuzhiyun #include <linux/bitops.h>
49*4882a593Smuzhiyun #include <asm/irq.h>
50*4882a593Smuzhiyun #include <asm/io.h>
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #include <pcmcia/ss.h>
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #include <linux/isapnp.h>
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* ISA-bus controllers */
57*4882a593Smuzhiyun #include "i82365.h"
58*4882a593Smuzhiyun #include "cirrus.h"
59*4882a593Smuzhiyun #include "vg468.h"
60*4882a593Smuzhiyun #include "ricoh.h"
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static irqreturn_t i365_count_irq(int, void *);
_check_irq(int irq,int flags)64*4882a593Smuzhiyun static inline int _check_irq(int irq, int flags)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun     if (request_irq(irq, i365_count_irq, flags, "x", i365_count_irq) != 0)
67*4882a593Smuzhiyun 	return -1;
68*4882a593Smuzhiyun     free_irq(irq, i365_count_irq);
69*4882a593Smuzhiyun     return 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*====================================================================*/
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Parameters that can be set with 'insmod' */
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* Default base address for i82365sl and other ISA chips */
77*4882a593Smuzhiyun static unsigned long i365_base = 0x3e0;
78*4882a593Smuzhiyun /* Should we probe at 0x3e2 for an extra ISA controller? */
79*4882a593Smuzhiyun static int extra_sockets = 0;
80*4882a593Smuzhiyun /* Specify a socket number to ignore */
81*4882a593Smuzhiyun static int ignore = -1;
82*4882a593Smuzhiyun /* Bit map or list of interrupts to choose from */
83*4882a593Smuzhiyun static u_int irq_mask = 0xffff;
84*4882a593Smuzhiyun static int irq_list[16];
85*4882a593Smuzhiyun static unsigned int irq_list_count;
86*4882a593Smuzhiyun /* The card status change interrupt -- 0 means autoselect */
87*4882a593Smuzhiyun static int cs_irq = 0;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* Probe for safe interrupts? */
90*4882a593Smuzhiyun static int do_scan = 1;
91*4882a593Smuzhiyun /* Poll status interval -- 0 means default to interrupt */
92*4882a593Smuzhiyun static int poll_interval = 0;
93*4882a593Smuzhiyun /* External clock time, in nanoseconds.  120 ns = 8.33 MHz */
94*4882a593Smuzhiyun static int cycle_time = 120;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* Cirrus options */
97*4882a593Smuzhiyun static int has_dma = -1;
98*4882a593Smuzhiyun static int has_led = -1;
99*4882a593Smuzhiyun static int has_ring = -1;
100*4882a593Smuzhiyun static int dynamic_mode = 0;
101*4882a593Smuzhiyun static int freq_bypass = -1;
102*4882a593Smuzhiyun static int setup_time = -1;
103*4882a593Smuzhiyun static int cmd_time = -1;
104*4882a593Smuzhiyun static int recov_time = -1;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* Vadem options */
107*4882a593Smuzhiyun static int async_clock = -1;
108*4882a593Smuzhiyun static int cable_mode = -1;
109*4882a593Smuzhiyun static int wakeup = 0;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun module_param_hw(i365_base, ulong, ioport, 0444);
112*4882a593Smuzhiyun module_param(ignore, int, 0444);
113*4882a593Smuzhiyun module_param(extra_sockets, int, 0444);
114*4882a593Smuzhiyun module_param_hw(irq_mask, int, other, 0444);
115*4882a593Smuzhiyun module_param_hw_array(irq_list, int, irq, &irq_list_count, 0444);
116*4882a593Smuzhiyun module_param_hw(cs_irq, int, irq, 0444);
117*4882a593Smuzhiyun module_param(async_clock, int, 0444);
118*4882a593Smuzhiyun module_param(cable_mode, int, 0444);
119*4882a593Smuzhiyun module_param(wakeup, int, 0444);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun module_param(do_scan, int, 0444);
122*4882a593Smuzhiyun module_param(poll_interval, int, 0444);
123*4882a593Smuzhiyun module_param(cycle_time, int, 0444);
124*4882a593Smuzhiyun module_param(has_dma, int, 0444);
125*4882a593Smuzhiyun module_param(has_led, int, 0444);
126*4882a593Smuzhiyun module_param(has_ring, int, 0444);
127*4882a593Smuzhiyun module_param(dynamic_mode, int, 0444);
128*4882a593Smuzhiyun module_param(freq_bypass, int, 0444);
129*4882a593Smuzhiyun module_param(setup_time, int, 0444);
130*4882a593Smuzhiyun module_param(cmd_time, int, 0444);
131*4882a593Smuzhiyun module_param(recov_time, int, 0444);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /*====================================================================*/
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun struct cirrus_state {
136*4882a593Smuzhiyun     u_char		misc1, misc2;
137*4882a593Smuzhiyun     u_char		timer[6];
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun struct vg46x_state {
141*4882a593Smuzhiyun     u_char		ctl, ema;
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun struct i82365_socket {
145*4882a593Smuzhiyun     u_short		type, flags;
146*4882a593Smuzhiyun     struct pcmcia_socket	socket;
147*4882a593Smuzhiyun     unsigned int	number;
148*4882a593Smuzhiyun     unsigned int	ioaddr;
149*4882a593Smuzhiyun     u_short		psock;
150*4882a593Smuzhiyun     u_char		cs_irq, intr;
151*4882a593Smuzhiyun     union {
152*4882a593Smuzhiyun 	struct cirrus_state		cirrus;
153*4882a593Smuzhiyun 	struct vg46x_state		vg46x;
154*4882a593Smuzhiyun     } state;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* Where we keep track of our sockets... */
158*4882a593Smuzhiyun static int sockets = 0;
159*4882a593Smuzhiyun static struct i82365_socket socket[8] = {
160*4882a593Smuzhiyun     { 0, }, /* ... */
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* Default ISA interrupt mask */
164*4882a593Smuzhiyun #define I365_MASK	0xdeb8	/* irq 15,14,12,11,10,9,7,5,4,3 */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static int grab_irq;
167*4882a593Smuzhiyun static DEFINE_SPINLOCK(isa_lock);
168*4882a593Smuzhiyun #define ISA_LOCK(n, f) spin_lock_irqsave(&isa_lock, f)
169*4882a593Smuzhiyun #define ISA_UNLOCK(n, f) spin_unlock_irqrestore(&isa_lock, f)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static struct timer_list poll_timer;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /*====================================================================*/
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* These definitions must match the pcic table! */
176*4882a593Smuzhiyun enum pcic_id {
177*4882a593Smuzhiyun     IS_I82365A, IS_I82365B, IS_I82365DF,
178*4882a593Smuzhiyun     IS_IBM, IS_RF5Cx96, IS_VLSI, IS_VG468, IS_VG469,
179*4882a593Smuzhiyun     IS_PD6710, IS_PD672X, IS_VT83C469,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* Flags for classifying groups of controllers */
183*4882a593Smuzhiyun #define IS_VADEM	0x0001
184*4882a593Smuzhiyun #define IS_CIRRUS	0x0002
185*4882a593Smuzhiyun #define IS_VIA		0x0010
186*4882a593Smuzhiyun #define IS_UNKNOWN	0x0400
187*4882a593Smuzhiyun #define IS_VG_PWR	0x0800
188*4882a593Smuzhiyun #define IS_DF_PWR	0x1000
189*4882a593Smuzhiyun #define IS_REGISTERED	0x2000
190*4882a593Smuzhiyun #define IS_ALIVE	0x8000
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun struct pcic {
193*4882a593Smuzhiyun     char		*name;
194*4882a593Smuzhiyun     u_short		flags;
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static struct pcic pcic[] = {
198*4882a593Smuzhiyun     { "Intel i82365sl A step", 0 },
199*4882a593Smuzhiyun     { "Intel i82365sl B step", 0 },
200*4882a593Smuzhiyun     { "Intel i82365sl DF", IS_DF_PWR },
201*4882a593Smuzhiyun     { "IBM Clone", 0 },
202*4882a593Smuzhiyun     { "Ricoh RF5C296/396", 0 },
203*4882a593Smuzhiyun     { "VLSI 82C146", 0 },
204*4882a593Smuzhiyun     { "Vadem VG-468", IS_VADEM },
205*4882a593Smuzhiyun     { "Vadem VG-469", IS_VADEM|IS_VG_PWR },
206*4882a593Smuzhiyun     { "Cirrus PD6710", IS_CIRRUS },
207*4882a593Smuzhiyun     { "Cirrus PD672x", IS_CIRRUS },
208*4882a593Smuzhiyun     { "VIA VT83C469", IS_CIRRUS|IS_VIA },
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define PCIC_COUNT	ARRAY_SIZE(pcic)
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /*====================================================================*/
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static DEFINE_SPINLOCK(bus_lock);
216*4882a593Smuzhiyun 
i365_get(u_short sock,u_short reg)217*4882a593Smuzhiyun static u_char i365_get(u_short sock, u_short reg)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun     unsigned long flags;
220*4882a593Smuzhiyun     spin_lock_irqsave(&bus_lock,flags);
221*4882a593Smuzhiyun     {
222*4882a593Smuzhiyun 	unsigned int port = socket[sock].ioaddr;
223*4882a593Smuzhiyun 	u_char val;
224*4882a593Smuzhiyun 	reg = I365_REG(socket[sock].psock, reg);
225*4882a593Smuzhiyun 	outb(reg, port); val = inb(port+1);
226*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bus_lock,flags);
227*4882a593Smuzhiyun 	return val;
228*4882a593Smuzhiyun     }
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
i365_set(u_short sock,u_short reg,u_char data)231*4882a593Smuzhiyun static void i365_set(u_short sock, u_short reg, u_char data)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun     unsigned long flags;
234*4882a593Smuzhiyun     spin_lock_irqsave(&bus_lock,flags);
235*4882a593Smuzhiyun     {
236*4882a593Smuzhiyun 	unsigned int port = socket[sock].ioaddr;
237*4882a593Smuzhiyun 	u_char val = I365_REG(socket[sock].psock, reg);
238*4882a593Smuzhiyun 	outb(val, port); outb(data, port+1);
239*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bus_lock,flags);
240*4882a593Smuzhiyun     }
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
i365_bset(u_short sock,u_short reg,u_char mask)243*4882a593Smuzhiyun static void i365_bset(u_short sock, u_short reg, u_char mask)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun     u_char d = i365_get(sock, reg);
246*4882a593Smuzhiyun     d |= mask;
247*4882a593Smuzhiyun     i365_set(sock, reg, d);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
i365_bclr(u_short sock,u_short reg,u_char mask)250*4882a593Smuzhiyun static void i365_bclr(u_short sock, u_short reg, u_char mask)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun     u_char d = i365_get(sock, reg);
253*4882a593Smuzhiyun     d &= ~mask;
254*4882a593Smuzhiyun     i365_set(sock, reg, d);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
i365_bflip(u_short sock,u_short reg,u_char mask,int b)257*4882a593Smuzhiyun static void i365_bflip(u_short sock, u_short reg, u_char mask, int b)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun     u_char d = i365_get(sock, reg);
260*4882a593Smuzhiyun     if (b)
261*4882a593Smuzhiyun 	d |= mask;
262*4882a593Smuzhiyun     else
263*4882a593Smuzhiyun 	d &= ~mask;
264*4882a593Smuzhiyun     i365_set(sock, reg, d);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
i365_get_pair(u_short sock,u_short reg)267*4882a593Smuzhiyun static u_short i365_get_pair(u_short sock, u_short reg)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun     u_short a, b;
270*4882a593Smuzhiyun     a = i365_get(sock, reg);
271*4882a593Smuzhiyun     b = i365_get(sock, reg+1);
272*4882a593Smuzhiyun     return (a + (b<<8));
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
i365_set_pair(u_short sock,u_short reg,u_short data)275*4882a593Smuzhiyun static void i365_set_pair(u_short sock, u_short reg, u_short data)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun     i365_set(sock, reg, data & 0xff);
278*4882a593Smuzhiyun     i365_set(sock, reg+1, data >> 8);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /*======================================================================
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun     Code to save and restore global state information for Cirrus
284*4882a593Smuzhiyun     PD67xx controllers, and to set and report global configuration
285*4882a593Smuzhiyun     options.
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun     The VIA controllers also use these routines, as they are mostly
288*4882a593Smuzhiyun     Cirrus lookalikes, without the timing registers.
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun ======================================================================*/
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define flip(v,b,f) (v = ((f)<0) ? v : ((f) ? ((v)|(b)) : ((v)&(~b))))
293*4882a593Smuzhiyun 
cirrus_get_state(u_short s)294*4882a593Smuzhiyun static void cirrus_get_state(u_short s)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun     int i;
297*4882a593Smuzhiyun     struct cirrus_state *p = &socket[s].state.cirrus;
298*4882a593Smuzhiyun     p->misc1 = i365_get(s, PD67_MISC_CTL_1);
299*4882a593Smuzhiyun     p->misc1 &= (PD67_MC1_MEDIA_ENA | PD67_MC1_INPACK_ENA);
300*4882a593Smuzhiyun     p->misc2 = i365_get(s, PD67_MISC_CTL_2);
301*4882a593Smuzhiyun     for (i = 0; i < 6; i++)
302*4882a593Smuzhiyun 	p->timer[i] = i365_get(s, PD67_TIME_SETUP(0)+i);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
cirrus_set_state(u_short s)305*4882a593Smuzhiyun static void cirrus_set_state(u_short s)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun     int i;
308*4882a593Smuzhiyun     u_char misc;
309*4882a593Smuzhiyun     struct cirrus_state *p = &socket[s].state.cirrus;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun     misc = i365_get(s, PD67_MISC_CTL_2);
312*4882a593Smuzhiyun     i365_set(s, PD67_MISC_CTL_2, p->misc2);
313*4882a593Smuzhiyun     if (misc & PD67_MC2_SUSPEND) mdelay(50);
314*4882a593Smuzhiyun     misc = i365_get(s, PD67_MISC_CTL_1);
315*4882a593Smuzhiyun     misc &= ~(PD67_MC1_MEDIA_ENA | PD67_MC1_INPACK_ENA);
316*4882a593Smuzhiyun     i365_set(s, PD67_MISC_CTL_1, misc | p->misc1);
317*4882a593Smuzhiyun     for (i = 0; i < 6; i++)
318*4882a593Smuzhiyun 	i365_set(s, PD67_TIME_SETUP(0)+i, p->timer[i]);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
cirrus_set_opts(u_short s,char * buf)321*4882a593Smuzhiyun static u_int __init cirrus_set_opts(u_short s, char *buf)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun     struct i82365_socket *t = &socket[s];
324*4882a593Smuzhiyun     struct cirrus_state *p = &socket[s].state.cirrus;
325*4882a593Smuzhiyun     u_int mask = 0xffff;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun     if (has_ring == -1) has_ring = 1;
328*4882a593Smuzhiyun     flip(p->misc2, PD67_MC2_IRQ15_RI, has_ring);
329*4882a593Smuzhiyun     flip(p->misc2, PD67_MC2_DYNAMIC_MODE, dynamic_mode);
330*4882a593Smuzhiyun     flip(p->misc2, PD67_MC2_FREQ_BYPASS, freq_bypass);
331*4882a593Smuzhiyun     if (p->misc2 & PD67_MC2_IRQ15_RI)
332*4882a593Smuzhiyun 	strcat(buf, " [ring]");
333*4882a593Smuzhiyun     if (p->misc2 & PD67_MC2_DYNAMIC_MODE)
334*4882a593Smuzhiyun 	strcat(buf, " [dyn mode]");
335*4882a593Smuzhiyun     if (p->misc2 & PD67_MC2_FREQ_BYPASS)
336*4882a593Smuzhiyun 	strcat(buf, " [freq bypass]");
337*4882a593Smuzhiyun     if (p->misc1 & PD67_MC1_INPACK_ENA)
338*4882a593Smuzhiyun 	strcat(buf, " [inpack]");
339*4882a593Smuzhiyun     if (p->misc2 & PD67_MC2_IRQ15_RI)
340*4882a593Smuzhiyun 	mask &= ~0x8000;
341*4882a593Smuzhiyun     if (has_led > 0) {
342*4882a593Smuzhiyun 	strcat(buf, " [led]");
343*4882a593Smuzhiyun 	mask &= ~0x1000;
344*4882a593Smuzhiyun     }
345*4882a593Smuzhiyun     if (has_dma > 0) {
346*4882a593Smuzhiyun 	strcat(buf, " [dma]");
347*4882a593Smuzhiyun 	mask &= ~0x0600;
348*4882a593Smuzhiyun     }
349*4882a593Smuzhiyun     if (!(t->flags & IS_VIA)) {
350*4882a593Smuzhiyun 	if (setup_time >= 0)
351*4882a593Smuzhiyun 	    p->timer[0] = p->timer[3] = setup_time;
352*4882a593Smuzhiyun 	if (cmd_time > 0) {
353*4882a593Smuzhiyun 	    p->timer[1] = cmd_time;
354*4882a593Smuzhiyun 	    p->timer[4] = cmd_time*2+4;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 	if (p->timer[1] == 0) {
357*4882a593Smuzhiyun 	    p->timer[1] = 6; p->timer[4] = 16;
358*4882a593Smuzhiyun 	    if (p->timer[0] == 0)
359*4882a593Smuzhiyun 		p->timer[0] = p->timer[3] = 1;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 	if (recov_time >= 0)
362*4882a593Smuzhiyun 	    p->timer[2] = p->timer[5] = recov_time;
363*4882a593Smuzhiyun 	buf += strlen(buf);
364*4882a593Smuzhiyun 	sprintf(buf, " [%d/%d/%d] [%d/%d/%d]", p->timer[0], p->timer[1],
365*4882a593Smuzhiyun 		p->timer[2], p->timer[3], p->timer[4], p->timer[5]);
366*4882a593Smuzhiyun     }
367*4882a593Smuzhiyun     return mask;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun /*======================================================================
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun     Code to save and restore global state information for Vadem VG468
373*4882a593Smuzhiyun     and VG469 controllers, and to set and report global configuration
374*4882a593Smuzhiyun     options.
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun ======================================================================*/
377*4882a593Smuzhiyun 
vg46x_get_state(u_short s)378*4882a593Smuzhiyun static void vg46x_get_state(u_short s)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun     struct vg46x_state *p = &socket[s].state.vg46x;
381*4882a593Smuzhiyun     p->ctl = i365_get(s, VG468_CTL);
382*4882a593Smuzhiyun     if (socket[s].type == IS_VG469)
383*4882a593Smuzhiyun 	p->ema = i365_get(s, VG469_EXT_MODE);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
vg46x_set_state(u_short s)386*4882a593Smuzhiyun static void vg46x_set_state(u_short s)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun     struct vg46x_state *p = &socket[s].state.vg46x;
389*4882a593Smuzhiyun     i365_set(s, VG468_CTL, p->ctl);
390*4882a593Smuzhiyun     if (socket[s].type == IS_VG469)
391*4882a593Smuzhiyun 	i365_set(s, VG469_EXT_MODE, p->ema);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
vg46x_set_opts(u_short s,char * buf)394*4882a593Smuzhiyun static u_int __init vg46x_set_opts(u_short s, char *buf)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun     struct vg46x_state *p = &socket[s].state.vg46x;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun     flip(p->ctl, VG468_CTL_ASYNC, async_clock);
399*4882a593Smuzhiyun     flip(p->ema, VG469_MODE_CABLE, cable_mode);
400*4882a593Smuzhiyun     if (p->ctl & VG468_CTL_ASYNC)
401*4882a593Smuzhiyun 	strcat(buf, " [async]");
402*4882a593Smuzhiyun     if (p->ctl & VG468_CTL_INPACK)
403*4882a593Smuzhiyun 	strcat(buf, " [inpack]");
404*4882a593Smuzhiyun     if (socket[s].type == IS_VG469) {
405*4882a593Smuzhiyun 	u_char vsel = i365_get(s, VG469_VSELECT);
406*4882a593Smuzhiyun 	if (vsel & VG469_VSEL_EXT_STAT) {
407*4882a593Smuzhiyun 	    strcat(buf, " [ext mode]");
408*4882a593Smuzhiyun 	    if (vsel & VG469_VSEL_EXT_BUS)
409*4882a593Smuzhiyun 		strcat(buf, " [isa buf]");
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 	if (p->ema & VG469_MODE_CABLE)
412*4882a593Smuzhiyun 	    strcat(buf, " [cable]");
413*4882a593Smuzhiyun 	if (p->ema & VG469_MODE_COMPAT)
414*4882a593Smuzhiyun 	    strcat(buf, " [c step]");
415*4882a593Smuzhiyun     }
416*4882a593Smuzhiyun     return 0xffff;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun /*======================================================================
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun     Generic routines to get and set controller options
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun ======================================================================*/
424*4882a593Smuzhiyun 
get_bridge_state(u_short s)425*4882a593Smuzhiyun static void get_bridge_state(u_short s)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun     struct i82365_socket *t = &socket[s];
428*4882a593Smuzhiyun     if (t->flags & IS_CIRRUS)
429*4882a593Smuzhiyun 	cirrus_get_state(s);
430*4882a593Smuzhiyun     else if (t->flags & IS_VADEM)
431*4882a593Smuzhiyun 	vg46x_get_state(s);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
set_bridge_state(u_short s)434*4882a593Smuzhiyun static void set_bridge_state(u_short s)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun     struct i82365_socket *t = &socket[s];
437*4882a593Smuzhiyun     if (t->flags & IS_CIRRUS)
438*4882a593Smuzhiyun 	cirrus_set_state(s);
439*4882a593Smuzhiyun     else {
440*4882a593Smuzhiyun 	i365_set(s, I365_GBLCTL, 0x00);
441*4882a593Smuzhiyun 	i365_set(s, I365_GENCTL, 0x00);
442*4882a593Smuzhiyun     }
443*4882a593Smuzhiyun     i365_bflip(s, I365_INTCTL, I365_INTR_ENA, t->intr);
444*4882a593Smuzhiyun     if (t->flags & IS_VADEM)
445*4882a593Smuzhiyun 	vg46x_set_state(s);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
set_bridge_opts(u_short s,u_short ns)448*4882a593Smuzhiyun static u_int __init set_bridge_opts(u_short s, u_short ns)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun     u_short i;
451*4882a593Smuzhiyun     u_int m = 0xffff;
452*4882a593Smuzhiyun     char buf[128];
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun     for (i = s; i < s+ns; i++) {
455*4882a593Smuzhiyun 	if (socket[i].flags & IS_ALIVE) {
456*4882a593Smuzhiyun 	    printk(KERN_INFO "    host opts [%d]: already alive!\n", i);
457*4882a593Smuzhiyun 	    continue;
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 	buf[0] = '\0';
460*4882a593Smuzhiyun 	get_bridge_state(i);
461*4882a593Smuzhiyun 	if (socket[i].flags & IS_CIRRUS)
462*4882a593Smuzhiyun 	    m = cirrus_set_opts(i, buf);
463*4882a593Smuzhiyun 	else if (socket[i].flags & IS_VADEM)
464*4882a593Smuzhiyun 	    m = vg46x_set_opts(i, buf);
465*4882a593Smuzhiyun 	set_bridge_state(i);
466*4882a593Smuzhiyun 	printk(KERN_INFO "    host opts [%d]:%s\n", i,
467*4882a593Smuzhiyun 	       (*buf) ? buf : " none");
468*4882a593Smuzhiyun     }
469*4882a593Smuzhiyun     return m;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /*======================================================================
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun     Interrupt testing code, for ISA and PCI interrupts
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun ======================================================================*/
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static volatile u_int irq_hits;
479*4882a593Smuzhiyun static u_short irq_sock;
480*4882a593Smuzhiyun 
i365_count_irq(int irq,void * dev)481*4882a593Smuzhiyun static irqreturn_t i365_count_irq(int irq, void *dev)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun     i365_get(irq_sock, I365_CSC);
484*4882a593Smuzhiyun     irq_hits++;
485*4882a593Smuzhiyun     pr_debug("i82365: -> hit on irq %d\n", irq);
486*4882a593Smuzhiyun     return IRQ_HANDLED;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
test_irq(u_short sock,int irq)489*4882a593Smuzhiyun static u_int __init test_irq(u_short sock, int irq)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun     pr_debug("i82365:  testing ISA irq %d\n", irq);
492*4882a593Smuzhiyun     if (request_irq(irq, i365_count_irq, IRQF_PROBE_SHARED, "scan",
493*4882a593Smuzhiyun 			i365_count_irq) != 0)
494*4882a593Smuzhiyun 	return 1;
495*4882a593Smuzhiyun     irq_hits = 0; irq_sock = sock;
496*4882a593Smuzhiyun     msleep(10);
497*4882a593Smuzhiyun     if (irq_hits) {
498*4882a593Smuzhiyun 	free_irq(irq, i365_count_irq);
499*4882a593Smuzhiyun 	pr_debug("i82365:    spurious hit!\n");
500*4882a593Smuzhiyun 	return 1;
501*4882a593Smuzhiyun     }
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun     /* Generate one interrupt */
504*4882a593Smuzhiyun     i365_set(sock, I365_CSCINT, I365_CSC_DETECT | (irq << 4));
505*4882a593Smuzhiyun     i365_bset(sock, I365_GENCTL, I365_CTL_SW_IRQ);
506*4882a593Smuzhiyun     udelay(1000);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun     free_irq(irq, i365_count_irq);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun     /* mask all interrupts */
511*4882a593Smuzhiyun     i365_set(sock, I365_CSCINT, 0);
512*4882a593Smuzhiyun     pr_debug("i82365:    hits = %d\n", irq_hits);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun     return (irq_hits != 1);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
isa_scan(u_short sock,u_int mask0)517*4882a593Smuzhiyun static u_int __init isa_scan(u_short sock, u_int mask0)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun     u_int mask1 = 0;
520*4882a593Smuzhiyun     int i;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun #ifdef __alpha__
523*4882a593Smuzhiyun #define PIC 0x4d0
524*4882a593Smuzhiyun     /* Don't probe level-triggered interrupts -- reserved for PCI */
525*4882a593Smuzhiyun     mask0 &= ~(inb(PIC) | (inb(PIC+1) << 8));
526*4882a593Smuzhiyun #endif
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun     if (do_scan) {
529*4882a593Smuzhiyun 	set_bridge_state(sock);
530*4882a593Smuzhiyun 	i365_set(sock, I365_CSCINT, 0);
531*4882a593Smuzhiyun 	for (i = 0; i < 16; i++)
532*4882a593Smuzhiyun 	    if ((mask0 & (1 << i)) && (test_irq(sock, i) == 0))
533*4882a593Smuzhiyun 		mask1 |= (1 << i);
534*4882a593Smuzhiyun 	for (i = 0; i < 16; i++)
535*4882a593Smuzhiyun 	    if ((mask1 & (1 << i)) && (test_irq(sock, i) != 0))
536*4882a593Smuzhiyun 		mask1 ^= (1 << i);
537*4882a593Smuzhiyun     }
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun     printk(KERN_INFO "    ISA irqs (");
540*4882a593Smuzhiyun     if (mask1) {
541*4882a593Smuzhiyun 	printk("scanned");
542*4882a593Smuzhiyun     } else {
543*4882a593Smuzhiyun 	/* Fallback: just find interrupts that aren't in use */
544*4882a593Smuzhiyun 	for (i = 0; i < 16; i++)
545*4882a593Smuzhiyun 	    if ((mask0 & (1 << i)) && (_check_irq(i, IRQF_PROBE_SHARED) == 0))
546*4882a593Smuzhiyun 		mask1 |= (1 << i);
547*4882a593Smuzhiyun 	printk("default");
548*4882a593Smuzhiyun 	/* If scan failed, default to polled status */
549*4882a593Smuzhiyun 	if (!cs_irq && (poll_interval == 0)) poll_interval = HZ;
550*4882a593Smuzhiyun     }
551*4882a593Smuzhiyun     printk(") = ");
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun     for (i = 0; i < 16; i++)
554*4882a593Smuzhiyun 	if (mask1 & (1<<i))
555*4882a593Smuzhiyun 	    printk("%s%d", ((mask1 & ((1<<i)-1)) ? "," : ""), i);
556*4882a593Smuzhiyun     if (mask1 == 0) printk("none!");
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun     return mask1;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun /*====================================================================*/
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun /* Time conversion functions */
564*4882a593Smuzhiyun 
to_cycles(int ns)565*4882a593Smuzhiyun static int to_cycles(int ns)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun     return ns/cycle_time;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun /*====================================================================*/
571*4882a593Smuzhiyun 
identify(unsigned int port,u_short sock)572*4882a593Smuzhiyun static int __init identify(unsigned int port, u_short sock)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun     u_char val;
575*4882a593Smuzhiyun     int type = -1;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun     /* Use the next free entry in the socket table */
578*4882a593Smuzhiyun     socket[sockets].ioaddr = port;
579*4882a593Smuzhiyun     socket[sockets].psock = sock;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun     /* Wake up a sleepy Cirrus controller */
582*4882a593Smuzhiyun     if (wakeup) {
583*4882a593Smuzhiyun 	i365_bclr(sockets, PD67_MISC_CTL_2, PD67_MC2_SUSPEND);
584*4882a593Smuzhiyun 	/* Pause at least 50 ms */
585*4882a593Smuzhiyun 	mdelay(50);
586*4882a593Smuzhiyun     }
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun     if ((val = i365_get(sockets, I365_IDENT)) & 0x70)
589*4882a593Smuzhiyun 	return -1;
590*4882a593Smuzhiyun     switch (val) {
591*4882a593Smuzhiyun     case 0x82:
592*4882a593Smuzhiyun 	type = IS_I82365A; break;
593*4882a593Smuzhiyun     case 0x83:
594*4882a593Smuzhiyun 	type = IS_I82365B; break;
595*4882a593Smuzhiyun     case 0x84:
596*4882a593Smuzhiyun 	type = IS_I82365DF; break;
597*4882a593Smuzhiyun     case 0x88: case 0x89: case 0x8a:
598*4882a593Smuzhiyun 	type = IS_IBM; break;
599*4882a593Smuzhiyun     }
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun     /* Check for Vadem VG-468 chips */
602*4882a593Smuzhiyun     outb(0x0e, port);
603*4882a593Smuzhiyun     outb(0x37, port);
604*4882a593Smuzhiyun     i365_bset(sockets, VG468_MISC, VG468_MISC_VADEMREV);
605*4882a593Smuzhiyun     val = i365_get(sockets, I365_IDENT);
606*4882a593Smuzhiyun     if (val & I365_IDENT_VADEM) {
607*4882a593Smuzhiyun 	i365_bclr(sockets, VG468_MISC, VG468_MISC_VADEMREV);
608*4882a593Smuzhiyun 	type = ((val & 7) >= 4) ? IS_VG469 : IS_VG468;
609*4882a593Smuzhiyun     }
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun     /* Check for Ricoh chips */
612*4882a593Smuzhiyun     val = i365_get(sockets, RF5C_CHIP_ID);
613*4882a593Smuzhiyun     if ((val == RF5C_CHIP_RF5C296) || (val == RF5C_CHIP_RF5C396))
614*4882a593Smuzhiyun 	type = IS_RF5Cx96;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun     /* Check for Cirrus CL-PD67xx chips */
617*4882a593Smuzhiyun     i365_set(sockets, PD67_CHIP_INFO, 0);
618*4882a593Smuzhiyun     val = i365_get(sockets, PD67_CHIP_INFO);
619*4882a593Smuzhiyun     if ((val & PD67_INFO_CHIP_ID) == PD67_INFO_CHIP_ID) {
620*4882a593Smuzhiyun 	val = i365_get(sockets, PD67_CHIP_INFO);
621*4882a593Smuzhiyun 	if ((val & PD67_INFO_CHIP_ID) == 0) {
622*4882a593Smuzhiyun 	    type = (val & PD67_INFO_SLOTS) ? IS_PD672X : IS_PD6710;
623*4882a593Smuzhiyun 	    i365_set(sockets, PD67_EXT_INDEX, 0xe5);
624*4882a593Smuzhiyun 	    if (i365_get(sockets, PD67_EXT_INDEX) != 0xe5)
625*4882a593Smuzhiyun 		type = IS_VT83C469;
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun     }
628*4882a593Smuzhiyun     return type;
629*4882a593Smuzhiyun } /* identify */
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun /*======================================================================
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun     See if a card is present, powered up, in IO mode, and already
634*4882a593Smuzhiyun     bound to a (non PC Card) Linux driver.  We leave these alone.
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun     We make an exception for cards that seem to be serial devices.
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun ======================================================================*/
639*4882a593Smuzhiyun 
is_alive(u_short sock)640*4882a593Smuzhiyun static int __init is_alive(u_short sock)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun     u_char stat;
643*4882a593Smuzhiyun     unsigned int start, stop;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun     stat = i365_get(sock, I365_STATUS);
646*4882a593Smuzhiyun     start = i365_get_pair(sock, I365_IO(0)+I365_W_START);
647*4882a593Smuzhiyun     stop = i365_get_pair(sock, I365_IO(0)+I365_W_STOP);
648*4882a593Smuzhiyun     if ((stat & I365_CS_DETECT) && (stat & I365_CS_POWERON) &&
649*4882a593Smuzhiyun 	(i365_get(sock, I365_INTCTL) & I365_PC_IOCARD) &&
650*4882a593Smuzhiyun 	(i365_get(sock, I365_ADDRWIN) & I365_ENA_IO(0)) &&
651*4882a593Smuzhiyun 	((start & 0xfeef) != 0x02e8)) {
652*4882a593Smuzhiyun 	if (!request_region(start, stop-start+1, "i82365"))
653*4882a593Smuzhiyun 	    return 1;
654*4882a593Smuzhiyun 	release_region(start, stop-start+1);
655*4882a593Smuzhiyun     }
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun     return 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun /*====================================================================*/
661*4882a593Smuzhiyun 
add_socket(unsigned int port,int psock,int type)662*4882a593Smuzhiyun static void __init add_socket(unsigned int port, int psock, int type)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun     socket[sockets].ioaddr = port;
665*4882a593Smuzhiyun     socket[sockets].psock = psock;
666*4882a593Smuzhiyun     socket[sockets].type = type;
667*4882a593Smuzhiyun     socket[sockets].flags = pcic[type].flags;
668*4882a593Smuzhiyun     if (is_alive(sockets))
669*4882a593Smuzhiyun 	socket[sockets].flags |= IS_ALIVE;
670*4882a593Smuzhiyun     sockets++;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
add_pcic(int ns,int type)673*4882a593Smuzhiyun static void __init add_pcic(int ns, int type)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun     u_int mask = 0, i, base;
676*4882a593Smuzhiyun     int isa_irq = 0;
677*4882a593Smuzhiyun     struct i82365_socket *t = &socket[sockets-ns];
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun     base = sockets-ns;
680*4882a593Smuzhiyun     if (base == 0) printk("\n");
681*4882a593Smuzhiyun     printk(KERN_INFO "  %s", pcic[type].name);
682*4882a593Smuzhiyun     printk(" ISA-to-PCMCIA at port %#x ofs 0x%02x",
683*4882a593Smuzhiyun 	       t->ioaddr, t->psock*0x40);
684*4882a593Smuzhiyun     printk(", %d socket%s\n", ns, ((ns > 1) ? "s" : ""));
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun     /* Set host options, build basic interrupt mask */
687*4882a593Smuzhiyun     if (irq_list_count == 0)
688*4882a593Smuzhiyun 	mask = irq_mask;
689*4882a593Smuzhiyun     else
690*4882a593Smuzhiyun 	for (i = mask = 0; i < irq_list_count; i++)
691*4882a593Smuzhiyun 	    mask |= (1<<irq_list[i]);
692*4882a593Smuzhiyun     mask &= I365_MASK & set_bridge_opts(base, ns);
693*4882a593Smuzhiyun     /* Scan for ISA interrupts */
694*4882a593Smuzhiyun     mask = isa_scan(base, mask);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun     /* Poll if only two interrupts available */
697*4882a593Smuzhiyun     if (!poll_interval) {
698*4882a593Smuzhiyun 	u_int tmp = (mask & 0xff20);
699*4882a593Smuzhiyun 	tmp = tmp & (tmp-1);
700*4882a593Smuzhiyun 	if ((tmp & (tmp-1)) == 0)
701*4882a593Smuzhiyun 	    poll_interval = HZ;
702*4882a593Smuzhiyun     }
703*4882a593Smuzhiyun     /* Only try an ISA cs_irq if this is the first controller */
704*4882a593Smuzhiyun     if (!grab_irq && (cs_irq || !poll_interval)) {
705*4882a593Smuzhiyun 	/* Avoid irq 12 unless it is explicitly requested */
706*4882a593Smuzhiyun 	u_int cs_mask = mask & ((cs_irq) ? (1<<cs_irq) : ~(1<<12));
707*4882a593Smuzhiyun 	for (cs_irq = 15; cs_irq > 0; cs_irq--)
708*4882a593Smuzhiyun 	    if ((cs_mask & (1 << cs_irq)) &&
709*4882a593Smuzhiyun 		(_check_irq(cs_irq, IRQF_PROBE_SHARED) == 0))
710*4882a593Smuzhiyun 		break;
711*4882a593Smuzhiyun 	if (cs_irq) {
712*4882a593Smuzhiyun 	    grab_irq = 1;
713*4882a593Smuzhiyun 	    isa_irq = cs_irq;
714*4882a593Smuzhiyun 	    printk(" status change on irq %d\n", cs_irq);
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun     }
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun     if (!isa_irq) {
719*4882a593Smuzhiyun 	if (poll_interval == 0)
720*4882a593Smuzhiyun 	    poll_interval = HZ;
721*4882a593Smuzhiyun 	printk(" polling interval = %d ms\n",
722*4882a593Smuzhiyun 	       poll_interval * 1000 / HZ);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun     }
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun     /* Update socket interrupt information, capabilities */
727*4882a593Smuzhiyun     for (i = 0; i < ns; i++) {
728*4882a593Smuzhiyun 	t[i].socket.features |= SS_CAP_PCCARD;
729*4882a593Smuzhiyun 	t[i].socket.map_size = 0x1000;
730*4882a593Smuzhiyun 	t[i].socket.irq_mask = mask;
731*4882a593Smuzhiyun 	t[i].cs_irq = isa_irq;
732*4882a593Smuzhiyun     }
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun } /* add_pcic */
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun /*====================================================================*/
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun #ifdef CONFIG_PNP
739*4882a593Smuzhiyun static struct isapnp_device_id id_table[] __initdata = {
740*4882a593Smuzhiyun 	{ 	ISAPNP_ANY_ID, ISAPNP_ANY_ID, ISAPNP_VENDOR('P', 'N', 'P'),
741*4882a593Smuzhiyun 		ISAPNP_FUNCTION(0x0e00), (unsigned long) "Intel 82365-Compatible" },
742*4882a593Smuzhiyun 	{ 	ISAPNP_ANY_ID, ISAPNP_ANY_ID, ISAPNP_VENDOR('P', 'N', 'P'),
743*4882a593Smuzhiyun 		ISAPNP_FUNCTION(0x0e01), (unsigned long) "Cirrus Logic CL-PD6720" },
744*4882a593Smuzhiyun 	{ 	ISAPNP_ANY_ID, ISAPNP_ANY_ID, ISAPNP_VENDOR('P', 'N', 'P'),
745*4882a593Smuzhiyun 		ISAPNP_FUNCTION(0x0e02), (unsigned long) "VLSI VL82C146" },
746*4882a593Smuzhiyun 	{	0 }
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun MODULE_DEVICE_TABLE(isapnp, id_table);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun static struct pnp_dev *i82365_pnpdev;
751*4882a593Smuzhiyun #endif
752*4882a593Smuzhiyun 
isa_probe(void)753*4882a593Smuzhiyun static void __init isa_probe(void)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun     int i, j, sock, k, ns, id;
756*4882a593Smuzhiyun     unsigned int port;
757*4882a593Smuzhiyun #ifdef CONFIG_PNP
758*4882a593Smuzhiyun     struct isapnp_device_id *devid;
759*4882a593Smuzhiyun     struct pnp_dev *dev;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun     for (devid = id_table; devid->vendor; devid++) {
762*4882a593Smuzhiyun 	if ((dev = pnp_find_dev(NULL, devid->vendor, devid->function, NULL))) {
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	    if (pnp_device_attach(dev) < 0)
765*4882a593Smuzhiyun 	    	continue;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	    if (pnp_activate_dev(dev) < 0) {
768*4882a593Smuzhiyun 		printk("activate failed\n");
769*4882a593Smuzhiyun 		pnp_device_detach(dev);
770*4882a593Smuzhiyun 		break;
771*4882a593Smuzhiyun 	    }
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	    if (!pnp_port_valid(dev, 0)) {
774*4882a593Smuzhiyun 		printk("invalid resources ?\n");
775*4882a593Smuzhiyun 		pnp_device_detach(dev);
776*4882a593Smuzhiyun 		break;
777*4882a593Smuzhiyun 	    }
778*4882a593Smuzhiyun 	    i365_base = pnp_port_start(dev, 0);
779*4882a593Smuzhiyun 	    i82365_pnpdev = dev;
780*4882a593Smuzhiyun 	    break;
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun     }
783*4882a593Smuzhiyun #endif
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun     if (!request_region(i365_base, 2, "i82365")) {
786*4882a593Smuzhiyun 	if (sockets == 0)
787*4882a593Smuzhiyun 	    printk("port conflict at %#lx\n", i365_base);
788*4882a593Smuzhiyun 	return;
789*4882a593Smuzhiyun     }
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun     id = identify(i365_base, 0);
792*4882a593Smuzhiyun     if ((id == IS_I82365DF) && (identify(i365_base, 1) != id)) {
793*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
794*4882a593Smuzhiyun 	    if (i == ignore) continue;
795*4882a593Smuzhiyun 	    port = i365_base + ((i & 1) << 2) + ((i & 2) << 1);
796*4882a593Smuzhiyun 	    sock = (i & 1) << 1;
797*4882a593Smuzhiyun 	    if (identify(port, sock) == IS_I82365DF) {
798*4882a593Smuzhiyun 		add_socket(port, sock, IS_VLSI);
799*4882a593Smuzhiyun 		add_pcic(1, IS_VLSI);
800*4882a593Smuzhiyun 	    }
801*4882a593Smuzhiyun 	}
802*4882a593Smuzhiyun     } else {
803*4882a593Smuzhiyun 	for (i = 0; i < 8; i += 2) {
804*4882a593Smuzhiyun 	    if (sockets && !extra_sockets && (i == 4))
805*4882a593Smuzhiyun 		break;
806*4882a593Smuzhiyun 	    port = i365_base + 2*(i>>2);
807*4882a593Smuzhiyun 	    sock = (i & 3);
808*4882a593Smuzhiyun 	    id = identify(port, sock);
809*4882a593Smuzhiyun 	    if (id < 0) continue;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	    for (j = ns = 0; j < 2; j++) {
812*4882a593Smuzhiyun 		/* Does the socket exist? */
813*4882a593Smuzhiyun 		if ((ignore == i+j) || (identify(port, sock+j) < 0))
814*4882a593Smuzhiyun 		    continue;
815*4882a593Smuzhiyun 		/* Check for bad socket decode */
816*4882a593Smuzhiyun 		for (k = 0; k <= sockets; k++)
817*4882a593Smuzhiyun 		    i365_set(k, I365_MEM(0)+I365_W_OFF, k);
818*4882a593Smuzhiyun 		for (k = 0; k <= sockets; k++)
819*4882a593Smuzhiyun 		    if (i365_get(k, I365_MEM(0)+I365_W_OFF) != k)
820*4882a593Smuzhiyun 			break;
821*4882a593Smuzhiyun 		if (k <= sockets) break;
822*4882a593Smuzhiyun 		add_socket(port, sock+j, id); ns++;
823*4882a593Smuzhiyun 	    }
824*4882a593Smuzhiyun 	    if (ns != 0) add_pcic(ns, id);
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun     }
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun /*====================================================================*/
830*4882a593Smuzhiyun 
pcic_interrupt(int irq,void * dev)831*4882a593Smuzhiyun static irqreturn_t pcic_interrupt(int irq, void *dev)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun     int i, j, csc;
834*4882a593Smuzhiyun     u_int events, active;
835*4882a593Smuzhiyun     u_long flags = 0;
836*4882a593Smuzhiyun     int handled = 0;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun     pr_debug("pcic_interrupt(%d)\n", irq);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun     for (j = 0; j < 20; j++) {
841*4882a593Smuzhiyun 	active = 0;
842*4882a593Smuzhiyun 	for (i = 0; i < sockets; i++) {
843*4882a593Smuzhiyun 	    if (socket[i].cs_irq != irq)
844*4882a593Smuzhiyun 		continue;
845*4882a593Smuzhiyun 	    handled = 1;
846*4882a593Smuzhiyun 	    ISA_LOCK(i, flags);
847*4882a593Smuzhiyun 	    csc = i365_get(i, I365_CSC);
848*4882a593Smuzhiyun 	    if ((csc == 0) || (i365_get(i, I365_IDENT) & 0x70)) {
849*4882a593Smuzhiyun 		ISA_UNLOCK(i, flags);
850*4882a593Smuzhiyun 		continue;
851*4882a593Smuzhiyun 	    }
852*4882a593Smuzhiyun 	    events = (csc & I365_CSC_DETECT) ? SS_DETECT : 0;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	    if (i365_get(i, I365_INTCTL) & I365_PC_IOCARD)
855*4882a593Smuzhiyun 		events |= (csc & I365_CSC_STSCHG) ? SS_STSCHG : 0;
856*4882a593Smuzhiyun 	    else {
857*4882a593Smuzhiyun 		events |= (csc & I365_CSC_BVD1) ? SS_BATDEAD : 0;
858*4882a593Smuzhiyun 		events |= (csc & I365_CSC_BVD2) ? SS_BATWARN : 0;
859*4882a593Smuzhiyun 		events |= (csc & I365_CSC_READY) ? SS_READY : 0;
860*4882a593Smuzhiyun 	    }
861*4882a593Smuzhiyun 	    ISA_UNLOCK(i, flags);
862*4882a593Smuzhiyun 	    pr_debug("socket %d event 0x%02x\n", i, events);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	    if (events)
865*4882a593Smuzhiyun 		pcmcia_parse_events(&socket[i].socket, events);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	    active |= events;
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 	if (!active) break;
870*4882a593Smuzhiyun     }
871*4882a593Smuzhiyun     if (j == 20)
872*4882a593Smuzhiyun 	printk(KERN_NOTICE "i82365: infinite loop in interrupt handler\n");
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun     pr_debug("pcic_interrupt done\n");
875*4882a593Smuzhiyun     return IRQ_RETVAL(handled);
876*4882a593Smuzhiyun } /* pcic_interrupt */
877*4882a593Smuzhiyun 
pcic_interrupt_wrapper(struct timer_list * unused)878*4882a593Smuzhiyun static void pcic_interrupt_wrapper(struct timer_list *unused)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun     pcic_interrupt(0, NULL);
881*4882a593Smuzhiyun     poll_timer.expires = jiffies + poll_interval;
882*4882a593Smuzhiyun     add_timer(&poll_timer);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun /*====================================================================*/
886*4882a593Smuzhiyun 
i365_get_status(u_short sock,u_int * value)887*4882a593Smuzhiyun static int i365_get_status(u_short sock, u_int *value)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun     u_int status;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun     status = i365_get(sock, I365_STATUS);
892*4882a593Smuzhiyun     *value = ((status & I365_CS_DETECT) == I365_CS_DETECT)
893*4882a593Smuzhiyun 	? SS_DETECT : 0;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun     if (i365_get(sock, I365_INTCTL) & I365_PC_IOCARD)
896*4882a593Smuzhiyun 	*value |= (status & I365_CS_STSCHG) ? 0 : SS_STSCHG;
897*4882a593Smuzhiyun     else {
898*4882a593Smuzhiyun 	*value |= (status & I365_CS_BVD1) ? 0 : SS_BATDEAD;
899*4882a593Smuzhiyun 	*value |= (status & I365_CS_BVD2) ? 0 : SS_BATWARN;
900*4882a593Smuzhiyun     }
901*4882a593Smuzhiyun     *value |= (status & I365_CS_WRPROT) ? SS_WRPROT : 0;
902*4882a593Smuzhiyun     *value |= (status & I365_CS_READY) ? SS_READY : 0;
903*4882a593Smuzhiyun     *value |= (status & I365_CS_POWERON) ? SS_POWERON : 0;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun     if (socket[sock].type == IS_VG469) {
906*4882a593Smuzhiyun 	status = i365_get(sock, VG469_VSENSE);
907*4882a593Smuzhiyun 	if (socket[sock].psock & 1) {
908*4882a593Smuzhiyun 	    *value |= (status & VG469_VSENSE_B_VS1) ? 0 : SS_3VCARD;
909*4882a593Smuzhiyun 	    *value |= (status & VG469_VSENSE_B_VS2) ? 0 : SS_XVCARD;
910*4882a593Smuzhiyun 	} else {
911*4882a593Smuzhiyun 	    *value |= (status & VG469_VSENSE_A_VS1) ? 0 : SS_3VCARD;
912*4882a593Smuzhiyun 	    *value |= (status & VG469_VSENSE_A_VS2) ? 0 : SS_XVCARD;
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun     }
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun     pr_debug("GetStatus(%d) = %#4.4x\n", sock, *value);
917*4882a593Smuzhiyun     return 0;
918*4882a593Smuzhiyun } /* i365_get_status */
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun /*====================================================================*/
921*4882a593Smuzhiyun 
i365_set_socket(u_short sock,socket_state_t * state)922*4882a593Smuzhiyun static int i365_set_socket(u_short sock, socket_state_t *state)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun     struct i82365_socket *t = &socket[sock];
925*4882a593Smuzhiyun     u_char reg;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun     pr_debug("SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
928*4882a593Smuzhiyun 	  "io_irq %d, csc_mask %#2.2x)\n", sock, state->flags,
929*4882a593Smuzhiyun 	  state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun     /* First set global controller options */
932*4882a593Smuzhiyun     set_bridge_state(sock);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun     /* IO card, RESET flag, IO interrupt */
935*4882a593Smuzhiyun     reg = t->intr;
936*4882a593Smuzhiyun     reg |= state->io_irq;
937*4882a593Smuzhiyun     reg |= (state->flags & SS_RESET) ? 0 : I365_PC_RESET;
938*4882a593Smuzhiyun     reg |= (state->flags & SS_IOCARD) ? I365_PC_IOCARD : 0;
939*4882a593Smuzhiyun     i365_set(sock, I365_INTCTL, reg);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun     reg = I365_PWR_NORESET;
942*4882a593Smuzhiyun     if (state->flags & SS_PWR_AUTO) reg |= I365_PWR_AUTO;
943*4882a593Smuzhiyun     if (state->flags & SS_OUTPUT_ENA) reg |= I365_PWR_OUT;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun     if (t->flags & IS_CIRRUS) {
946*4882a593Smuzhiyun 	if (state->Vpp != 0) {
947*4882a593Smuzhiyun 	    if (state->Vpp == 120)
948*4882a593Smuzhiyun 		reg |= I365_VPP1_12V;
949*4882a593Smuzhiyun 	    else if (state->Vpp == state->Vcc)
950*4882a593Smuzhiyun 		reg |= I365_VPP1_5V;
951*4882a593Smuzhiyun 	    else return -EINVAL;
952*4882a593Smuzhiyun 	}
953*4882a593Smuzhiyun 	if (state->Vcc != 0) {
954*4882a593Smuzhiyun 	    reg |= I365_VCC_5V;
955*4882a593Smuzhiyun 	    if (state->Vcc == 33)
956*4882a593Smuzhiyun 		i365_bset(sock, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
957*4882a593Smuzhiyun 	    else if (state->Vcc == 50)
958*4882a593Smuzhiyun 		i365_bclr(sock, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
959*4882a593Smuzhiyun 	    else return -EINVAL;
960*4882a593Smuzhiyun 	}
961*4882a593Smuzhiyun     } else if (t->flags & IS_VG_PWR) {
962*4882a593Smuzhiyun 	if (state->Vpp != 0) {
963*4882a593Smuzhiyun 	    if (state->Vpp == 120)
964*4882a593Smuzhiyun 		reg |= I365_VPP1_12V;
965*4882a593Smuzhiyun 	    else if (state->Vpp == state->Vcc)
966*4882a593Smuzhiyun 		reg |= I365_VPP1_5V;
967*4882a593Smuzhiyun 	    else return -EINVAL;
968*4882a593Smuzhiyun 	}
969*4882a593Smuzhiyun 	if (state->Vcc != 0) {
970*4882a593Smuzhiyun 	    reg |= I365_VCC_5V;
971*4882a593Smuzhiyun 	    if (state->Vcc == 33)
972*4882a593Smuzhiyun 		i365_bset(sock, VG469_VSELECT, VG469_VSEL_VCC);
973*4882a593Smuzhiyun 	    else if (state->Vcc == 50)
974*4882a593Smuzhiyun 		i365_bclr(sock, VG469_VSELECT, VG469_VSEL_VCC);
975*4882a593Smuzhiyun 	    else return -EINVAL;
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun     } else if (t->flags & IS_DF_PWR) {
978*4882a593Smuzhiyun 	switch (state->Vcc) {
979*4882a593Smuzhiyun 	case 0:		break;
980*4882a593Smuzhiyun 	case 33:   	reg |= I365_VCC_3V; break;
981*4882a593Smuzhiyun 	case 50:	reg |= I365_VCC_5V; break;
982*4882a593Smuzhiyun 	default:	return -EINVAL;
983*4882a593Smuzhiyun 	}
984*4882a593Smuzhiyun 	switch (state->Vpp) {
985*4882a593Smuzhiyun 	case 0:		break;
986*4882a593Smuzhiyun 	case 50:   	reg |= I365_VPP1_5V; break;
987*4882a593Smuzhiyun 	case 120:	reg |= I365_VPP1_12V; break;
988*4882a593Smuzhiyun 	default:	return -EINVAL;
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun     } else {
991*4882a593Smuzhiyun 	switch (state->Vcc) {
992*4882a593Smuzhiyun 	case 0:		break;
993*4882a593Smuzhiyun 	case 50:	reg |= I365_VCC_5V; break;
994*4882a593Smuzhiyun 	default:	return -EINVAL;
995*4882a593Smuzhiyun 	}
996*4882a593Smuzhiyun 	switch (state->Vpp) {
997*4882a593Smuzhiyun 	case 0:		break;
998*4882a593Smuzhiyun 	case 50:	reg |= I365_VPP1_5V | I365_VPP2_5V; break;
999*4882a593Smuzhiyun 	case 120:	reg |= I365_VPP1_12V | I365_VPP2_12V; break;
1000*4882a593Smuzhiyun 	default:	return -EINVAL;
1001*4882a593Smuzhiyun 	}
1002*4882a593Smuzhiyun     }
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun     if (reg != i365_get(sock, I365_POWER))
1005*4882a593Smuzhiyun 	i365_set(sock, I365_POWER, reg);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun     /* Chipset-specific functions */
1008*4882a593Smuzhiyun     if (t->flags & IS_CIRRUS) {
1009*4882a593Smuzhiyun 	/* Speaker control */
1010*4882a593Smuzhiyun 	i365_bflip(sock, PD67_MISC_CTL_1, PD67_MC1_SPKR_ENA,
1011*4882a593Smuzhiyun 		   state->flags & SS_SPKR_ENA);
1012*4882a593Smuzhiyun     }
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun     /* Card status change interrupt mask */
1015*4882a593Smuzhiyun     reg = t->cs_irq << 4;
1016*4882a593Smuzhiyun     if (state->csc_mask & SS_DETECT) reg |= I365_CSC_DETECT;
1017*4882a593Smuzhiyun     if (state->flags & SS_IOCARD) {
1018*4882a593Smuzhiyun 	if (state->csc_mask & SS_STSCHG) reg |= I365_CSC_STSCHG;
1019*4882a593Smuzhiyun     } else {
1020*4882a593Smuzhiyun 	if (state->csc_mask & SS_BATDEAD) reg |= I365_CSC_BVD1;
1021*4882a593Smuzhiyun 	if (state->csc_mask & SS_BATWARN) reg |= I365_CSC_BVD2;
1022*4882a593Smuzhiyun 	if (state->csc_mask & SS_READY) reg |= I365_CSC_READY;
1023*4882a593Smuzhiyun     }
1024*4882a593Smuzhiyun     i365_set(sock, I365_CSCINT, reg);
1025*4882a593Smuzhiyun     i365_get(sock, I365_CSC);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun     return 0;
1028*4882a593Smuzhiyun } /* i365_set_socket */
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun /*====================================================================*/
1031*4882a593Smuzhiyun 
i365_set_io_map(u_short sock,struct pccard_io_map * io)1032*4882a593Smuzhiyun static int i365_set_io_map(u_short sock, struct pccard_io_map *io)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun     u_char map, ioctl;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun     pr_debug("SetIOMap(%d, %d, %#2.2x, %d ns, "
1037*4882a593Smuzhiyun 	  "%#llx-%#llx)\n", sock, io->map, io->flags, io->speed,
1038*4882a593Smuzhiyun 	  (unsigned long long)io->start, (unsigned long long)io->stop);
1039*4882a593Smuzhiyun     map = io->map;
1040*4882a593Smuzhiyun     if ((map > 1) || (io->start > 0xffff) || (io->stop > 0xffff) ||
1041*4882a593Smuzhiyun 	(io->stop < io->start)) return -EINVAL;
1042*4882a593Smuzhiyun     /* Turn off the window before changing anything */
1043*4882a593Smuzhiyun     if (i365_get(sock, I365_ADDRWIN) & I365_ENA_IO(map))
1044*4882a593Smuzhiyun 	i365_bclr(sock, I365_ADDRWIN, I365_ENA_IO(map));
1045*4882a593Smuzhiyun     i365_set_pair(sock, I365_IO(map)+I365_W_START, io->start);
1046*4882a593Smuzhiyun     i365_set_pair(sock, I365_IO(map)+I365_W_STOP, io->stop);
1047*4882a593Smuzhiyun     ioctl = i365_get(sock, I365_IOCTL) & ~I365_IOCTL_MASK(map);
1048*4882a593Smuzhiyun     if (io->speed) ioctl |= I365_IOCTL_WAIT(map);
1049*4882a593Smuzhiyun     if (io->flags & MAP_0WS) ioctl |= I365_IOCTL_0WS(map);
1050*4882a593Smuzhiyun     if (io->flags & MAP_16BIT) ioctl |= I365_IOCTL_16BIT(map);
1051*4882a593Smuzhiyun     if (io->flags & MAP_AUTOSZ) ioctl |= I365_IOCTL_IOCS16(map);
1052*4882a593Smuzhiyun     i365_set(sock, I365_IOCTL, ioctl);
1053*4882a593Smuzhiyun     /* Turn on the window if necessary */
1054*4882a593Smuzhiyun     if (io->flags & MAP_ACTIVE)
1055*4882a593Smuzhiyun 	i365_bset(sock, I365_ADDRWIN, I365_ENA_IO(map));
1056*4882a593Smuzhiyun     return 0;
1057*4882a593Smuzhiyun } /* i365_set_io_map */
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun /*====================================================================*/
1060*4882a593Smuzhiyun 
i365_set_mem_map(u_short sock,struct pccard_mem_map * mem)1061*4882a593Smuzhiyun static int i365_set_mem_map(u_short sock, struct pccard_mem_map *mem)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun     u_short base, i;
1064*4882a593Smuzhiyun     u_char map;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun     pr_debug("SetMemMap(%d, %d, %#2.2x, %d ns, %#llx-%#llx, "
1067*4882a593Smuzhiyun 	  "%#x)\n", sock, mem->map, mem->flags, mem->speed,
1068*4882a593Smuzhiyun 	  (unsigned long long)mem->res->start,
1069*4882a593Smuzhiyun 	  (unsigned long long)mem->res->end, mem->card_start);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun     map = mem->map;
1072*4882a593Smuzhiyun     if ((map > 4) || (mem->card_start > 0x3ffffff) ||
1073*4882a593Smuzhiyun 	(mem->res->start > mem->res->end) || (mem->speed > 1000))
1074*4882a593Smuzhiyun 	return -EINVAL;
1075*4882a593Smuzhiyun     if ((mem->res->start > 0xffffff) || (mem->res->end > 0xffffff))
1076*4882a593Smuzhiyun 	return -EINVAL;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun     /* Turn off the window before changing anything */
1079*4882a593Smuzhiyun     if (i365_get(sock, I365_ADDRWIN) & I365_ENA_MEM(map))
1080*4882a593Smuzhiyun 	i365_bclr(sock, I365_ADDRWIN, I365_ENA_MEM(map));
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun     base = I365_MEM(map);
1083*4882a593Smuzhiyun     i = (mem->res->start >> 12) & 0x0fff;
1084*4882a593Smuzhiyun     if (mem->flags & MAP_16BIT) i |= I365_MEM_16BIT;
1085*4882a593Smuzhiyun     if (mem->flags & MAP_0WS) i |= I365_MEM_0WS;
1086*4882a593Smuzhiyun     i365_set_pair(sock, base+I365_W_START, i);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun     i = (mem->res->end >> 12) & 0x0fff;
1089*4882a593Smuzhiyun     switch (to_cycles(mem->speed)) {
1090*4882a593Smuzhiyun     case 0:	break;
1091*4882a593Smuzhiyun     case 1:	i |= I365_MEM_WS0; break;
1092*4882a593Smuzhiyun     case 2:	i |= I365_MEM_WS1; break;
1093*4882a593Smuzhiyun     default:	i |= I365_MEM_WS1 | I365_MEM_WS0; break;
1094*4882a593Smuzhiyun     }
1095*4882a593Smuzhiyun     i365_set_pair(sock, base+I365_W_STOP, i);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun     i = ((mem->card_start - mem->res->start) >> 12) & 0x3fff;
1098*4882a593Smuzhiyun     if (mem->flags & MAP_WRPROT) i |= I365_MEM_WRPROT;
1099*4882a593Smuzhiyun     if (mem->flags & MAP_ATTRIB) i |= I365_MEM_REG;
1100*4882a593Smuzhiyun     i365_set_pair(sock, base+I365_W_OFF, i);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun     /* Turn on the window if necessary */
1103*4882a593Smuzhiyun     if (mem->flags & MAP_ACTIVE)
1104*4882a593Smuzhiyun 	i365_bset(sock, I365_ADDRWIN, I365_ENA_MEM(map));
1105*4882a593Smuzhiyun     return 0;
1106*4882a593Smuzhiyun } /* i365_set_mem_map */
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun #if 0 /* driver model ordering issue */
1109*4882a593Smuzhiyun /*======================================================================
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun     Routines for accessing socket information and register dumps via
1112*4882a593Smuzhiyun     /sys/class/pcmcia_socket/...
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun ======================================================================*/
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun static ssize_t show_info(struct class_device *class_dev, char *buf)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun 	struct i82365_socket *s = container_of(class_dev, struct i82365_socket, socket.dev);
1119*4882a593Smuzhiyun 	return sprintf(buf, "type:     %s\npsock:    %d\n",
1120*4882a593Smuzhiyun 		       pcic[s->type].name, s->psock);
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun static ssize_t show_exca(struct class_device *class_dev, char *buf)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	struct i82365_socket *s = container_of(class_dev, struct i82365_socket, socket.dev);
1126*4882a593Smuzhiyun 	unsigned short sock;
1127*4882a593Smuzhiyun 	int i;
1128*4882a593Smuzhiyun 	ssize_t ret = 0;
1129*4882a593Smuzhiyun 	unsigned long flags = 0;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	sock = s->number;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	ISA_LOCK(sock, flags);
1134*4882a593Smuzhiyun 	for (i = 0; i < 0x40; i += 4) {
1135*4882a593Smuzhiyun 		ret += sprintf(buf, "%02x %02x %02x %02x%s",
1136*4882a593Smuzhiyun 			       i365_get(sock,i), i365_get(sock,i+1),
1137*4882a593Smuzhiyun 			       i365_get(sock,i+2), i365_get(sock,i+3),
1138*4882a593Smuzhiyun 			       ((i % 16) == 12) ? "\n" : " ");
1139*4882a593Smuzhiyun 		buf += ret;
1140*4882a593Smuzhiyun 	}
1141*4882a593Smuzhiyun 	ISA_UNLOCK(sock, flags);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	return ret;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun static CLASS_DEVICE_ATTR(exca, S_IRUGO, show_exca, NULL);
1147*4882a593Smuzhiyun static CLASS_DEVICE_ATTR(info, S_IRUGO, show_info, NULL);
1148*4882a593Smuzhiyun #endif
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun /*====================================================================*/
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun /* this is horribly ugly... proper locking needs to be done here at
1153*4882a593Smuzhiyun  * some time... */
1154*4882a593Smuzhiyun #define LOCKED(x) do { \
1155*4882a593Smuzhiyun 	int retval; \
1156*4882a593Smuzhiyun 	unsigned long flags; \
1157*4882a593Smuzhiyun 	spin_lock_irqsave(&isa_lock, flags); \
1158*4882a593Smuzhiyun 	retval = x; \
1159*4882a593Smuzhiyun 	spin_unlock_irqrestore(&isa_lock, flags); \
1160*4882a593Smuzhiyun 	return retval; \
1161*4882a593Smuzhiyun } while (0)
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 
pcic_get_status(struct pcmcia_socket * s,u_int * value)1164*4882a593Smuzhiyun static int pcic_get_status(struct pcmcia_socket *s, u_int *value)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun 	unsigned int sock = container_of(s, struct i82365_socket, socket)->number;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	if (socket[sock].flags & IS_ALIVE) {
1169*4882a593Smuzhiyun 		*value = 0;
1170*4882a593Smuzhiyun 		return -EINVAL;
1171*4882a593Smuzhiyun 	}
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	LOCKED(i365_get_status(sock, value));
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun 
pcic_set_socket(struct pcmcia_socket * s,socket_state_t * state)1176*4882a593Smuzhiyun static int pcic_set_socket(struct pcmcia_socket *s, socket_state_t *state)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun 	unsigned int sock = container_of(s, struct i82365_socket, socket)->number;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	if (socket[sock].flags & IS_ALIVE)
1181*4882a593Smuzhiyun 		return -EINVAL;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	LOCKED(i365_set_socket(sock, state));
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
pcic_set_io_map(struct pcmcia_socket * s,struct pccard_io_map * io)1186*4882a593Smuzhiyun static int pcic_set_io_map(struct pcmcia_socket *s, struct pccard_io_map *io)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun 	unsigned int sock = container_of(s, struct i82365_socket, socket)->number;
1189*4882a593Smuzhiyun 	if (socket[sock].flags & IS_ALIVE)
1190*4882a593Smuzhiyun 		return -EINVAL;
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	LOCKED(i365_set_io_map(sock, io));
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun 
pcic_set_mem_map(struct pcmcia_socket * s,struct pccard_mem_map * mem)1195*4882a593Smuzhiyun static int pcic_set_mem_map(struct pcmcia_socket *s, struct pccard_mem_map *mem)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun 	unsigned int sock = container_of(s, struct i82365_socket, socket)->number;
1198*4882a593Smuzhiyun 	if (socket[sock].flags & IS_ALIVE)
1199*4882a593Smuzhiyun 		return -EINVAL;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	LOCKED(i365_set_mem_map(sock, mem));
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun 
pcic_init(struct pcmcia_socket * s)1204*4882a593Smuzhiyun static int pcic_init(struct pcmcia_socket *s)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun 	int i;
1207*4882a593Smuzhiyun 	struct resource res = { .start = 0, .end = 0x1000 };
1208*4882a593Smuzhiyun 	pccard_io_map io = { 0, 0, 0, 0, 1 };
1209*4882a593Smuzhiyun 	pccard_mem_map mem = { .res = &res, };
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
1212*4882a593Smuzhiyun 		io.map = i;
1213*4882a593Smuzhiyun 		pcic_set_io_map(s, &io);
1214*4882a593Smuzhiyun 	}
1215*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
1216*4882a593Smuzhiyun 		mem.map = i;
1217*4882a593Smuzhiyun 		pcic_set_mem_map(s, &mem);
1218*4882a593Smuzhiyun 	}
1219*4882a593Smuzhiyun 	return 0;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun static struct pccard_operations pcic_operations = {
1224*4882a593Smuzhiyun 	.init			= pcic_init,
1225*4882a593Smuzhiyun 	.get_status		= pcic_get_status,
1226*4882a593Smuzhiyun 	.set_socket		= pcic_set_socket,
1227*4882a593Smuzhiyun 	.set_io_map		= pcic_set_io_map,
1228*4882a593Smuzhiyun 	.set_mem_map		= pcic_set_mem_map,
1229*4882a593Smuzhiyun };
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun /*====================================================================*/
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun static struct platform_driver i82365_driver = {
1234*4882a593Smuzhiyun 	.driver = {
1235*4882a593Smuzhiyun 		.name = "i82365",
1236*4882a593Smuzhiyun 	},
1237*4882a593Smuzhiyun };
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun static struct platform_device *i82365_device;
1240*4882a593Smuzhiyun 
init_i82365(void)1241*4882a593Smuzhiyun static int __init init_i82365(void)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun     int i, ret;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun     ret = platform_driver_register(&i82365_driver);
1246*4882a593Smuzhiyun     if (ret)
1247*4882a593Smuzhiyun 	goto err_out;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun     i82365_device = platform_device_alloc("i82365", 0);
1250*4882a593Smuzhiyun     if (i82365_device) {
1251*4882a593Smuzhiyun 	    ret = platform_device_add(i82365_device);
1252*4882a593Smuzhiyun 	    if (ret)
1253*4882a593Smuzhiyun 		    platform_device_put(i82365_device);
1254*4882a593Smuzhiyun     } else
1255*4882a593Smuzhiyun 	    ret = -ENOMEM;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun     if (ret)
1258*4882a593Smuzhiyun 	goto err_driver_unregister;
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun     printk(KERN_INFO "Intel ISA PCIC probe: ");
1261*4882a593Smuzhiyun     sockets = 0;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun     isa_probe();
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun     if (sockets == 0) {
1266*4882a593Smuzhiyun 	printk("not found.\n");
1267*4882a593Smuzhiyun 	ret = -ENODEV;
1268*4882a593Smuzhiyun 	goto err_dev_unregister;
1269*4882a593Smuzhiyun     }
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun     /* Set up interrupt handler(s) */
1272*4882a593Smuzhiyun     if (grab_irq != 0)
1273*4882a593Smuzhiyun 	ret = request_irq(cs_irq, pcic_interrupt, 0, "i82365", pcic_interrupt);
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun     if (ret)
1276*4882a593Smuzhiyun 	goto err_socket_release;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun     /* register sockets with the pcmcia core */
1279*4882a593Smuzhiyun     for (i = 0; i < sockets; i++) {
1280*4882a593Smuzhiyun 	    socket[i].socket.dev.parent = &i82365_device->dev;
1281*4882a593Smuzhiyun 	    socket[i].socket.ops = &pcic_operations;
1282*4882a593Smuzhiyun 	    socket[i].socket.resource_ops = &pccard_nonstatic_ops;
1283*4882a593Smuzhiyun 	    socket[i].socket.owner = THIS_MODULE;
1284*4882a593Smuzhiyun 	    socket[i].number = i;
1285*4882a593Smuzhiyun 	    ret = pcmcia_register_socket(&socket[i].socket);
1286*4882a593Smuzhiyun 	    if (!ret)
1287*4882a593Smuzhiyun 		    socket[i].flags |= IS_REGISTERED;
1288*4882a593Smuzhiyun     }
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun     /* Finally, schedule a polling interrupt */
1291*4882a593Smuzhiyun     if (poll_interval != 0) {
1292*4882a593Smuzhiyun 	timer_setup(&poll_timer, pcic_interrupt_wrapper, 0);
1293*4882a593Smuzhiyun     	poll_timer.expires = jiffies + poll_interval;
1294*4882a593Smuzhiyun 	add_timer(&poll_timer);
1295*4882a593Smuzhiyun     }
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun     return 0;
1298*4882a593Smuzhiyun err_socket_release:
1299*4882a593Smuzhiyun     for (i = 0; i < sockets; i++) {
1300*4882a593Smuzhiyun 	/* Turn off all interrupt sources! */
1301*4882a593Smuzhiyun 	i365_set(i, I365_CSCINT, 0);
1302*4882a593Smuzhiyun 	release_region(socket[i].ioaddr, 2);
1303*4882a593Smuzhiyun     }
1304*4882a593Smuzhiyun err_dev_unregister:
1305*4882a593Smuzhiyun     platform_device_unregister(i82365_device);
1306*4882a593Smuzhiyun     release_region(i365_base, 2);
1307*4882a593Smuzhiyun #ifdef CONFIG_PNP
1308*4882a593Smuzhiyun     if (i82365_pnpdev)
1309*4882a593Smuzhiyun 	pnp_disable_dev(i82365_pnpdev);
1310*4882a593Smuzhiyun #endif
1311*4882a593Smuzhiyun err_driver_unregister:
1312*4882a593Smuzhiyun     platform_driver_unregister(&i82365_driver);
1313*4882a593Smuzhiyun err_out:
1314*4882a593Smuzhiyun     return ret;
1315*4882a593Smuzhiyun } /* init_i82365 */
1316*4882a593Smuzhiyun 
exit_i82365(void)1317*4882a593Smuzhiyun static void __exit exit_i82365(void)
1318*4882a593Smuzhiyun {
1319*4882a593Smuzhiyun     int i;
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun     for (i = 0; i < sockets; i++) {
1322*4882a593Smuzhiyun 	    if (socket[i].flags & IS_REGISTERED)
1323*4882a593Smuzhiyun 		    pcmcia_unregister_socket(&socket[i].socket);
1324*4882a593Smuzhiyun     }
1325*4882a593Smuzhiyun     platform_device_unregister(i82365_device);
1326*4882a593Smuzhiyun     if (poll_interval != 0)
1327*4882a593Smuzhiyun 	del_timer_sync(&poll_timer);
1328*4882a593Smuzhiyun     if (grab_irq != 0)
1329*4882a593Smuzhiyun 	free_irq(cs_irq, pcic_interrupt);
1330*4882a593Smuzhiyun     for (i = 0; i < sockets; i++) {
1331*4882a593Smuzhiyun 	/* Turn off all interrupt sources! */
1332*4882a593Smuzhiyun 	i365_set(i, I365_CSCINT, 0);
1333*4882a593Smuzhiyun 	release_region(socket[i].ioaddr, 2);
1334*4882a593Smuzhiyun     }
1335*4882a593Smuzhiyun     release_region(i365_base, 2);
1336*4882a593Smuzhiyun #ifdef CONFIG_PNP
1337*4882a593Smuzhiyun     if (i82365_pnpdev)
1338*4882a593Smuzhiyun     		pnp_disable_dev(i82365_pnpdev);
1339*4882a593Smuzhiyun #endif
1340*4882a593Smuzhiyun     platform_driver_unregister(&i82365_driver);
1341*4882a593Smuzhiyun } /* exit_i82365 */
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun module_init(init_i82365);
1344*4882a593Smuzhiyun module_exit(exit_i82365);
1345*4882a593Smuzhiyun MODULE_LICENSE("Dual MPL/GPL");
1346*4882a593Smuzhiyun /*====================================================================*/
1347