1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Microsemi Switchtec(tm) PCIe Management Driver
4*4882a593Smuzhiyun * Copyright (c) 2017, Microsemi Corporation
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/switchtec.h>
8*4882a593Smuzhiyun #include <linux/switchtec_ioctl.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/fs.h>
13*4882a593Smuzhiyun #include <linux/uaccess.h>
14*4882a593Smuzhiyun #include <linux/poll.h>
15*4882a593Smuzhiyun #include <linux/wait.h>
16*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
17*4882a593Smuzhiyun #include <linux/nospec.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun MODULE_DESCRIPTION("Microsemi Switchtec(tm) PCIe Management Driver");
20*4882a593Smuzhiyun MODULE_VERSION("0.1");
21*4882a593Smuzhiyun MODULE_LICENSE("GPL");
22*4882a593Smuzhiyun MODULE_AUTHOR("Microsemi Corporation");
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static int max_devices = 16;
25*4882a593Smuzhiyun module_param(max_devices, int, 0644);
26*4882a593Smuzhiyun MODULE_PARM_DESC(max_devices, "max number of switchtec device instances");
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static bool use_dma_mrpc = true;
29*4882a593Smuzhiyun module_param(use_dma_mrpc, bool, 0644);
30*4882a593Smuzhiyun MODULE_PARM_DESC(use_dma_mrpc,
31*4882a593Smuzhiyun "Enable the use of the DMA MRPC feature");
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static int nirqs = 32;
34*4882a593Smuzhiyun module_param(nirqs, int, 0644);
35*4882a593Smuzhiyun MODULE_PARM_DESC(nirqs, "number of interrupts to allocate (more may be useful for NTB applications)");
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static dev_t switchtec_devt;
38*4882a593Smuzhiyun static DEFINE_IDA(switchtec_minor_ida);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct class *switchtec_class;
41*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(switchtec_class);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun enum mrpc_state {
44*4882a593Smuzhiyun MRPC_IDLE = 0,
45*4882a593Smuzhiyun MRPC_QUEUED,
46*4882a593Smuzhiyun MRPC_RUNNING,
47*4882a593Smuzhiyun MRPC_DONE,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct switchtec_user {
51*4882a593Smuzhiyun struct switchtec_dev *stdev;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun enum mrpc_state state;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun wait_queue_head_t cmd_comp;
56*4882a593Smuzhiyun struct kref kref;
57*4882a593Smuzhiyun struct list_head list;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun bool cmd_done;
60*4882a593Smuzhiyun u32 cmd;
61*4882a593Smuzhiyun u32 status;
62*4882a593Smuzhiyun u32 return_code;
63*4882a593Smuzhiyun size_t data_len;
64*4882a593Smuzhiyun size_t read_len;
65*4882a593Smuzhiyun unsigned char data[SWITCHTEC_MRPC_PAYLOAD_SIZE];
66*4882a593Smuzhiyun int event_cnt;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
stuser_create(struct switchtec_dev * stdev)69*4882a593Smuzhiyun static struct switchtec_user *stuser_create(struct switchtec_dev *stdev)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun struct switchtec_user *stuser;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun stuser = kzalloc(sizeof(*stuser), GFP_KERNEL);
74*4882a593Smuzhiyun if (!stuser)
75*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun get_device(&stdev->dev);
78*4882a593Smuzhiyun stuser->stdev = stdev;
79*4882a593Smuzhiyun kref_init(&stuser->kref);
80*4882a593Smuzhiyun INIT_LIST_HEAD(&stuser->list);
81*4882a593Smuzhiyun init_waitqueue_head(&stuser->cmd_comp);
82*4882a593Smuzhiyun stuser->event_cnt = atomic_read(&stdev->event_cnt);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun dev_dbg(&stdev->dev, "%s: %p\n", __func__, stuser);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return stuser;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
stuser_free(struct kref * kref)89*4882a593Smuzhiyun static void stuser_free(struct kref *kref)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct switchtec_user *stuser;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun stuser = container_of(kref, struct switchtec_user, kref);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun dev_dbg(&stuser->stdev->dev, "%s: %p\n", __func__, stuser);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun put_device(&stuser->stdev->dev);
98*4882a593Smuzhiyun kfree(stuser);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
stuser_put(struct switchtec_user * stuser)101*4882a593Smuzhiyun static void stuser_put(struct switchtec_user *stuser)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun kref_put(&stuser->kref, stuser_free);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
stuser_set_state(struct switchtec_user * stuser,enum mrpc_state state)106*4882a593Smuzhiyun static void stuser_set_state(struct switchtec_user *stuser,
107*4882a593Smuzhiyun enum mrpc_state state)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun /* requires the mrpc_mutex to already be held when called */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun const char * const state_names[] = {
112*4882a593Smuzhiyun [MRPC_IDLE] = "IDLE",
113*4882a593Smuzhiyun [MRPC_QUEUED] = "QUEUED",
114*4882a593Smuzhiyun [MRPC_RUNNING] = "RUNNING",
115*4882a593Smuzhiyun [MRPC_DONE] = "DONE",
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun stuser->state = state;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun dev_dbg(&stuser->stdev->dev, "stuser state %p -> %s",
121*4882a593Smuzhiyun stuser, state_names[state]);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static void mrpc_complete_cmd(struct switchtec_dev *stdev);
125*4882a593Smuzhiyun
flush_wc_buf(struct switchtec_dev * stdev)126*4882a593Smuzhiyun static void flush_wc_buf(struct switchtec_dev *stdev)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct ntb_dbmsg_regs __iomem *mmio_dbmsg;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * odb (outbound doorbell) register is processed by low latency
132*4882a593Smuzhiyun * hardware and w/o side effect
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun mmio_dbmsg = (void __iomem *)stdev->mmio_ntb +
135*4882a593Smuzhiyun SWITCHTEC_NTB_REG_DBMSG_OFFSET;
136*4882a593Smuzhiyun ioread32(&mmio_dbmsg->odb);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
mrpc_cmd_submit(struct switchtec_dev * stdev)139*4882a593Smuzhiyun static void mrpc_cmd_submit(struct switchtec_dev *stdev)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun /* requires the mrpc_mutex to already be held when called */
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun struct switchtec_user *stuser;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (stdev->mrpc_busy)
146*4882a593Smuzhiyun return;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (list_empty(&stdev->mrpc_queue))
149*4882a593Smuzhiyun return;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun stuser = list_entry(stdev->mrpc_queue.next, struct switchtec_user,
152*4882a593Smuzhiyun list);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (stdev->dma_mrpc) {
155*4882a593Smuzhiyun stdev->dma_mrpc->status = SWITCHTEC_MRPC_STATUS_INPROGRESS;
156*4882a593Smuzhiyun memset(stdev->dma_mrpc->data, 0xFF, SWITCHTEC_MRPC_PAYLOAD_SIZE);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun stuser_set_state(stuser, MRPC_RUNNING);
160*4882a593Smuzhiyun stdev->mrpc_busy = 1;
161*4882a593Smuzhiyun memcpy_toio(&stdev->mmio_mrpc->input_data,
162*4882a593Smuzhiyun stuser->data, stuser->data_len);
163*4882a593Smuzhiyun flush_wc_buf(stdev);
164*4882a593Smuzhiyun iowrite32(stuser->cmd, &stdev->mmio_mrpc->cmd);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun schedule_delayed_work(&stdev->mrpc_timeout,
167*4882a593Smuzhiyun msecs_to_jiffies(500));
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
mrpc_queue_cmd(struct switchtec_user * stuser)170*4882a593Smuzhiyun static int mrpc_queue_cmd(struct switchtec_user *stuser)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun /* requires the mrpc_mutex to already be held when called */
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun struct switchtec_dev *stdev = stuser->stdev;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun kref_get(&stuser->kref);
177*4882a593Smuzhiyun stuser->read_len = sizeof(stuser->data);
178*4882a593Smuzhiyun stuser_set_state(stuser, MRPC_QUEUED);
179*4882a593Smuzhiyun stuser->cmd_done = false;
180*4882a593Smuzhiyun list_add_tail(&stuser->list, &stdev->mrpc_queue);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun mrpc_cmd_submit(stdev);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
mrpc_complete_cmd(struct switchtec_dev * stdev)187*4882a593Smuzhiyun static void mrpc_complete_cmd(struct switchtec_dev *stdev)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun /* requires the mrpc_mutex to already be held when called */
190*4882a593Smuzhiyun struct switchtec_user *stuser;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (list_empty(&stdev->mrpc_queue))
193*4882a593Smuzhiyun return;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun stuser = list_entry(stdev->mrpc_queue.next, struct switchtec_user,
196*4882a593Smuzhiyun list);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (stdev->dma_mrpc)
199*4882a593Smuzhiyun stuser->status = stdev->dma_mrpc->status;
200*4882a593Smuzhiyun else
201*4882a593Smuzhiyun stuser->status = ioread32(&stdev->mmio_mrpc->status);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (stuser->status == SWITCHTEC_MRPC_STATUS_INPROGRESS)
204*4882a593Smuzhiyun return;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun stuser_set_state(stuser, MRPC_DONE);
207*4882a593Smuzhiyun stuser->return_code = 0;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (stuser->status != SWITCHTEC_MRPC_STATUS_DONE)
210*4882a593Smuzhiyun goto out;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (stdev->dma_mrpc)
213*4882a593Smuzhiyun stuser->return_code = stdev->dma_mrpc->rtn_code;
214*4882a593Smuzhiyun else
215*4882a593Smuzhiyun stuser->return_code = ioread32(&stdev->mmio_mrpc->ret_value);
216*4882a593Smuzhiyun if (stuser->return_code != 0)
217*4882a593Smuzhiyun goto out;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (stdev->dma_mrpc)
220*4882a593Smuzhiyun memcpy(stuser->data, &stdev->dma_mrpc->data,
221*4882a593Smuzhiyun stuser->read_len);
222*4882a593Smuzhiyun else
223*4882a593Smuzhiyun memcpy_fromio(stuser->data, &stdev->mmio_mrpc->output_data,
224*4882a593Smuzhiyun stuser->read_len);
225*4882a593Smuzhiyun out:
226*4882a593Smuzhiyun stuser->cmd_done = true;
227*4882a593Smuzhiyun wake_up_interruptible(&stuser->cmd_comp);
228*4882a593Smuzhiyun list_del_init(&stuser->list);
229*4882a593Smuzhiyun stuser_put(stuser);
230*4882a593Smuzhiyun stdev->mrpc_busy = 0;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun mrpc_cmd_submit(stdev);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
mrpc_event_work(struct work_struct * work)235*4882a593Smuzhiyun static void mrpc_event_work(struct work_struct *work)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct switchtec_dev *stdev;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun stdev = container_of(work, struct switchtec_dev, mrpc_work);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun dev_dbg(&stdev->dev, "%s\n", __func__);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun mutex_lock(&stdev->mrpc_mutex);
244*4882a593Smuzhiyun cancel_delayed_work(&stdev->mrpc_timeout);
245*4882a593Smuzhiyun mrpc_complete_cmd(stdev);
246*4882a593Smuzhiyun mutex_unlock(&stdev->mrpc_mutex);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
mrpc_timeout_work(struct work_struct * work)249*4882a593Smuzhiyun static void mrpc_timeout_work(struct work_struct *work)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun struct switchtec_dev *stdev;
252*4882a593Smuzhiyun u32 status;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun stdev = container_of(work, struct switchtec_dev, mrpc_timeout.work);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun dev_dbg(&stdev->dev, "%s\n", __func__);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun mutex_lock(&stdev->mrpc_mutex);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (stdev->dma_mrpc)
261*4882a593Smuzhiyun status = stdev->dma_mrpc->status;
262*4882a593Smuzhiyun else
263*4882a593Smuzhiyun status = ioread32(&stdev->mmio_mrpc->status);
264*4882a593Smuzhiyun if (status == SWITCHTEC_MRPC_STATUS_INPROGRESS) {
265*4882a593Smuzhiyun schedule_delayed_work(&stdev->mrpc_timeout,
266*4882a593Smuzhiyun msecs_to_jiffies(500));
267*4882a593Smuzhiyun goto out;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun mrpc_complete_cmd(stdev);
271*4882a593Smuzhiyun out:
272*4882a593Smuzhiyun mutex_unlock(&stdev->mrpc_mutex);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
device_version_show(struct device * dev,struct device_attribute * attr,char * buf)275*4882a593Smuzhiyun static ssize_t device_version_show(struct device *dev,
276*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct switchtec_dev *stdev = to_stdev(dev);
279*4882a593Smuzhiyun u32 ver;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun ver = ioread32(&stdev->mmio_sys_info->device_version);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return sprintf(buf, "%x\n", ver);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun static DEVICE_ATTR_RO(device_version);
286*4882a593Smuzhiyun
fw_version_show(struct device * dev,struct device_attribute * attr,char * buf)287*4882a593Smuzhiyun static ssize_t fw_version_show(struct device *dev,
288*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun struct switchtec_dev *stdev = to_stdev(dev);
291*4882a593Smuzhiyun u32 ver;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun ver = ioread32(&stdev->mmio_sys_info->firmware_version);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun return sprintf(buf, "%08x\n", ver);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun static DEVICE_ATTR_RO(fw_version);
298*4882a593Smuzhiyun
io_string_show(char * buf,void __iomem * attr,size_t len)299*4882a593Smuzhiyun static ssize_t io_string_show(char *buf, void __iomem *attr, size_t len)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun int i;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun memcpy_fromio(buf, attr, len);
304*4882a593Smuzhiyun buf[len] = '\n';
305*4882a593Smuzhiyun buf[len + 1] = 0;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun for (i = len - 1; i > 0; i--) {
308*4882a593Smuzhiyun if (buf[i] != ' ')
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun buf[i] = '\n';
311*4882a593Smuzhiyun buf[i + 1] = 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun return strlen(buf);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun #define DEVICE_ATTR_SYS_INFO_STR(field) \
318*4882a593Smuzhiyun static ssize_t field ## _show(struct device *dev, \
319*4882a593Smuzhiyun struct device_attribute *attr, char *buf) \
320*4882a593Smuzhiyun { \
321*4882a593Smuzhiyun struct switchtec_dev *stdev = to_stdev(dev); \
322*4882a593Smuzhiyun struct sys_info_regs __iomem *si = stdev->mmio_sys_info; \
323*4882a593Smuzhiyun if (stdev->gen == SWITCHTEC_GEN3) \
324*4882a593Smuzhiyun return io_string_show(buf, &si->gen3.field, \
325*4882a593Smuzhiyun sizeof(si->gen3.field)); \
326*4882a593Smuzhiyun else if (stdev->gen == SWITCHTEC_GEN4) \
327*4882a593Smuzhiyun return io_string_show(buf, &si->gen4.field, \
328*4882a593Smuzhiyun sizeof(si->gen4.field)); \
329*4882a593Smuzhiyun else \
330*4882a593Smuzhiyun return -ENOTSUPP; \
331*4882a593Smuzhiyun } \
332*4882a593Smuzhiyun \
333*4882a593Smuzhiyun static DEVICE_ATTR_RO(field)
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun DEVICE_ATTR_SYS_INFO_STR(vendor_id);
336*4882a593Smuzhiyun DEVICE_ATTR_SYS_INFO_STR(product_id);
337*4882a593Smuzhiyun DEVICE_ATTR_SYS_INFO_STR(product_revision);
338*4882a593Smuzhiyun
component_vendor_show(struct device * dev,struct device_attribute * attr,char * buf)339*4882a593Smuzhiyun static ssize_t component_vendor_show(struct device *dev,
340*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun struct switchtec_dev *stdev = to_stdev(dev);
343*4882a593Smuzhiyun struct sys_info_regs __iomem *si = stdev->mmio_sys_info;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* component_vendor field not supported after gen3 */
346*4882a593Smuzhiyun if (stdev->gen != SWITCHTEC_GEN3)
347*4882a593Smuzhiyun return sprintf(buf, "none\n");
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return io_string_show(buf, &si->gen3.component_vendor,
350*4882a593Smuzhiyun sizeof(si->gen3.component_vendor));
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun static DEVICE_ATTR_RO(component_vendor);
353*4882a593Smuzhiyun
component_id_show(struct device * dev,struct device_attribute * attr,char * buf)354*4882a593Smuzhiyun static ssize_t component_id_show(struct device *dev,
355*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun struct switchtec_dev *stdev = to_stdev(dev);
358*4882a593Smuzhiyun int id = ioread16(&stdev->mmio_sys_info->gen3.component_id);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* component_id field not supported after gen3 */
361*4882a593Smuzhiyun if (stdev->gen != SWITCHTEC_GEN3)
362*4882a593Smuzhiyun return sprintf(buf, "none\n");
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return sprintf(buf, "PM%04X\n", id);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun static DEVICE_ATTR_RO(component_id);
367*4882a593Smuzhiyun
component_revision_show(struct device * dev,struct device_attribute * attr,char * buf)368*4882a593Smuzhiyun static ssize_t component_revision_show(struct device *dev,
369*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct switchtec_dev *stdev = to_stdev(dev);
372*4882a593Smuzhiyun int rev = ioread8(&stdev->mmio_sys_info->gen3.component_revision);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* component_revision field not supported after gen3 */
375*4882a593Smuzhiyun if (stdev->gen != SWITCHTEC_GEN3)
376*4882a593Smuzhiyun return sprintf(buf, "255\n");
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return sprintf(buf, "%d\n", rev);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun static DEVICE_ATTR_RO(component_revision);
381*4882a593Smuzhiyun
partition_show(struct device * dev,struct device_attribute * attr,char * buf)382*4882a593Smuzhiyun static ssize_t partition_show(struct device *dev,
383*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct switchtec_dev *stdev = to_stdev(dev);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun return sprintf(buf, "%d\n", stdev->partition);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun static DEVICE_ATTR_RO(partition);
390*4882a593Smuzhiyun
partition_count_show(struct device * dev,struct device_attribute * attr,char * buf)391*4882a593Smuzhiyun static ssize_t partition_count_show(struct device *dev,
392*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun struct switchtec_dev *stdev = to_stdev(dev);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return sprintf(buf, "%d\n", stdev->partition_count);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun static DEVICE_ATTR_RO(partition_count);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun static struct attribute *switchtec_device_attrs[] = {
401*4882a593Smuzhiyun &dev_attr_device_version.attr,
402*4882a593Smuzhiyun &dev_attr_fw_version.attr,
403*4882a593Smuzhiyun &dev_attr_vendor_id.attr,
404*4882a593Smuzhiyun &dev_attr_product_id.attr,
405*4882a593Smuzhiyun &dev_attr_product_revision.attr,
406*4882a593Smuzhiyun &dev_attr_component_vendor.attr,
407*4882a593Smuzhiyun &dev_attr_component_id.attr,
408*4882a593Smuzhiyun &dev_attr_component_revision.attr,
409*4882a593Smuzhiyun &dev_attr_partition.attr,
410*4882a593Smuzhiyun &dev_attr_partition_count.attr,
411*4882a593Smuzhiyun NULL,
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun ATTRIBUTE_GROUPS(switchtec_device);
415*4882a593Smuzhiyun
switchtec_dev_open(struct inode * inode,struct file * filp)416*4882a593Smuzhiyun static int switchtec_dev_open(struct inode *inode, struct file *filp)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct switchtec_dev *stdev;
419*4882a593Smuzhiyun struct switchtec_user *stuser;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun stdev = container_of(inode->i_cdev, struct switchtec_dev, cdev);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun stuser = stuser_create(stdev);
424*4882a593Smuzhiyun if (IS_ERR(stuser))
425*4882a593Smuzhiyun return PTR_ERR(stuser);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun filp->private_data = stuser;
428*4882a593Smuzhiyun stream_open(inode, filp);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun dev_dbg(&stdev->dev, "%s: %p\n", __func__, stuser);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return 0;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
switchtec_dev_release(struct inode * inode,struct file * filp)435*4882a593Smuzhiyun static int switchtec_dev_release(struct inode *inode, struct file *filp)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct switchtec_user *stuser = filp->private_data;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun stuser_put(stuser);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun return 0;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
lock_mutex_and_test_alive(struct switchtec_dev * stdev)444*4882a593Smuzhiyun static int lock_mutex_and_test_alive(struct switchtec_dev *stdev)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun if (mutex_lock_interruptible(&stdev->mrpc_mutex))
447*4882a593Smuzhiyun return -EINTR;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (!stdev->alive) {
450*4882a593Smuzhiyun mutex_unlock(&stdev->mrpc_mutex);
451*4882a593Smuzhiyun return -ENODEV;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
switchtec_dev_write(struct file * filp,const char __user * data,size_t size,loff_t * off)457*4882a593Smuzhiyun static ssize_t switchtec_dev_write(struct file *filp, const char __user *data,
458*4882a593Smuzhiyun size_t size, loff_t *off)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun struct switchtec_user *stuser = filp->private_data;
461*4882a593Smuzhiyun struct switchtec_dev *stdev = stuser->stdev;
462*4882a593Smuzhiyun int rc;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (size < sizeof(stuser->cmd) ||
465*4882a593Smuzhiyun size > sizeof(stuser->cmd) + sizeof(stuser->data))
466*4882a593Smuzhiyun return -EINVAL;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun stuser->data_len = size - sizeof(stuser->cmd);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun rc = lock_mutex_and_test_alive(stdev);
471*4882a593Smuzhiyun if (rc)
472*4882a593Smuzhiyun return rc;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (stuser->state != MRPC_IDLE) {
475*4882a593Smuzhiyun rc = -EBADE;
476*4882a593Smuzhiyun goto out;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun rc = copy_from_user(&stuser->cmd, data, sizeof(stuser->cmd));
480*4882a593Smuzhiyun if (rc) {
481*4882a593Smuzhiyun rc = -EFAULT;
482*4882a593Smuzhiyun goto out;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun if (((MRPC_CMD_ID(stuser->cmd) == MRPC_GAS_WRITE) ||
485*4882a593Smuzhiyun (MRPC_CMD_ID(stuser->cmd) == MRPC_GAS_READ)) &&
486*4882a593Smuzhiyun !capable(CAP_SYS_ADMIN)) {
487*4882a593Smuzhiyun rc = -EPERM;
488*4882a593Smuzhiyun goto out;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun data += sizeof(stuser->cmd);
492*4882a593Smuzhiyun rc = copy_from_user(&stuser->data, data, size - sizeof(stuser->cmd));
493*4882a593Smuzhiyun if (rc) {
494*4882a593Smuzhiyun rc = -EFAULT;
495*4882a593Smuzhiyun goto out;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun rc = mrpc_queue_cmd(stuser);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun out:
501*4882a593Smuzhiyun mutex_unlock(&stdev->mrpc_mutex);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (rc)
504*4882a593Smuzhiyun return rc;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun return size;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
switchtec_dev_read(struct file * filp,char __user * data,size_t size,loff_t * off)509*4882a593Smuzhiyun static ssize_t switchtec_dev_read(struct file *filp, char __user *data,
510*4882a593Smuzhiyun size_t size, loff_t *off)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun struct switchtec_user *stuser = filp->private_data;
513*4882a593Smuzhiyun struct switchtec_dev *stdev = stuser->stdev;
514*4882a593Smuzhiyun int rc;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun if (size < sizeof(stuser->cmd) ||
517*4882a593Smuzhiyun size > sizeof(stuser->cmd) + sizeof(stuser->data))
518*4882a593Smuzhiyun return -EINVAL;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun rc = lock_mutex_and_test_alive(stdev);
521*4882a593Smuzhiyun if (rc)
522*4882a593Smuzhiyun return rc;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (stuser->state == MRPC_IDLE) {
525*4882a593Smuzhiyun mutex_unlock(&stdev->mrpc_mutex);
526*4882a593Smuzhiyun return -EBADE;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun stuser->read_len = size - sizeof(stuser->return_code);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun mutex_unlock(&stdev->mrpc_mutex);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun if (filp->f_flags & O_NONBLOCK) {
534*4882a593Smuzhiyun if (!stuser->cmd_done)
535*4882a593Smuzhiyun return -EAGAIN;
536*4882a593Smuzhiyun } else {
537*4882a593Smuzhiyun rc = wait_event_interruptible(stuser->cmd_comp,
538*4882a593Smuzhiyun stuser->cmd_done);
539*4882a593Smuzhiyun if (rc < 0)
540*4882a593Smuzhiyun return rc;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun rc = lock_mutex_and_test_alive(stdev);
544*4882a593Smuzhiyun if (rc)
545*4882a593Smuzhiyun return rc;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (stuser->state != MRPC_DONE) {
548*4882a593Smuzhiyun mutex_unlock(&stdev->mrpc_mutex);
549*4882a593Smuzhiyun return -EBADE;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun rc = copy_to_user(data, &stuser->return_code,
553*4882a593Smuzhiyun sizeof(stuser->return_code));
554*4882a593Smuzhiyun if (rc) {
555*4882a593Smuzhiyun rc = -EFAULT;
556*4882a593Smuzhiyun goto out;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun data += sizeof(stuser->return_code);
560*4882a593Smuzhiyun rc = copy_to_user(data, &stuser->data,
561*4882a593Smuzhiyun size - sizeof(stuser->return_code));
562*4882a593Smuzhiyun if (rc) {
563*4882a593Smuzhiyun rc = -EFAULT;
564*4882a593Smuzhiyun goto out;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun stuser_set_state(stuser, MRPC_IDLE);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun out:
570*4882a593Smuzhiyun mutex_unlock(&stdev->mrpc_mutex);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun if (stuser->status == SWITCHTEC_MRPC_STATUS_DONE)
573*4882a593Smuzhiyun return size;
574*4882a593Smuzhiyun else if (stuser->status == SWITCHTEC_MRPC_STATUS_INTERRUPTED)
575*4882a593Smuzhiyun return -ENXIO;
576*4882a593Smuzhiyun else
577*4882a593Smuzhiyun return -EBADMSG;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
switchtec_dev_poll(struct file * filp,poll_table * wait)580*4882a593Smuzhiyun static __poll_t switchtec_dev_poll(struct file *filp, poll_table *wait)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun struct switchtec_user *stuser = filp->private_data;
583*4882a593Smuzhiyun struct switchtec_dev *stdev = stuser->stdev;
584*4882a593Smuzhiyun __poll_t ret = 0;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun poll_wait(filp, &stuser->cmd_comp, wait);
587*4882a593Smuzhiyun poll_wait(filp, &stdev->event_wq, wait);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (lock_mutex_and_test_alive(stdev))
590*4882a593Smuzhiyun return EPOLLIN | EPOLLRDHUP | EPOLLOUT | EPOLLERR | EPOLLHUP;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun mutex_unlock(&stdev->mrpc_mutex);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun if (stuser->cmd_done)
595*4882a593Smuzhiyun ret |= EPOLLIN | EPOLLRDNORM;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (stuser->event_cnt != atomic_read(&stdev->event_cnt))
598*4882a593Smuzhiyun ret |= EPOLLPRI | EPOLLRDBAND;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun return ret;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
ioctl_flash_info(struct switchtec_dev * stdev,struct switchtec_ioctl_flash_info __user * uinfo)603*4882a593Smuzhiyun static int ioctl_flash_info(struct switchtec_dev *stdev,
604*4882a593Smuzhiyun struct switchtec_ioctl_flash_info __user *uinfo)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun struct switchtec_ioctl_flash_info info = {0};
607*4882a593Smuzhiyun struct flash_info_regs __iomem *fi = stdev->mmio_flash_info;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (stdev->gen == SWITCHTEC_GEN3) {
610*4882a593Smuzhiyun info.flash_length = ioread32(&fi->gen3.flash_length);
611*4882a593Smuzhiyun info.num_partitions = SWITCHTEC_NUM_PARTITIONS_GEN3;
612*4882a593Smuzhiyun } else if (stdev->gen == SWITCHTEC_GEN4) {
613*4882a593Smuzhiyun info.flash_length = ioread32(&fi->gen4.flash_length);
614*4882a593Smuzhiyun info.num_partitions = SWITCHTEC_NUM_PARTITIONS_GEN4;
615*4882a593Smuzhiyun } else {
616*4882a593Smuzhiyun return -ENOTSUPP;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if (copy_to_user(uinfo, &info, sizeof(info)))
620*4882a593Smuzhiyun return -EFAULT;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return 0;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
set_fw_info_part(struct switchtec_ioctl_flash_part_info * info,struct partition_info __iomem * pi)625*4882a593Smuzhiyun static void set_fw_info_part(struct switchtec_ioctl_flash_part_info *info,
626*4882a593Smuzhiyun struct partition_info __iomem *pi)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun info->address = ioread32(&pi->address);
629*4882a593Smuzhiyun info->length = ioread32(&pi->length);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
flash_part_info_gen3(struct switchtec_dev * stdev,struct switchtec_ioctl_flash_part_info * info)632*4882a593Smuzhiyun static int flash_part_info_gen3(struct switchtec_dev *stdev,
633*4882a593Smuzhiyun struct switchtec_ioctl_flash_part_info *info)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun struct flash_info_regs_gen3 __iomem *fi =
636*4882a593Smuzhiyun &stdev->mmio_flash_info->gen3;
637*4882a593Smuzhiyun struct sys_info_regs_gen3 __iomem *si = &stdev->mmio_sys_info->gen3;
638*4882a593Smuzhiyun u32 active_addr = -1;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun switch (info->flash_partition) {
641*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_CFG0:
642*4882a593Smuzhiyun active_addr = ioread32(&fi->active_cfg);
643*4882a593Smuzhiyun set_fw_info_part(info, &fi->cfg0);
644*4882a593Smuzhiyun if (ioread16(&si->cfg_running) == SWITCHTEC_GEN3_CFG0_RUNNING)
645*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_RUNNING;
646*4882a593Smuzhiyun break;
647*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_CFG1:
648*4882a593Smuzhiyun active_addr = ioread32(&fi->active_cfg);
649*4882a593Smuzhiyun set_fw_info_part(info, &fi->cfg1);
650*4882a593Smuzhiyun if (ioread16(&si->cfg_running) == SWITCHTEC_GEN3_CFG1_RUNNING)
651*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_RUNNING;
652*4882a593Smuzhiyun break;
653*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_IMG0:
654*4882a593Smuzhiyun active_addr = ioread32(&fi->active_img);
655*4882a593Smuzhiyun set_fw_info_part(info, &fi->img0);
656*4882a593Smuzhiyun if (ioread16(&si->img_running) == SWITCHTEC_GEN3_IMG0_RUNNING)
657*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_RUNNING;
658*4882a593Smuzhiyun break;
659*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_IMG1:
660*4882a593Smuzhiyun active_addr = ioread32(&fi->active_img);
661*4882a593Smuzhiyun set_fw_info_part(info, &fi->img1);
662*4882a593Smuzhiyun if (ioread16(&si->img_running) == SWITCHTEC_GEN3_IMG1_RUNNING)
663*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_RUNNING;
664*4882a593Smuzhiyun break;
665*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_NVLOG:
666*4882a593Smuzhiyun set_fw_info_part(info, &fi->nvlog);
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR0:
669*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[0]);
670*4882a593Smuzhiyun break;
671*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR1:
672*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[1]);
673*4882a593Smuzhiyun break;
674*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR2:
675*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[2]);
676*4882a593Smuzhiyun break;
677*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR3:
678*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[3]);
679*4882a593Smuzhiyun break;
680*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR4:
681*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[4]);
682*4882a593Smuzhiyun break;
683*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR5:
684*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[5]);
685*4882a593Smuzhiyun break;
686*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR6:
687*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[6]);
688*4882a593Smuzhiyun break;
689*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR7:
690*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[7]);
691*4882a593Smuzhiyun break;
692*4882a593Smuzhiyun default:
693*4882a593Smuzhiyun return -EINVAL;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun if (info->address == active_addr)
697*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_ACTIVE;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun return 0;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
flash_part_info_gen4(struct switchtec_dev * stdev,struct switchtec_ioctl_flash_part_info * info)702*4882a593Smuzhiyun static int flash_part_info_gen4(struct switchtec_dev *stdev,
703*4882a593Smuzhiyun struct switchtec_ioctl_flash_part_info *info)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun struct flash_info_regs_gen4 __iomem *fi = &stdev->mmio_flash_info->gen4;
706*4882a593Smuzhiyun struct sys_info_regs_gen4 __iomem *si = &stdev->mmio_sys_info->gen4;
707*4882a593Smuzhiyun struct active_partition_info_gen4 __iomem *af = &fi->active_flag;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun switch (info->flash_partition) {
710*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_MAP_0:
711*4882a593Smuzhiyun set_fw_info_part(info, &fi->map0);
712*4882a593Smuzhiyun break;
713*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_MAP_1:
714*4882a593Smuzhiyun set_fw_info_part(info, &fi->map1);
715*4882a593Smuzhiyun break;
716*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_KEY_0:
717*4882a593Smuzhiyun set_fw_info_part(info, &fi->key0);
718*4882a593Smuzhiyun if (ioread8(&af->key) == SWITCHTEC_GEN4_KEY0_ACTIVE)
719*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_ACTIVE;
720*4882a593Smuzhiyun if (ioread16(&si->key_running) == SWITCHTEC_GEN4_KEY0_RUNNING)
721*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_RUNNING;
722*4882a593Smuzhiyun break;
723*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_KEY_1:
724*4882a593Smuzhiyun set_fw_info_part(info, &fi->key1);
725*4882a593Smuzhiyun if (ioread8(&af->key) == SWITCHTEC_GEN4_KEY1_ACTIVE)
726*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_ACTIVE;
727*4882a593Smuzhiyun if (ioread16(&si->key_running) == SWITCHTEC_GEN4_KEY1_RUNNING)
728*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_RUNNING;
729*4882a593Smuzhiyun break;
730*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_BL2_0:
731*4882a593Smuzhiyun set_fw_info_part(info, &fi->bl2_0);
732*4882a593Smuzhiyun if (ioread8(&af->bl2) == SWITCHTEC_GEN4_BL2_0_ACTIVE)
733*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_ACTIVE;
734*4882a593Smuzhiyun if (ioread16(&si->bl2_running) == SWITCHTEC_GEN4_BL2_0_RUNNING)
735*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_RUNNING;
736*4882a593Smuzhiyun break;
737*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_BL2_1:
738*4882a593Smuzhiyun set_fw_info_part(info, &fi->bl2_1);
739*4882a593Smuzhiyun if (ioread8(&af->bl2) == SWITCHTEC_GEN4_BL2_1_ACTIVE)
740*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_ACTIVE;
741*4882a593Smuzhiyun if (ioread16(&si->bl2_running) == SWITCHTEC_GEN4_BL2_1_RUNNING)
742*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_RUNNING;
743*4882a593Smuzhiyun break;
744*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_CFG0:
745*4882a593Smuzhiyun set_fw_info_part(info, &fi->cfg0);
746*4882a593Smuzhiyun if (ioread8(&af->cfg) == SWITCHTEC_GEN4_CFG0_ACTIVE)
747*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_ACTIVE;
748*4882a593Smuzhiyun if (ioread16(&si->cfg_running) == SWITCHTEC_GEN4_CFG0_RUNNING)
749*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_RUNNING;
750*4882a593Smuzhiyun break;
751*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_CFG1:
752*4882a593Smuzhiyun set_fw_info_part(info, &fi->cfg1);
753*4882a593Smuzhiyun if (ioread8(&af->cfg) == SWITCHTEC_GEN4_CFG1_ACTIVE)
754*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_ACTIVE;
755*4882a593Smuzhiyun if (ioread16(&si->cfg_running) == SWITCHTEC_GEN4_CFG1_RUNNING)
756*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_RUNNING;
757*4882a593Smuzhiyun break;
758*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_IMG0:
759*4882a593Smuzhiyun set_fw_info_part(info, &fi->img0);
760*4882a593Smuzhiyun if (ioread8(&af->img) == SWITCHTEC_GEN4_IMG0_ACTIVE)
761*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_ACTIVE;
762*4882a593Smuzhiyun if (ioread16(&si->img_running) == SWITCHTEC_GEN4_IMG0_RUNNING)
763*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_RUNNING;
764*4882a593Smuzhiyun break;
765*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_IMG1:
766*4882a593Smuzhiyun set_fw_info_part(info, &fi->img1);
767*4882a593Smuzhiyun if (ioread8(&af->img) == SWITCHTEC_GEN4_IMG1_ACTIVE)
768*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_ACTIVE;
769*4882a593Smuzhiyun if (ioread16(&si->img_running) == SWITCHTEC_GEN4_IMG1_RUNNING)
770*4882a593Smuzhiyun info->active |= SWITCHTEC_IOCTL_PART_RUNNING;
771*4882a593Smuzhiyun break;
772*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_NVLOG:
773*4882a593Smuzhiyun set_fw_info_part(info, &fi->nvlog);
774*4882a593Smuzhiyun break;
775*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR0:
776*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[0]);
777*4882a593Smuzhiyun break;
778*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR1:
779*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[1]);
780*4882a593Smuzhiyun break;
781*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR2:
782*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[2]);
783*4882a593Smuzhiyun break;
784*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR3:
785*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[3]);
786*4882a593Smuzhiyun break;
787*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR4:
788*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[4]);
789*4882a593Smuzhiyun break;
790*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR5:
791*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[5]);
792*4882a593Smuzhiyun break;
793*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR6:
794*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[6]);
795*4882a593Smuzhiyun break;
796*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PART_VENDOR7:
797*4882a593Smuzhiyun set_fw_info_part(info, &fi->vendor[7]);
798*4882a593Smuzhiyun break;
799*4882a593Smuzhiyun default:
800*4882a593Smuzhiyun return -EINVAL;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun return 0;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
ioctl_flash_part_info(struct switchtec_dev * stdev,struct switchtec_ioctl_flash_part_info __user * uinfo)806*4882a593Smuzhiyun static int ioctl_flash_part_info(struct switchtec_dev *stdev,
807*4882a593Smuzhiyun struct switchtec_ioctl_flash_part_info __user *uinfo)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun int ret;
810*4882a593Smuzhiyun struct switchtec_ioctl_flash_part_info info = {0};
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun if (copy_from_user(&info, uinfo, sizeof(info)))
813*4882a593Smuzhiyun return -EFAULT;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun if (stdev->gen == SWITCHTEC_GEN3) {
816*4882a593Smuzhiyun ret = flash_part_info_gen3(stdev, &info);
817*4882a593Smuzhiyun if (ret)
818*4882a593Smuzhiyun return ret;
819*4882a593Smuzhiyun } else if (stdev->gen == SWITCHTEC_GEN4) {
820*4882a593Smuzhiyun ret = flash_part_info_gen4(stdev, &info);
821*4882a593Smuzhiyun if (ret)
822*4882a593Smuzhiyun return ret;
823*4882a593Smuzhiyun } else {
824*4882a593Smuzhiyun return -ENOTSUPP;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun if (copy_to_user(uinfo, &info, sizeof(info)))
828*4882a593Smuzhiyun return -EFAULT;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun return 0;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
ioctl_event_summary(struct switchtec_dev * stdev,struct switchtec_user * stuser,struct switchtec_ioctl_event_summary __user * usum,size_t size)833*4882a593Smuzhiyun static int ioctl_event_summary(struct switchtec_dev *stdev,
834*4882a593Smuzhiyun struct switchtec_user *stuser,
835*4882a593Smuzhiyun struct switchtec_ioctl_event_summary __user *usum,
836*4882a593Smuzhiyun size_t size)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun struct switchtec_ioctl_event_summary *s;
839*4882a593Smuzhiyun int i;
840*4882a593Smuzhiyun u32 reg;
841*4882a593Smuzhiyun int ret = 0;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun s = kzalloc(sizeof(*s), GFP_KERNEL);
844*4882a593Smuzhiyun if (!s)
845*4882a593Smuzhiyun return -ENOMEM;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun s->global = ioread32(&stdev->mmio_sw_event->global_summary);
848*4882a593Smuzhiyun s->part_bitmap = ioread64(&stdev->mmio_sw_event->part_event_bitmap);
849*4882a593Smuzhiyun s->local_part = ioread32(&stdev->mmio_part_cfg->part_event_summary);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun for (i = 0; i < stdev->partition_count; i++) {
852*4882a593Smuzhiyun reg = ioread32(&stdev->mmio_part_cfg_all[i].part_event_summary);
853*4882a593Smuzhiyun s->part[i] = reg;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun for (i = 0; i < stdev->pff_csr_count; i++) {
857*4882a593Smuzhiyun reg = ioread32(&stdev->mmio_pff_csr[i].pff_event_summary);
858*4882a593Smuzhiyun s->pff[i] = reg;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun if (copy_to_user(usum, s, size)) {
862*4882a593Smuzhiyun ret = -EFAULT;
863*4882a593Smuzhiyun goto error_case;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun stuser->event_cnt = atomic_read(&stdev->event_cnt);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun error_case:
869*4882a593Smuzhiyun kfree(s);
870*4882a593Smuzhiyun return ret;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
global_ev_reg(struct switchtec_dev * stdev,size_t offset,int index)873*4882a593Smuzhiyun static u32 __iomem *global_ev_reg(struct switchtec_dev *stdev,
874*4882a593Smuzhiyun size_t offset, int index)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun return (void __iomem *)stdev->mmio_sw_event + offset;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
part_ev_reg(struct switchtec_dev * stdev,size_t offset,int index)879*4882a593Smuzhiyun static u32 __iomem *part_ev_reg(struct switchtec_dev *stdev,
880*4882a593Smuzhiyun size_t offset, int index)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun return (void __iomem *)&stdev->mmio_part_cfg_all[index] + offset;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
pff_ev_reg(struct switchtec_dev * stdev,size_t offset,int index)885*4882a593Smuzhiyun static u32 __iomem *pff_ev_reg(struct switchtec_dev *stdev,
886*4882a593Smuzhiyun size_t offset, int index)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun return (void __iomem *)&stdev->mmio_pff_csr[index] + offset;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun #define EV_GLB(i, r)[i] = {offsetof(struct sw_event_regs, r), global_ev_reg}
892*4882a593Smuzhiyun #define EV_PAR(i, r)[i] = {offsetof(struct part_cfg_regs, r), part_ev_reg}
893*4882a593Smuzhiyun #define EV_PFF(i, r)[i] = {offsetof(struct pff_csr_regs, r), pff_ev_reg}
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun static const struct event_reg {
896*4882a593Smuzhiyun size_t offset;
897*4882a593Smuzhiyun u32 __iomem *(*map_reg)(struct switchtec_dev *stdev,
898*4882a593Smuzhiyun size_t offset, int index);
899*4882a593Smuzhiyun } event_regs[] = {
900*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_STACK_ERROR, stack_error_event_hdr),
901*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_PPU_ERROR, ppu_error_event_hdr),
902*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_ISP_ERROR, isp_error_event_hdr),
903*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_SYS_RESET, sys_reset_event_hdr),
904*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_FW_EXC, fw_exception_hdr),
905*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_FW_NMI, fw_nmi_hdr),
906*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_FW_NON_FATAL, fw_non_fatal_hdr),
907*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_FW_FATAL, fw_fatal_hdr),
908*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_TWI_MRPC_COMP, twi_mrpc_comp_hdr),
909*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_TWI_MRPC_COMP_ASYNC,
910*4882a593Smuzhiyun twi_mrpc_comp_async_hdr),
911*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_CLI_MRPC_COMP, cli_mrpc_comp_hdr),
912*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_CLI_MRPC_COMP_ASYNC,
913*4882a593Smuzhiyun cli_mrpc_comp_async_hdr),
914*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_GPIO_INT, gpio_interrupt_hdr),
915*4882a593Smuzhiyun EV_GLB(SWITCHTEC_IOCTL_EVENT_GFMS, gfms_event_hdr),
916*4882a593Smuzhiyun EV_PAR(SWITCHTEC_IOCTL_EVENT_PART_RESET, part_reset_hdr),
917*4882a593Smuzhiyun EV_PAR(SWITCHTEC_IOCTL_EVENT_MRPC_COMP, mrpc_comp_hdr),
918*4882a593Smuzhiyun EV_PAR(SWITCHTEC_IOCTL_EVENT_MRPC_COMP_ASYNC, mrpc_comp_async_hdr),
919*4882a593Smuzhiyun EV_PAR(SWITCHTEC_IOCTL_EVENT_DYN_PART_BIND_COMP, dyn_binding_hdr),
920*4882a593Smuzhiyun EV_PAR(SWITCHTEC_IOCTL_EVENT_INTERCOMM_REQ_NOTIFY,
921*4882a593Smuzhiyun intercomm_notify_hdr),
922*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_AER_IN_P2P, aer_in_p2p_hdr),
923*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_AER_IN_VEP, aer_in_vep_hdr),
924*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_DPC, dpc_hdr),
925*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_CTS, cts_hdr),
926*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_UEC, uec_hdr),
927*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_HOTPLUG, hotplug_hdr),
928*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_IER, ier_hdr),
929*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_THRESH, threshold_hdr),
930*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_POWER_MGMT, power_mgmt_hdr),
931*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_TLP_THROTTLING, tlp_throttling_hdr),
932*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_FORCE_SPEED, force_speed_hdr),
933*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_CREDIT_TIMEOUT, credit_timeout_hdr),
934*4882a593Smuzhiyun EV_PFF(SWITCHTEC_IOCTL_EVENT_LINK_STATE, link_state_hdr),
935*4882a593Smuzhiyun };
936*4882a593Smuzhiyun
event_hdr_addr(struct switchtec_dev * stdev,int event_id,int index)937*4882a593Smuzhiyun static u32 __iomem *event_hdr_addr(struct switchtec_dev *stdev,
938*4882a593Smuzhiyun int event_id, int index)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun size_t off;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (event_id < 0 || event_id >= SWITCHTEC_IOCTL_MAX_EVENTS)
943*4882a593Smuzhiyun return (u32 __iomem *)ERR_PTR(-EINVAL);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun off = event_regs[event_id].offset;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun if (event_regs[event_id].map_reg == part_ev_reg) {
948*4882a593Smuzhiyun if (index == SWITCHTEC_IOCTL_EVENT_LOCAL_PART_IDX)
949*4882a593Smuzhiyun index = stdev->partition;
950*4882a593Smuzhiyun else if (index < 0 || index >= stdev->partition_count)
951*4882a593Smuzhiyun return (u32 __iomem *)ERR_PTR(-EINVAL);
952*4882a593Smuzhiyun } else if (event_regs[event_id].map_reg == pff_ev_reg) {
953*4882a593Smuzhiyun if (index < 0 || index >= stdev->pff_csr_count)
954*4882a593Smuzhiyun return (u32 __iomem *)ERR_PTR(-EINVAL);
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun return event_regs[event_id].map_reg(stdev, off, index);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
event_ctl(struct switchtec_dev * stdev,struct switchtec_ioctl_event_ctl * ctl)960*4882a593Smuzhiyun static int event_ctl(struct switchtec_dev *stdev,
961*4882a593Smuzhiyun struct switchtec_ioctl_event_ctl *ctl)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun int i;
964*4882a593Smuzhiyun u32 __iomem *reg;
965*4882a593Smuzhiyun u32 hdr;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun reg = event_hdr_addr(stdev, ctl->event_id, ctl->index);
968*4882a593Smuzhiyun if (IS_ERR(reg))
969*4882a593Smuzhiyun return PTR_ERR(reg);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun hdr = ioread32(reg);
972*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ctl->data); i++)
973*4882a593Smuzhiyun ctl->data[i] = ioread32(®[i + 1]);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun ctl->occurred = hdr & SWITCHTEC_EVENT_OCCURRED;
976*4882a593Smuzhiyun ctl->count = (hdr >> 5) & 0xFF;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun if (!(ctl->flags & SWITCHTEC_IOCTL_EVENT_FLAG_CLEAR))
979*4882a593Smuzhiyun hdr &= ~SWITCHTEC_EVENT_CLEAR;
980*4882a593Smuzhiyun if (ctl->flags & SWITCHTEC_IOCTL_EVENT_FLAG_EN_POLL)
981*4882a593Smuzhiyun hdr |= SWITCHTEC_EVENT_EN_IRQ;
982*4882a593Smuzhiyun if (ctl->flags & SWITCHTEC_IOCTL_EVENT_FLAG_DIS_POLL)
983*4882a593Smuzhiyun hdr &= ~SWITCHTEC_EVENT_EN_IRQ;
984*4882a593Smuzhiyun if (ctl->flags & SWITCHTEC_IOCTL_EVENT_FLAG_EN_LOG)
985*4882a593Smuzhiyun hdr |= SWITCHTEC_EVENT_EN_LOG;
986*4882a593Smuzhiyun if (ctl->flags & SWITCHTEC_IOCTL_EVENT_FLAG_DIS_LOG)
987*4882a593Smuzhiyun hdr &= ~SWITCHTEC_EVENT_EN_LOG;
988*4882a593Smuzhiyun if (ctl->flags & SWITCHTEC_IOCTL_EVENT_FLAG_EN_CLI)
989*4882a593Smuzhiyun hdr |= SWITCHTEC_EVENT_EN_CLI;
990*4882a593Smuzhiyun if (ctl->flags & SWITCHTEC_IOCTL_EVENT_FLAG_DIS_CLI)
991*4882a593Smuzhiyun hdr &= ~SWITCHTEC_EVENT_EN_CLI;
992*4882a593Smuzhiyun if (ctl->flags & SWITCHTEC_IOCTL_EVENT_FLAG_EN_FATAL)
993*4882a593Smuzhiyun hdr |= SWITCHTEC_EVENT_FATAL;
994*4882a593Smuzhiyun if (ctl->flags & SWITCHTEC_IOCTL_EVENT_FLAG_DIS_FATAL)
995*4882a593Smuzhiyun hdr &= ~SWITCHTEC_EVENT_FATAL;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun if (ctl->flags)
998*4882a593Smuzhiyun iowrite32(hdr, reg);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun ctl->flags = 0;
1001*4882a593Smuzhiyun if (hdr & SWITCHTEC_EVENT_EN_IRQ)
1002*4882a593Smuzhiyun ctl->flags |= SWITCHTEC_IOCTL_EVENT_FLAG_EN_POLL;
1003*4882a593Smuzhiyun if (hdr & SWITCHTEC_EVENT_EN_LOG)
1004*4882a593Smuzhiyun ctl->flags |= SWITCHTEC_IOCTL_EVENT_FLAG_EN_LOG;
1005*4882a593Smuzhiyun if (hdr & SWITCHTEC_EVENT_EN_CLI)
1006*4882a593Smuzhiyun ctl->flags |= SWITCHTEC_IOCTL_EVENT_FLAG_EN_CLI;
1007*4882a593Smuzhiyun if (hdr & SWITCHTEC_EVENT_FATAL)
1008*4882a593Smuzhiyun ctl->flags |= SWITCHTEC_IOCTL_EVENT_FLAG_EN_FATAL;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
ioctl_event_ctl(struct switchtec_dev * stdev,struct switchtec_ioctl_event_ctl __user * uctl)1013*4882a593Smuzhiyun static int ioctl_event_ctl(struct switchtec_dev *stdev,
1014*4882a593Smuzhiyun struct switchtec_ioctl_event_ctl __user *uctl)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun int ret;
1017*4882a593Smuzhiyun int nr_idxs;
1018*4882a593Smuzhiyun unsigned int event_flags;
1019*4882a593Smuzhiyun struct switchtec_ioctl_event_ctl ctl;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun if (copy_from_user(&ctl, uctl, sizeof(ctl)))
1022*4882a593Smuzhiyun return -EFAULT;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if (ctl.event_id >= SWITCHTEC_IOCTL_MAX_EVENTS)
1025*4882a593Smuzhiyun return -EINVAL;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun if (ctl.flags & SWITCHTEC_IOCTL_EVENT_FLAG_UNUSED)
1028*4882a593Smuzhiyun return -EINVAL;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun if (ctl.index == SWITCHTEC_IOCTL_EVENT_IDX_ALL) {
1031*4882a593Smuzhiyun if (event_regs[ctl.event_id].map_reg == global_ev_reg)
1032*4882a593Smuzhiyun nr_idxs = 1;
1033*4882a593Smuzhiyun else if (event_regs[ctl.event_id].map_reg == part_ev_reg)
1034*4882a593Smuzhiyun nr_idxs = stdev->partition_count;
1035*4882a593Smuzhiyun else if (event_regs[ctl.event_id].map_reg == pff_ev_reg)
1036*4882a593Smuzhiyun nr_idxs = stdev->pff_csr_count;
1037*4882a593Smuzhiyun else
1038*4882a593Smuzhiyun return -EINVAL;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun event_flags = ctl.flags;
1041*4882a593Smuzhiyun for (ctl.index = 0; ctl.index < nr_idxs; ctl.index++) {
1042*4882a593Smuzhiyun ctl.flags = event_flags;
1043*4882a593Smuzhiyun ret = event_ctl(stdev, &ctl);
1044*4882a593Smuzhiyun if (ret < 0)
1045*4882a593Smuzhiyun return ret;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun } else {
1048*4882a593Smuzhiyun ret = event_ctl(stdev, &ctl);
1049*4882a593Smuzhiyun if (ret < 0)
1050*4882a593Smuzhiyun return ret;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (copy_to_user(uctl, &ctl, sizeof(ctl)))
1054*4882a593Smuzhiyun return -EFAULT;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun return 0;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
ioctl_pff_to_port(struct switchtec_dev * stdev,struct switchtec_ioctl_pff_port __user * up)1059*4882a593Smuzhiyun static int ioctl_pff_to_port(struct switchtec_dev *stdev,
1060*4882a593Smuzhiyun struct switchtec_ioctl_pff_port __user *up)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun int i, part;
1063*4882a593Smuzhiyun u32 reg;
1064*4882a593Smuzhiyun struct part_cfg_regs __iomem *pcfg;
1065*4882a593Smuzhiyun struct switchtec_ioctl_pff_port p;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun if (copy_from_user(&p, up, sizeof(p)))
1068*4882a593Smuzhiyun return -EFAULT;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun p.port = -1;
1071*4882a593Smuzhiyun for (part = 0; part < stdev->partition_count; part++) {
1072*4882a593Smuzhiyun pcfg = &stdev->mmio_part_cfg_all[part];
1073*4882a593Smuzhiyun p.partition = part;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun reg = ioread32(&pcfg->usp_pff_inst_id);
1076*4882a593Smuzhiyun if (reg == p.pff) {
1077*4882a593Smuzhiyun p.port = 0;
1078*4882a593Smuzhiyun break;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun reg = ioread32(&pcfg->vep_pff_inst_id);
1082*4882a593Smuzhiyun if (reg == p.pff) {
1083*4882a593Smuzhiyun p.port = SWITCHTEC_IOCTL_PFF_VEP;
1084*4882a593Smuzhiyun break;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pcfg->dsp_pff_inst_id); i++) {
1088*4882a593Smuzhiyun reg = ioread32(&pcfg->dsp_pff_inst_id[i]);
1089*4882a593Smuzhiyun if (reg != p.pff)
1090*4882a593Smuzhiyun continue;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun p.port = i + 1;
1093*4882a593Smuzhiyun break;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (p.port != -1)
1097*4882a593Smuzhiyun break;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun if (copy_to_user(up, &p, sizeof(p)))
1101*4882a593Smuzhiyun return -EFAULT;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun return 0;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
ioctl_port_to_pff(struct switchtec_dev * stdev,struct switchtec_ioctl_pff_port __user * up)1106*4882a593Smuzhiyun static int ioctl_port_to_pff(struct switchtec_dev *stdev,
1107*4882a593Smuzhiyun struct switchtec_ioctl_pff_port __user *up)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun struct switchtec_ioctl_pff_port p;
1110*4882a593Smuzhiyun struct part_cfg_regs __iomem *pcfg;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun if (copy_from_user(&p, up, sizeof(p)))
1113*4882a593Smuzhiyun return -EFAULT;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (p.partition == SWITCHTEC_IOCTL_EVENT_LOCAL_PART_IDX)
1116*4882a593Smuzhiyun pcfg = stdev->mmio_part_cfg;
1117*4882a593Smuzhiyun else if (p.partition < stdev->partition_count)
1118*4882a593Smuzhiyun pcfg = &stdev->mmio_part_cfg_all[p.partition];
1119*4882a593Smuzhiyun else
1120*4882a593Smuzhiyun return -EINVAL;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun switch (p.port) {
1123*4882a593Smuzhiyun case 0:
1124*4882a593Smuzhiyun p.pff = ioread32(&pcfg->usp_pff_inst_id);
1125*4882a593Smuzhiyun break;
1126*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PFF_VEP:
1127*4882a593Smuzhiyun p.pff = ioread32(&pcfg->vep_pff_inst_id);
1128*4882a593Smuzhiyun break;
1129*4882a593Smuzhiyun default:
1130*4882a593Smuzhiyun if (p.port > ARRAY_SIZE(pcfg->dsp_pff_inst_id))
1131*4882a593Smuzhiyun return -EINVAL;
1132*4882a593Smuzhiyun p.port = array_index_nospec(p.port,
1133*4882a593Smuzhiyun ARRAY_SIZE(pcfg->dsp_pff_inst_id) + 1);
1134*4882a593Smuzhiyun p.pff = ioread32(&pcfg->dsp_pff_inst_id[p.port - 1]);
1135*4882a593Smuzhiyun break;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun if (copy_to_user(up, &p, sizeof(p)))
1139*4882a593Smuzhiyun return -EFAULT;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun return 0;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
switchtec_dev_ioctl(struct file * filp,unsigned int cmd,unsigned long arg)1144*4882a593Smuzhiyun static long switchtec_dev_ioctl(struct file *filp, unsigned int cmd,
1145*4882a593Smuzhiyun unsigned long arg)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun struct switchtec_user *stuser = filp->private_data;
1148*4882a593Smuzhiyun struct switchtec_dev *stdev = stuser->stdev;
1149*4882a593Smuzhiyun int rc;
1150*4882a593Smuzhiyun void __user *argp = (void __user *)arg;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun rc = lock_mutex_and_test_alive(stdev);
1153*4882a593Smuzhiyun if (rc)
1154*4882a593Smuzhiyun return rc;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun switch (cmd) {
1157*4882a593Smuzhiyun case SWITCHTEC_IOCTL_FLASH_INFO:
1158*4882a593Smuzhiyun rc = ioctl_flash_info(stdev, argp);
1159*4882a593Smuzhiyun break;
1160*4882a593Smuzhiyun case SWITCHTEC_IOCTL_FLASH_PART_INFO:
1161*4882a593Smuzhiyun rc = ioctl_flash_part_info(stdev, argp);
1162*4882a593Smuzhiyun break;
1163*4882a593Smuzhiyun case SWITCHTEC_IOCTL_EVENT_SUMMARY_LEGACY:
1164*4882a593Smuzhiyun rc = ioctl_event_summary(stdev, stuser, argp,
1165*4882a593Smuzhiyun sizeof(struct switchtec_ioctl_event_summary_legacy));
1166*4882a593Smuzhiyun break;
1167*4882a593Smuzhiyun case SWITCHTEC_IOCTL_EVENT_CTL:
1168*4882a593Smuzhiyun rc = ioctl_event_ctl(stdev, argp);
1169*4882a593Smuzhiyun break;
1170*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PFF_TO_PORT:
1171*4882a593Smuzhiyun rc = ioctl_pff_to_port(stdev, argp);
1172*4882a593Smuzhiyun break;
1173*4882a593Smuzhiyun case SWITCHTEC_IOCTL_PORT_TO_PFF:
1174*4882a593Smuzhiyun rc = ioctl_port_to_pff(stdev, argp);
1175*4882a593Smuzhiyun break;
1176*4882a593Smuzhiyun case SWITCHTEC_IOCTL_EVENT_SUMMARY:
1177*4882a593Smuzhiyun rc = ioctl_event_summary(stdev, stuser, argp,
1178*4882a593Smuzhiyun sizeof(struct switchtec_ioctl_event_summary));
1179*4882a593Smuzhiyun break;
1180*4882a593Smuzhiyun default:
1181*4882a593Smuzhiyun rc = -ENOTTY;
1182*4882a593Smuzhiyun break;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun mutex_unlock(&stdev->mrpc_mutex);
1186*4882a593Smuzhiyun return rc;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun static const struct file_operations switchtec_fops = {
1190*4882a593Smuzhiyun .owner = THIS_MODULE,
1191*4882a593Smuzhiyun .open = switchtec_dev_open,
1192*4882a593Smuzhiyun .release = switchtec_dev_release,
1193*4882a593Smuzhiyun .write = switchtec_dev_write,
1194*4882a593Smuzhiyun .read = switchtec_dev_read,
1195*4882a593Smuzhiyun .poll = switchtec_dev_poll,
1196*4882a593Smuzhiyun .unlocked_ioctl = switchtec_dev_ioctl,
1197*4882a593Smuzhiyun .compat_ioctl = compat_ptr_ioctl,
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun
link_event_work(struct work_struct * work)1200*4882a593Smuzhiyun static void link_event_work(struct work_struct *work)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun struct switchtec_dev *stdev;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun stdev = container_of(work, struct switchtec_dev, link_event_work);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun if (stdev->link_notifier)
1207*4882a593Smuzhiyun stdev->link_notifier(stdev);
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
check_link_state_events(struct switchtec_dev * stdev)1210*4882a593Smuzhiyun static void check_link_state_events(struct switchtec_dev *stdev)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun int idx;
1213*4882a593Smuzhiyun u32 reg;
1214*4882a593Smuzhiyun int count;
1215*4882a593Smuzhiyun int occurred = 0;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun for (idx = 0; idx < stdev->pff_csr_count; idx++) {
1218*4882a593Smuzhiyun reg = ioread32(&stdev->mmio_pff_csr[idx].link_state_hdr);
1219*4882a593Smuzhiyun dev_dbg(&stdev->dev, "link_state: %d->%08x\n", idx, reg);
1220*4882a593Smuzhiyun count = (reg >> 5) & 0xFF;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun if (count != stdev->link_event_count[idx]) {
1223*4882a593Smuzhiyun occurred = 1;
1224*4882a593Smuzhiyun stdev->link_event_count[idx] = count;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun if (occurred)
1229*4882a593Smuzhiyun schedule_work(&stdev->link_event_work);
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
enable_link_state_events(struct switchtec_dev * stdev)1232*4882a593Smuzhiyun static void enable_link_state_events(struct switchtec_dev *stdev)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun int idx;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun for (idx = 0; idx < stdev->pff_csr_count; idx++) {
1237*4882a593Smuzhiyun iowrite32(SWITCHTEC_EVENT_CLEAR |
1238*4882a593Smuzhiyun SWITCHTEC_EVENT_EN_IRQ,
1239*4882a593Smuzhiyun &stdev->mmio_pff_csr[idx].link_state_hdr);
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
enable_dma_mrpc(struct switchtec_dev * stdev)1243*4882a593Smuzhiyun static void enable_dma_mrpc(struct switchtec_dev *stdev)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun writeq(stdev->dma_mrpc_dma_addr, &stdev->mmio_mrpc->dma_addr);
1246*4882a593Smuzhiyun flush_wc_buf(stdev);
1247*4882a593Smuzhiyun iowrite32(SWITCHTEC_DMA_MRPC_EN, &stdev->mmio_mrpc->dma_en);
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
stdev_release(struct device * dev)1250*4882a593Smuzhiyun static void stdev_release(struct device *dev)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun struct switchtec_dev *stdev = to_stdev(dev);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun if (stdev->dma_mrpc) {
1255*4882a593Smuzhiyun iowrite32(0, &stdev->mmio_mrpc->dma_en);
1256*4882a593Smuzhiyun flush_wc_buf(stdev);
1257*4882a593Smuzhiyun writeq(0, &stdev->mmio_mrpc->dma_addr);
1258*4882a593Smuzhiyun dma_free_coherent(&stdev->pdev->dev, sizeof(*stdev->dma_mrpc),
1259*4882a593Smuzhiyun stdev->dma_mrpc, stdev->dma_mrpc_dma_addr);
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun kfree(stdev);
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
stdev_kill(struct switchtec_dev * stdev)1264*4882a593Smuzhiyun static void stdev_kill(struct switchtec_dev *stdev)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun struct switchtec_user *stuser, *tmpuser;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun pci_clear_master(stdev->pdev);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun cancel_delayed_work_sync(&stdev->mrpc_timeout);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun /* Mark the hardware as unavailable and complete all completions */
1273*4882a593Smuzhiyun mutex_lock(&stdev->mrpc_mutex);
1274*4882a593Smuzhiyun stdev->alive = false;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* Wake up and kill any users waiting on an MRPC request */
1277*4882a593Smuzhiyun list_for_each_entry_safe(stuser, tmpuser, &stdev->mrpc_queue, list) {
1278*4882a593Smuzhiyun stuser->cmd_done = true;
1279*4882a593Smuzhiyun wake_up_interruptible(&stuser->cmd_comp);
1280*4882a593Smuzhiyun list_del_init(&stuser->list);
1281*4882a593Smuzhiyun stuser_put(stuser);
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun mutex_unlock(&stdev->mrpc_mutex);
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun /* Wake up any users waiting on event_wq */
1287*4882a593Smuzhiyun wake_up_interruptible(&stdev->event_wq);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
stdev_create(struct pci_dev * pdev)1290*4882a593Smuzhiyun static struct switchtec_dev *stdev_create(struct pci_dev *pdev)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun struct switchtec_dev *stdev;
1293*4882a593Smuzhiyun int minor;
1294*4882a593Smuzhiyun struct device *dev;
1295*4882a593Smuzhiyun struct cdev *cdev;
1296*4882a593Smuzhiyun int rc;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun stdev = kzalloc_node(sizeof(*stdev), GFP_KERNEL,
1299*4882a593Smuzhiyun dev_to_node(&pdev->dev));
1300*4882a593Smuzhiyun if (!stdev)
1301*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun stdev->alive = true;
1304*4882a593Smuzhiyun stdev->pdev = pdev;
1305*4882a593Smuzhiyun INIT_LIST_HEAD(&stdev->mrpc_queue);
1306*4882a593Smuzhiyun mutex_init(&stdev->mrpc_mutex);
1307*4882a593Smuzhiyun stdev->mrpc_busy = 0;
1308*4882a593Smuzhiyun INIT_WORK(&stdev->mrpc_work, mrpc_event_work);
1309*4882a593Smuzhiyun INIT_DELAYED_WORK(&stdev->mrpc_timeout, mrpc_timeout_work);
1310*4882a593Smuzhiyun INIT_WORK(&stdev->link_event_work, link_event_work);
1311*4882a593Smuzhiyun init_waitqueue_head(&stdev->event_wq);
1312*4882a593Smuzhiyun atomic_set(&stdev->event_cnt, 0);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun dev = &stdev->dev;
1315*4882a593Smuzhiyun device_initialize(dev);
1316*4882a593Smuzhiyun dev->class = switchtec_class;
1317*4882a593Smuzhiyun dev->parent = &pdev->dev;
1318*4882a593Smuzhiyun dev->groups = switchtec_device_groups;
1319*4882a593Smuzhiyun dev->release = stdev_release;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun minor = ida_simple_get(&switchtec_minor_ida, 0, 0,
1322*4882a593Smuzhiyun GFP_KERNEL);
1323*4882a593Smuzhiyun if (minor < 0) {
1324*4882a593Smuzhiyun rc = minor;
1325*4882a593Smuzhiyun goto err_put;
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun dev->devt = MKDEV(MAJOR(switchtec_devt), minor);
1329*4882a593Smuzhiyun dev_set_name(dev, "switchtec%d", minor);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun cdev = &stdev->cdev;
1332*4882a593Smuzhiyun cdev_init(cdev, &switchtec_fops);
1333*4882a593Smuzhiyun cdev->owner = THIS_MODULE;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun return stdev;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun err_put:
1338*4882a593Smuzhiyun put_device(&stdev->dev);
1339*4882a593Smuzhiyun return ERR_PTR(rc);
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
mask_event(struct switchtec_dev * stdev,int eid,int idx)1342*4882a593Smuzhiyun static int mask_event(struct switchtec_dev *stdev, int eid, int idx)
1343*4882a593Smuzhiyun {
1344*4882a593Smuzhiyun size_t off = event_regs[eid].offset;
1345*4882a593Smuzhiyun u32 __iomem *hdr_reg;
1346*4882a593Smuzhiyun u32 hdr;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun hdr_reg = event_regs[eid].map_reg(stdev, off, idx);
1349*4882a593Smuzhiyun hdr = ioread32(hdr_reg);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun if (!(hdr & SWITCHTEC_EVENT_OCCURRED && hdr & SWITCHTEC_EVENT_EN_IRQ))
1352*4882a593Smuzhiyun return 0;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun dev_dbg(&stdev->dev, "%s: %d %d %x\n", __func__, eid, idx, hdr);
1355*4882a593Smuzhiyun hdr &= ~(SWITCHTEC_EVENT_EN_IRQ | SWITCHTEC_EVENT_OCCURRED);
1356*4882a593Smuzhiyun iowrite32(hdr, hdr_reg);
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun return 1;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
mask_all_events(struct switchtec_dev * stdev,int eid)1361*4882a593Smuzhiyun static int mask_all_events(struct switchtec_dev *stdev, int eid)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun int idx;
1364*4882a593Smuzhiyun int count = 0;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun if (event_regs[eid].map_reg == part_ev_reg) {
1367*4882a593Smuzhiyun for (idx = 0; idx < stdev->partition_count; idx++)
1368*4882a593Smuzhiyun count += mask_event(stdev, eid, idx);
1369*4882a593Smuzhiyun } else if (event_regs[eid].map_reg == pff_ev_reg) {
1370*4882a593Smuzhiyun for (idx = 0; idx < stdev->pff_csr_count; idx++) {
1371*4882a593Smuzhiyun if (!stdev->pff_local[idx])
1372*4882a593Smuzhiyun continue;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun count += mask_event(stdev, eid, idx);
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun } else {
1377*4882a593Smuzhiyun count += mask_event(stdev, eid, 0);
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun return count;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
switchtec_event_isr(int irq,void * dev)1383*4882a593Smuzhiyun static irqreturn_t switchtec_event_isr(int irq, void *dev)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun struct switchtec_dev *stdev = dev;
1386*4882a593Smuzhiyun u32 reg;
1387*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
1388*4882a593Smuzhiyun int eid, event_count = 0;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun reg = ioread32(&stdev->mmio_part_cfg->mrpc_comp_hdr);
1391*4882a593Smuzhiyun if (reg & SWITCHTEC_EVENT_OCCURRED) {
1392*4882a593Smuzhiyun dev_dbg(&stdev->dev, "%s: mrpc comp\n", __func__);
1393*4882a593Smuzhiyun ret = IRQ_HANDLED;
1394*4882a593Smuzhiyun schedule_work(&stdev->mrpc_work);
1395*4882a593Smuzhiyun iowrite32(reg, &stdev->mmio_part_cfg->mrpc_comp_hdr);
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun check_link_state_events(stdev);
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun for (eid = 0; eid < SWITCHTEC_IOCTL_MAX_EVENTS; eid++) {
1401*4882a593Smuzhiyun if (eid == SWITCHTEC_IOCTL_EVENT_LINK_STATE ||
1402*4882a593Smuzhiyun eid == SWITCHTEC_IOCTL_EVENT_MRPC_COMP)
1403*4882a593Smuzhiyun continue;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun event_count += mask_all_events(stdev, eid);
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun if (event_count) {
1409*4882a593Smuzhiyun atomic_inc(&stdev->event_cnt);
1410*4882a593Smuzhiyun wake_up_interruptible(&stdev->event_wq);
1411*4882a593Smuzhiyun dev_dbg(&stdev->dev, "%s: %d events\n", __func__,
1412*4882a593Smuzhiyun event_count);
1413*4882a593Smuzhiyun return IRQ_HANDLED;
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun return ret;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun
switchtec_dma_mrpc_isr(int irq,void * dev)1420*4882a593Smuzhiyun static irqreturn_t switchtec_dma_mrpc_isr(int irq, void *dev)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun struct switchtec_dev *stdev = dev;
1423*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun iowrite32(SWITCHTEC_EVENT_CLEAR |
1426*4882a593Smuzhiyun SWITCHTEC_EVENT_EN_IRQ,
1427*4882a593Smuzhiyun &stdev->mmio_part_cfg->mrpc_comp_hdr);
1428*4882a593Smuzhiyun schedule_work(&stdev->mrpc_work);
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun ret = IRQ_HANDLED;
1431*4882a593Smuzhiyun return ret;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
switchtec_init_isr(struct switchtec_dev * stdev)1434*4882a593Smuzhiyun static int switchtec_init_isr(struct switchtec_dev *stdev)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun int nvecs;
1437*4882a593Smuzhiyun int event_irq;
1438*4882a593Smuzhiyun int dma_mrpc_irq;
1439*4882a593Smuzhiyun int rc;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun if (nirqs < 4)
1442*4882a593Smuzhiyun nirqs = 4;
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun nvecs = pci_alloc_irq_vectors(stdev->pdev, 1, nirqs,
1445*4882a593Smuzhiyun PCI_IRQ_MSIX | PCI_IRQ_MSI |
1446*4882a593Smuzhiyun PCI_IRQ_VIRTUAL);
1447*4882a593Smuzhiyun if (nvecs < 0)
1448*4882a593Smuzhiyun return nvecs;
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun event_irq = ioread16(&stdev->mmio_part_cfg->vep_vector_number);
1451*4882a593Smuzhiyun if (event_irq < 0 || event_irq >= nvecs)
1452*4882a593Smuzhiyun return -EFAULT;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun event_irq = pci_irq_vector(stdev->pdev, event_irq);
1455*4882a593Smuzhiyun if (event_irq < 0)
1456*4882a593Smuzhiyun return event_irq;
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun rc = devm_request_irq(&stdev->pdev->dev, event_irq,
1459*4882a593Smuzhiyun switchtec_event_isr, 0,
1460*4882a593Smuzhiyun KBUILD_MODNAME, stdev);
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun if (rc)
1463*4882a593Smuzhiyun return rc;
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun if (!stdev->dma_mrpc)
1466*4882a593Smuzhiyun return rc;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun dma_mrpc_irq = ioread32(&stdev->mmio_mrpc->dma_vector);
1469*4882a593Smuzhiyun if (dma_mrpc_irq < 0 || dma_mrpc_irq >= nvecs)
1470*4882a593Smuzhiyun return -EFAULT;
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun dma_mrpc_irq = pci_irq_vector(stdev->pdev, dma_mrpc_irq);
1473*4882a593Smuzhiyun if (dma_mrpc_irq < 0)
1474*4882a593Smuzhiyun return dma_mrpc_irq;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun rc = devm_request_irq(&stdev->pdev->dev, dma_mrpc_irq,
1477*4882a593Smuzhiyun switchtec_dma_mrpc_isr, 0,
1478*4882a593Smuzhiyun KBUILD_MODNAME, stdev);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun return rc;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
init_pff(struct switchtec_dev * stdev)1483*4882a593Smuzhiyun static void init_pff(struct switchtec_dev *stdev)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun int i;
1486*4882a593Smuzhiyun u32 reg;
1487*4882a593Smuzhiyun struct part_cfg_regs __iomem *pcfg = stdev->mmio_part_cfg;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun for (i = 0; i < SWITCHTEC_MAX_PFF_CSR; i++) {
1490*4882a593Smuzhiyun reg = ioread16(&stdev->mmio_pff_csr[i].vendor_id);
1491*4882a593Smuzhiyun if (reg != PCI_VENDOR_ID_MICROSEMI)
1492*4882a593Smuzhiyun break;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun stdev->pff_csr_count = i;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun reg = ioread32(&pcfg->usp_pff_inst_id);
1498*4882a593Smuzhiyun if (reg < stdev->pff_csr_count)
1499*4882a593Smuzhiyun stdev->pff_local[reg] = 1;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun reg = ioread32(&pcfg->vep_pff_inst_id);
1502*4882a593Smuzhiyun if (reg < stdev->pff_csr_count)
1503*4882a593Smuzhiyun stdev->pff_local[reg] = 1;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pcfg->dsp_pff_inst_id); i++) {
1506*4882a593Smuzhiyun reg = ioread32(&pcfg->dsp_pff_inst_id[i]);
1507*4882a593Smuzhiyun if (reg < stdev->pff_csr_count)
1508*4882a593Smuzhiyun stdev->pff_local[reg] = 1;
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
switchtec_init_pci(struct switchtec_dev * stdev,struct pci_dev * pdev)1512*4882a593Smuzhiyun static int switchtec_init_pci(struct switchtec_dev *stdev,
1513*4882a593Smuzhiyun struct pci_dev *pdev)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun int rc;
1516*4882a593Smuzhiyun void __iomem *map;
1517*4882a593Smuzhiyun unsigned long res_start, res_len;
1518*4882a593Smuzhiyun u32 __iomem *part_id;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun rc = pcim_enable_device(pdev);
1521*4882a593Smuzhiyun if (rc)
1522*4882a593Smuzhiyun return rc;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1525*4882a593Smuzhiyun if (rc)
1526*4882a593Smuzhiyun return rc;
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun pci_set_master(pdev);
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun res_start = pci_resource_start(pdev, 0);
1531*4882a593Smuzhiyun res_len = pci_resource_len(pdev, 0);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun if (!devm_request_mem_region(&pdev->dev, res_start,
1534*4882a593Smuzhiyun res_len, KBUILD_MODNAME))
1535*4882a593Smuzhiyun return -EBUSY;
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun stdev->mmio_mrpc = devm_ioremap_wc(&pdev->dev, res_start,
1538*4882a593Smuzhiyun SWITCHTEC_GAS_TOP_CFG_OFFSET);
1539*4882a593Smuzhiyun if (!stdev->mmio_mrpc)
1540*4882a593Smuzhiyun return -ENOMEM;
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun map = devm_ioremap(&pdev->dev,
1543*4882a593Smuzhiyun res_start + SWITCHTEC_GAS_TOP_CFG_OFFSET,
1544*4882a593Smuzhiyun res_len - SWITCHTEC_GAS_TOP_CFG_OFFSET);
1545*4882a593Smuzhiyun if (!map)
1546*4882a593Smuzhiyun return -ENOMEM;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun stdev->mmio = map - SWITCHTEC_GAS_TOP_CFG_OFFSET;
1549*4882a593Smuzhiyun stdev->mmio_sw_event = stdev->mmio + SWITCHTEC_GAS_SW_EVENT_OFFSET;
1550*4882a593Smuzhiyun stdev->mmio_sys_info = stdev->mmio + SWITCHTEC_GAS_SYS_INFO_OFFSET;
1551*4882a593Smuzhiyun stdev->mmio_flash_info = stdev->mmio + SWITCHTEC_GAS_FLASH_INFO_OFFSET;
1552*4882a593Smuzhiyun stdev->mmio_ntb = stdev->mmio + SWITCHTEC_GAS_NTB_OFFSET;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun if (stdev->gen == SWITCHTEC_GEN3)
1555*4882a593Smuzhiyun part_id = &stdev->mmio_sys_info->gen3.partition_id;
1556*4882a593Smuzhiyun else if (stdev->gen == SWITCHTEC_GEN4)
1557*4882a593Smuzhiyun part_id = &stdev->mmio_sys_info->gen4.partition_id;
1558*4882a593Smuzhiyun else
1559*4882a593Smuzhiyun return -ENOTSUPP;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun stdev->partition = ioread8(part_id);
1562*4882a593Smuzhiyun stdev->partition_count = ioread8(&stdev->mmio_ntb->partition_count);
1563*4882a593Smuzhiyun stdev->mmio_part_cfg_all = stdev->mmio + SWITCHTEC_GAS_PART_CFG_OFFSET;
1564*4882a593Smuzhiyun stdev->mmio_part_cfg = &stdev->mmio_part_cfg_all[stdev->partition];
1565*4882a593Smuzhiyun stdev->mmio_pff_csr = stdev->mmio + SWITCHTEC_GAS_PFF_CSR_OFFSET;
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun if (stdev->partition_count < 1)
1568*4882a593Smuzhiyun stdev->partition_count = 1;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun init_pff(stdev);
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun pci_set_drvdata(pdev, stdev);
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun if (!use_dma_mrpc)
1575*4882a593Smuzhiyun return 0;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun if (ioread32(&stdev->mmio_mrpc->dma_ver) == 0)
1578*4882a593Smuzhiyun return 0;
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun stdev->dma_mrpc = dma_alloc_coherent(&stdev->pdev->dev,
1581*4882a593Smuzhiyun sizeof(*stdev->dma_mrpc),
1582*4882a593Smuzhiyun &stdev->dma_mrpc_dma_addr,
1583*4882a593Smuzhiyun GFP_KERNEL);
1584*4882a593Smuzhiyun if (stdev->dma_mrpc == NULL)
1585*4882a593Smuzhiyun return -ENOMEM;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun return 0;
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
switchtec_pci_probe(struct pci_dev * pdev,const struct pci_device_id * id)1590*4882a593Smuzhiyun static int switchtec_pci_probe(struct pci_dev *pdev,
1591*4882a593Smuzhiyun const struct pci_device_id *id)
1592*4882a593Smuzhiyun {
1593*4882a593Smuzhiyun struct switchtec_dev *stdev;
1594*4882a593Smuzhiyun int rc;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun if (pdev->class == (PCI_CLASS_BRIDGE_OTHER << 8))
1597*4882a593Smuzhiyun request_module_nowait("ntb_hw_switchtec");
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun stdev = stdev_create(pdev);
1600*4882a593Smuzhiyun if (IS_ERR(stdev))
1601*4882a593Smuzhiyun return PTR_ERR(stdev);
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun stdev->gen = id->driver_data;
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun rc = switchtec_init_pci(stdev, pdev);
1606*4882a593Smuzhiyun if (rc)
1607*4882a593Smuzhiyun goto err_put;
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun rc = switchtec_init_isr(stdev);
1610*4882a593Smuzhiyun if (rc) {
1611*4882a593Smuzhiyun dev_err(&stdev->dev, "failed to init isr.\n");
1612*4882a593Smuzhiyun goto err_put;
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun iowrite32(SWITCHTEC_EVENT_CLEAR |
1616*4882a593Smuzhiyun SWITCHTEC_EVENT_EN_IRQ,
1617*4882a593Smuzhiyun &stdev->mmio_part_cfg->mrpc_comp_hdr);
1618*4882a593Smuzhiyun enable_link_state_events(stdev);
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun if (stdev->dma_mrpc)
1621*4882a593Smuzhiyun enable_dma_mrpc(stdev);
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun rc = cdev_device_add(&stdev->cdev, &stdev->dev);
1624*4882a593Smuzhiyun if (rc)
1625*4882a593Smuzhiyun goto err_devadd;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun dev_info(&stdev->dev, "Management device registered.\n");
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun return 0;
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun err_devadd:
1632*4882a593Smuzhiyun stdev_kill(stdev);
1633*4882a593Smuzhiyun err_put:
1634*4882a593Smuzhiyun ida_simple_remove(&switchtec_minor_ida, MINOR(stdev->dev.devt));
1635*4882a593Smuzhiyun put_device(&stdev->dev);
1636*4882a593Smuzhiyun return rc;
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun
switchtec_pci_remove(struct pci_dev * pdev)1639*4882a593Smuzhiyun static void switchtec_pci_remove(struct pci_dev *pdev)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun struct switchtec_dev *stdev = pci_get_drvdata(pdev);
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun pci_set_drvdata(pdev, NULL);
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun cdev_device_del(&stdev->cdev, &stdev->dev);
1646*4882a593Smuzhiyun ida_simple_remove(&switchtec_minor_ida, MINOR(stdev->dev.devt));
1647*4882a593Smuzhiyun dev_info(&stdev->dev, "unregistered.\n");
1648*4882a593Smuzhiyun stdev_kill(stdev);
1649*4882a593Smuzhiyun put_device(&stdev->dev);
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun #define SWITCHTEC_PCI_DEVICE(device_id, gen) \
1653*4882a593Smuzhiyun { \
1654*4882a593Smuzhiyun .vendor = PCI_VENDOR_ID_MICROSEMI, \
1655*4882a593Smuzhiyun .device = device_id, \
1656*4882a593Smuzhiyun .subvendor = PCI_ANY_ID, \
1657*4882a593Smuzhiyun .subdevice = PCI_ANY_ID, \
1658*4882a593Smuzhiyun .class = (PCI_CLASS_MEMORY_OTHER << 8), \
1659*4882a593Smuzhiyun .class_mask = 0xFFFFFFFF, \
1660*4882a593Smuzhiyun .driver_data = gen, \
1661*4882a593Smuzhiyun }, \
1662*4882a593Smuzhiyun { \
1663*4882a593Smuzhiyun .vendor = PCI_VENDOR_ID_MICROSEMI, \
1664*4882a593Smuzhiyun .device = device_id, \
1665*4882a593Smuzhiyun .subvendor = PCI_ANY_ID, \
1666*4882a593Smuzhiyun .subdevice = PCI_ANY_ID, \
1667*4882a593Smuzhiyun .class = (PCI_CLASS_BRIDGE_OTHER << 8), \
1668*4882a593Smuzhiyun .class_mask = 0xFFFFFFFF, \
1669*4882a593Smuzhiyun .driver_data = gen, \
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun static const struct pci_device_id switchtec_pci_tbl[] = {
1673*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8531, SWITCHTEC_GEN3), //PFX 24xG3
1674*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8532, SWITCHTEC_GEN3), //PFX 32xG3
1675*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8533, SWITCHTEC_GEN3), //PFX 48xG3
1676*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8534, SWITCHTEC_GEN3), //PFX 64xG3
1677*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8535, SWITCHTEC_GEN3), //PFX 80xG3
1678*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8536, SWITCHTEC_GEN3), //PFX 96xG3
1679*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8541, SWITCHTEC_GEN3), //PSX 24xG3
1680*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8542, SWITCHTEC_GEN3), //PSX 32xG3
1681*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8543, SWITCHTEC_GEN3), //PSX 48xG3
1682*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8544, SWITCHTEC_GEN3), //PSX 64xG3
1683*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8545, SWITCHTEC_GEN3), //PSX 80xG3
1684*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8546, SWITCHTEC_GEN3), //PSX 96xG3
1685*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8551, SWITCHTEC_GEN3), //PAX 24XG3
1686*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8552, SWITCHTEC_GEN3), //PAX 32XG3
1687*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8553, SWITCHTEC_GEN3), //PAX 48XG3
1688*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8554, SWITCHTEC_GEN3), //PAX 64XG3
1689*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8555, SWITCHTEC_GEN3), //PAX 80XG3
1690*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8556, SWITCHTEC_GEN3), //PAX 96XG3
1691*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8561, SWITCHTEC_GEN3), //PFXL 24XG3
1692*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8562, SWITCHTEC_GEN3), //PFXL 32XG3
1693*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8563, SWITCHTEC_GEN3), //PFXL 48XG3
1694*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8564, SWITCHTEC_GEN3), //PFXL 64XG3
1695*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8565, SWITCHTEC_GEN3), //PFXL 80XG3
1696*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8566, SWITCHTEC_GEN3), //PFXL 96XG3
1697*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8571, SWITCHTEC_GEN3), //PFXI 24XG3
1698*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8572, SWITCHTEC_GEN3), //PFXI 32XG3
1699*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8573, SWITCHTEC_GEN3), //PFXI 48XG3
1700*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8574, SWITCHTEC_GEN3), //PFXI 64XG3
1701*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8575, SWITCHTEC_GEN3), //PFXI 80XG3
1702*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x8576, SWITCHTEC_GEN3), //PFXI 96XG3
1703*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4000, SWITCHTEC_GEN4), //PFX 100XG4
1704*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4084, SWITCHTEC_GEN4), //PFX 84XG4
1705*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4068, SWITCHTEC_GEN4), //PFX 68XG4
1706*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4052, SWITCHTEC_GEN4), //PFX 52XG4
1707*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4036, SWITCHTEC_GEN4), //PFX 36XG4
1708*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4028, SWITCHTEC_GEN4), //PFX 28XG4
1709*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4100, SWITCHTEC_GEN4), //PSX 100XG4
1710*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4184, SWITCHTEC_GEN4), //PSX 84XG4
1711*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4168, SWITCHTEC_GEN4), //PSX 68XG4
1712*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4152, SWITCHTEC_GEN4), //PSX 52XG4
1713*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4136, SWITCHTEC_GEN4), //PSX 36XG4
1714*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4128, SWITCHTEC_GEN4), //PSX 28XG4
1715*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4200, SWITCHTEC_GEN4), //PAX 100XG4
1716*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4284, SWITCHTEC_GEN4), //PAX 84XG4
1717*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4268, SWITCHTEC_GEN4), //PAX 68XG4
1718*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4252, SWITCHTEC_GEN4), //PAX 52XG4
1719*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4236, SWITCHTEC_GEN4), //PAX 36XG4
1720*4882a593Smuzhiyun SWITCHTEC_PCI_DEVICE(0x4228, SWITCHTEC_GEN4), //PAX 28XG4
1721*4882a593Smuzhiyun {0}
1722*4882a593Smuzhiyun };
1723*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, switchtec_pci_tbl);
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun static struct pci_driver switchtec_pci_driver = {
1726*4882a593Smuzhiyun .name = KBUILD_MODNAME,
1727*4882a593Smuzhiyun .id_table = switchtec_pci_tbl,
1728*4882a593Smuzhiyun .probe = switchtec_pci_probe,
1729*4882a593Smuzhiyun .remove = switchtec_pci_remove,
1730*4882a593Smuzhiyun };
1731*4882a593Smuzhiyun
switchtec_init(void)1732*4882a593Smuzhiyun static int __init switchtec_init(void)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun int rc;
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun rc = alloc_chrdev_region(&switchtec_devt, 0, max_devices,
1737*4882a593Smuzhiyun "switchtec");
1738*4882a593Smuzhiyun if (rc)
1739*4882a593Smuzhiyun return rc;
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun switchtec_class = class_create(THIS_MODULE, "switchtec");
1742*4882a593Smuzhiyun if (IS_ERR(switchtec_class)) {
1743*4882a593Smuzhiyun rc = PTR_ERR(switchtec_class);
1744*4882a593Smuzhiyun goto err_create_class;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun rc = pci_register_driver(&switchtec_pci_driver);
1748*4882a593Smuzhiyun if (rc)
1749*4882a593Smuzhiyun goto err_pci_register;
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun pr_info(KBUILD_MODNAME ": loaded.\n");
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun return 0;
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun err_pci_register:
1756*4882a593Smuzhiyun class_destroy(switchtec_class);
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun err_create_class:
1759*4882a593Smuzhiyun unregister_chrdev_region(switchtec_devt, max_devices);
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun return rc;
1762*4882a593Smuzhiyun }
1763*4882a593Smuzhiyun module_init(switchtec_init);
1764*4882a593Smuzhiyun
switchtec_exit(void)1765*4882a593Smuzhiyun static void __exit switchtec_exit(void)
1766*4882a593Smuzhiyun {
1767*4882a593Smuzhiyun pci_unregister_driver(&switchtec_pci_driver);
1768*4882a593Smuzhiyun class_destroy(switchtec_class);
1769*4882a593Smuzhiyun unregister_chrdev_region(switchtec_devt, max_devices);
1770*4882a593Smuzhiyun ida_destroy(&switchtec_minor_ida);
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun pr_info(KBUILD_MODNAME ": unloaded.\n");
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun module_exit(switchtec_exit);
1775