1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Support routines for initializing a PCI subsystem
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Extruded from code written by
6*4882a593Smuzhiyun * Dave Rusling (david.rusling@reo.mts.dec.com)
7*4882a593Smuzhiyun * David Mosberger (davidm@cs.arizona.edu)
8*4882a593Smuzhiyun * David Miller (davem@redhat.com)
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
11*4882a593Smuzhiyun * PCI-PCI bridges cleanup, sorted resource allocation.
12*4882a593Smuzhiyun * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
13*4882a593Smuzhiyun * Converted to allocation in 3 passes, which gives
14*4882a593Smuzhiyun * tighter packing. Prefetchable range support.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/pci.h>
21*4882a593Smuzhiyun #include <linux/errno.h>
22*4882a593Smuzhiyun #include <linux/ioport.h>
23*4882a593Smuzhiyun #include <linux/cache.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/acpi.h>
26*4882a593Smuzhiyun #include "pci.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun unsigned int pci_flags;
29*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_flags);
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct pci_dev_resource {
32*4882a593Smuzhiyun struct list_head list;
33*4882a593Smuzhiyun struct resource *res;
34*4882a593Smuzhiyun struct pci_dev *dev;
35*4882a593Smuzhiyun resource_size_t start;
36*4882a593Smuzhiyun resource_size_t end;
37*4882a593Smuzhiyun resource_size_t add_size;
38*4882a593Smuzhiyun resource_size_t min_align;
39*4882a593Smuzhiyun unsigned long flags;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
free_list(struct list_head * head)42*4882a593Smuzhiyun static void free_list(struct list_head *head)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct pci_dev_resource *dev_res, *tmp;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun list_for_each_entry_safe(dev_res, tmp, head, list) {
47*4882a593Smuzhiyun list_del(&dev_res->list);
48*4882a593Smuzhiyun kfree(dev_res);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /**
53*4882a593Smuzhiyun * add_to_list() - Add a new resource tracker to the list
54*4882a593Smuzhiyun * @head: Head of the list
55*4882a593Smuzhiyun * @dev: Device to which the resource belongs
56*4882a593Smuzhiyun * @res: Resource to be tracked
57*4882a593Smuzhiyun * @add_size: Additional size to be optionally added to the resource
58*4882a593Smuzhiyun * @min_align: Minimum memory window alignment
59*4882a593Smuzhiyun */
add_to_list(struct list_head * head,struct pci_dev * dev,struct resource * res,resource_size_t add_size,resource_size_t min_align)60*4882a593Smuzhiyun static int add_to_list(struct list_head *head, struct pci_dev *dev,
61*4882a593Smuzhiyun struct resource *res, resource_size_t add_size,
62*4882a593Smuzhiyun resource_size_t min_align)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun struct pci_dev_resource *tmp;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
67*4882a593Smuzhiyun if (!tmp)
68*4882a593Smuzhiyun return -ENOMEM;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun tmp->res = res;
71*4882a593Smuzhiyun tmp->dev = dev;
72*4882a593Smuzhiyun tmp->start = res->start;
73*4882a593Smuzhiyun tmp->end = res->end;
74*4882a593Smuzhiyun tmp->flags = res->flags;
75*4882a593Smuzhiyun tmp->add_size = add_size;
76*4882a593Smuzhiyun tmp->min_align = min_align;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun list_add(&tmp->list, head);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
remove_from_list(struct list_head * head,struct resource * res)83*4882a593Smuzhiyun static void remove_from_list(struct list_head *head, struct resource *res)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct pci_dev_resource *dev_res, *tmp;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun list_for_each_entry_safe(dev_res, tmp, head, list) {
88*4882a593Smuzhiyun if (dev_res->res == res) {
89*4882a593Smuzhiyun list_del(&dev_res->list);
90*4882a593Smuzhiyun kfree(dev_res);
91*4882a593Smuzhiyun break;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
res_to_dev_res(struct list_head * head,struct resource * res)96*4882a593Smuzhiyun static struct pci_dev_resource *res_to_dev_res(struct list_head *head,
97*4882a593Smuzhiyun struct resource *res)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct pci_dev_resource *dev_res;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun list_for_each_entry(dev_res, head, list) {
102*4882a593Smuzhiyun if (dev_res->res == res)
103*4882a593Smuzhiyun return dev_res;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return NULL;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
get_res_add_size(struct list_head * head,struct resource * res)109*4882a593Smuzhiyun static resource_size_t get_res_add_size(struct list_head *head,
110*4882a593Smuzhiyun struct resource *res)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct pci_dev_resource *dev_res;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun dev_res = res_to_dev_res(head, res);
115*4882a593Smuzhiyun return dev_res ? dev_res->add_size : 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
get_res_add_align(struct list_head * head,struct resource * res)118*4882a593Smuzhiyun static resource_size_t get_res_add_align(struct list_head *head,
119*4882a593Smuzhiyun struct resource *res)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct pci_dev_resource *dev_res;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun dev_res = res_to_dev_res(head, res);
124*4882a593Smuzhiyun return dev_res ? dev_res->min_align : 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Sort resources by alignment */
pdev_sort_resources(struct pci_dev * dev,struct list_head * head)129*4882a593Smuzhiyun static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun int i;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun for (i = 0; i < PCI_NUM_RESOURCES; i++) {
134*4882a593Smuzhiyun struct resource *r;
135*4882a593Smuzhiyun struct pci_dev_resource *dev_res, *tmp;
136*4882a593Smuzhiyun resource_size_t r_align;
137*4882a593Smuzhiyun struct list_head *n;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun r = &dev->resource[i];
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (r->flags & IORESOURCE_PCI_FIXED)
142*4882a593Smuzhiyun continue;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (!(r->flags) || r->parent)
145*4882a593Smuzhiyun continue;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun r_align = pci_resource_alignment(dev, r);
148*4882a593Smuzhiyun if (!r_align) {
149*4882a593Smuzhiyun pci_warn(dev, "BAR %d: %pR has bogus alignment\n",
150*4882a593Smuzhiyun i, r);
151*4882a593Smuzhiyun continue;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
155*4882a593Smuzhiyun if (!tmp)
156*4882a593Smuzhiyun panic("%s: kzalloc() failed!\n", __func__);
157*4882a593Smuzhiyun tmp->res = r;
158*4882a593Smuzhiyun tmp->dev = dev;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* Fallback is smallest one or list is empty */
161*4882a593Smuzhiyun n = head;
162*4882a593Smuzhiyun list_for_each_entry(dev_res, head, list) {
163*4882a593Smuzhiyun resource_size_t align;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun align = pci_resource_alignment(dev_res->dev,
166*4882a593Smuzhiyun dev_res->res);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (r_align > align) {
169*4882a593Smuzhiyun n = &dev_res->list;
170*4882a593Smuzhiyun break;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun /* Insert it just before n */
174*4882a593Smuzhiyun list_add_tail(&tmp->list, n);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
__dev_sort_resources(struct pci_dev * dev,struct list_head * head)178*4882a593Smuzhiyun static void __dev_sort_resources(struct pci_dev *dev, struct list_head *head)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun u16 class = dev->class >> 8;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Don't touch classless devices or host bridges or IOAPICs */
183*4882a593Smuzhiyun if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
184*4882a593Smuzhiyun return;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Don't touch IOAPIC devices already enabled by firmware */
187*4882a593Smuzhiyun if (class == PCI_CLASS_SYSTEM_PIC) {
188*4882a593Smuzhiyun u16 command;
189*4882a593Smuzhiyun pci_read_config_word(dev, PCI_COMMAND, &command);
190*4882a593Smuzhiyun if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
191*4882a593Smuzhiyun return;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun pdev_sort_resources(dev, head);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
reset_resource(struct resource * res)197*4882a593Smuzhiyun static inline void reset_resource(struct resource *res)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun res->start = 0;
200*4882a593Smuzhiyun res->end = 0;
201*4882a593Smuzhiyun res->flags = 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /**
205*4882a593Smuzhiyun * reassign_resources_sorted() - Satisfy any additional resource requests
206*4882a593Smuzhiyun *
207*4882a593Smuzhiyun * @realloc_head: Head of the list tracking requests requiring
208*4882a593Smuzhiyun * additional resources
209*4882a593Smuzhiyun * @head: Head of the list tracking requests with allocated
210*4882a593Smuzhiyun * resources
211*4882a593Smuzhiyun *
212*4882a593Smuzhiyun * Walk through each element of the realloc_head and try to procure additional
213*4882a593Smuzhiyun * resources for the element, provided the element is in the head list.
214*4882a593Smuzhiyun */
reassign_resources_sorted(struct list_head * realloc_head,struct list_head * head)215*4882a593Smuzhiyun static void reassign_resources_sorted(struct list_head *realloc_head,
216*4882a593Smuzhiyun struct list_head *head)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun struct resource *res;
219*4882a593Smuzhiyun struct pci_dev_resource *add_res, *tmp;
220*4882a593Smuzhiyun struct pci_dev_resource *dev_res;
221*4882a593Smuzhiyun resource_size_t add_size, align;
222*4882a593Smuzhiyun int idx;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
225*4882a593Smuzhiyun bool found_match = false;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun res = add_res->res;
228*4882a593Smuzhiyun /* Skip resource that has been reset */
229*4882a593Smuzhiyun if (!res->flags)
230*4882a593Smuzhiyun goto out;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Skip this resource if not found in head list */
233*4882a593Smuzhiyun list_for_each_entry(dev_res, head, list) {
234*4882a593Smuzhiyun if (dev_res->res == res) {
235*4882a593Smuzhiyun found_match = true;
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun if (!found_match) /* Just skip */
240*4882a593Smuzhiyun continue;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun idx = res - &add_res->dev->resource[0];
243*4882a593Smuzhiyun add_size = add_res->add_size;
244*4882a593Smuzhiyun align = add_res->min_align;
245*4882a593Smuzhiyun if (!resource_size(res)) {
246*4882a593Smuzhiyun res->start = align;
247*4882a593Smuzhiyun res->end = res->start + add_size - 1;
248*4882a593Smuzhiyun if (pci_assign_resource(add_res->dev, idx))
249*4882a593Smuzhiyun reset_resource(res);
250*4882a593Smuzhiyun } else {
251*4882a593Smuzhiyun res->flags |= add_res->flags &
252*4882a593Smuzhiyun (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
253*4882a593Smuzhiyun if (pci_reassign_resource(add_res->dev, idx,
254*4882a593Smuzhiyun add_size, align))
255*4882a593Smuzhiyun pci_info(add_res->dev, "failed to add %llx res[%d]=%pR\n",
256*4882a593Smuzhiyun (unsigned long long) add_size, idx,
257*4882a593Smuzhiyun res);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun out:
260*4882a593Smuzhiyun list_del(&add_res->list);
261*4882a593Smuzhiyun kfree(add_res);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /**
266*4882a593Smuzhiyun * assign_requested_resources_sorted() - Satisfy resource requests
267*4882a593Smuzhiyun *
268*4882a593Smuzhiyun * @head: Head of the list tracking requests for resources
269*4882a593Smuzhiyun * @fail_head: Head of the list tracking requests that could not be
270*4882a593Smuzhiyun * allocated
271*4882a593Smuzhiyun *
272*4882a593Smuzhiyun * Satisfy resource requests of each element in the list. Add requests that
273*4882a593Smuzhiyun * could not be satisfied to the failed_list.
274*4882a593Smuzhiyun */
assign_requested_resources_sorted(struct list_head * head,struct list_head * fail_head)275*4882a593Smuzhiyun static void assign_requested_resources_sorted(struct list_head *head,
276*4882a593Smuzhiyun struct list_head *fail_head)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct resource *res;
279*4882a593Smuzhiyun struct pci_dev_resource *dev_res;
280*4882a593Smuzhiyun int idx;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun list_for_each_entry(dev_res, head, list) {
283*4882a593Smuzhiyun res = dev_res->res;
284*4882a593Smuzhiyun idx = res - &dev_res->dev->resource[0];
285*4882a593Smuzhiyun if (resource_size(res) &&
286*4882a593Smuzhiyun pci_assign_resource(dev_res->dev, idx)) {
287*4882a593Smuzhiyun if (fail_head) {
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun * If the failed resource is a ROM BAR and
290*4882a593Smuzhiyun * it will be enabled later, don't add it
291*4882a593Smuzhiyun * to the list.
292*4882a593Smuzhiyun */
293*4882a593Smuzhiyun if (!((idx == PCI_ROM_RESOURCE) &&
294*4882a593Smuzhiyun (!(res->flags & IORESOURCE_ROM_ENABLE))))
295*4882a593Smuzhiyun add_to_list(fail_head,
296*4882a593Smuzhiyun dev_res->dev, res,
297*4882a593Smuzhiyun 0 /* don't care */,
298*4882a593Smuzhiyun 0 /* don't care */);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun reset_resource(res);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
pci_fail_res_type_mask(struct list_head * fail_head)305*4882a593Smuzhiyun static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct pci_dev_resource *fail_res;
308*4882a593Smuzhiyun unsigned long mask = 0;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Check failed type */
311*4882a593Smuzhiyun list_for_each_entry(fail_res, fail_head, list)
312*4882a593Smuzhiyun mask |= fail_res->flags;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /*
315*4882a593Smuzhiyun * One pref failed resource will set IORESOURCE_MEM, as we can
316*4882a593Smuzhiyun * allocate pref in non-pref range. Will release all assigned
317*4882a593Smuzhiyun * non-pref sibling resources according to that bit.
318*4882a593Smuzhiyun */
319*4882a593Smuzhiyun return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
pci_need_to_release(unsigned long mask,struct resource * res)322*4882a593Smuzhiyun static bool pci_need_to_release(unsigned long mask, struct resource *res)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun if (res->flags & IORESOURCE_IO)
325*4882a593Smuzhiyun return !!(mask & IORESOURCE_IO);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* Check pref at first */
328*4882a593Smuzhiyun if (res->flags & IORESOURCE_PREFETCH) {
329*4882a593Smuzhiyun if (mask & IORESOURCE_PREFETCH)
330*4882a593Smuzhiyun return true;
331*4882a593Smuzhiyun /* Count pref if its parent is non-pref */
332*4882a593Smuzhiyun else if ((mask & IORESOURCE_MEM) &&
333*4882a593Smuzhiyun !(res->parent->flags & IORESOURCE_PREFETCH))
334*4882a593Smuzhiyun return true;
335*4882a593Smuzhiyun else
336*4882a593Smuzhiyun return false;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (res->flags & IORESOURCE_MEM)
340*4882a593Smuzhiyun return !!(mask & IORESOURCE_MEM);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return false; /* Should not get here */
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
__assign_resources_sorted(struct list_head * head,struct list_head * realloc_head,struct list_head * fail_head)345*4882a593Smuzhiyun static void __assign_resources_sorted(struct list_head *head,
346*4882a593Smuzhiyun struct list_head *realloc_head,
347*4882a593Smuzhiyun struct list_head *fail_head)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * Should not assign requested resources at first. They could be
351*4882a593Smuzhiyun * adjacent, so later reassign can not reallocate them one by one in
352*4882a593Smuzhiyun * parent resource window.
353*4882a593Smuzhiyun *
354*4882a593Smuzhiyun * Try to assign requested + add_size at beginning. If could do that,
355*4882a593Smuzhiyun * could get out early. If could not do that, we still try to assign
356*4882a593Smuzhiyun * requested at first, then try to reassign add_size for some resources.
357*4882a593Smuzhiyun *
358*4882a593Smuzhiyun * Separate three resource type checking if we need to release
359*4882a593Smuzhiyun * assigned resource after requested + add_size try.
360*4882a593Smuzhiyun *
361*4882a593Smuzhiyun * 1. If IO port assignment fails, will release assigned IO
362*4882a593Smuzhiyun * port.
363*4882a593Smuzhiyun * 2. If pref MMIO assignment fails, release assigned pref
364*4882a593Smuzhiyun * MMIO. If assigned pref MMIO's parent is non-pref MMIO
365*4882a593Smuzhiyun * and non-pref MMIO assignment fails, will release that
366*4882a593Smuzhiyun * assigned pref MMIO.
367*4882a593Smuzhiyun * 3. If non-pref MMIO assignment fails or pref MMIO
368*4882a593Smuzhiyun * assignment fails, will release assigned non-pref MMIO.
369*4882a593Smuzhiyun */
370*4882a593Smuzhiyun LIST_HEAD(save_head);
371*4882a593Smuzhiyun LIST_HEAD(local_fail_head);
372*4882a593Smuzhiyun struct pci_dev_resource *save_res;
373*4882a593Smuzhiyun struct pci_dev_resource *dev_res, *tmp_res, *dev_res2;
374*4882a593Smuzhiyun unsigned long fail_type;
375*4882a593Smuzhiyun resource_size_t add_align, align;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Check if optional add_size is there */
378*4882a593Smuzhiyun if (!realloc_head || list_empty(realloc_head))
379*4882a593Smuzhiyun goto requested_and_reassign;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Save original start, end, flags etc at first */
382*4882a593Smuzhiyun list_for_each_entry(dev_res, head, list) {
383*4882a593Smuzhiyun if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
384*4882a593Smuzhiyun free_list(&save_head);
385*4882a593Smuzhiyun goto requested_and_reassign;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Update res in head list with add_size in realloc_head list */
390*4882a593Smuzhiyun list_for_each_entry_safe(dev_res, tmp_res, head, list) {
391*4882a593Smuzhiyun dev_res->res->end += get_res_add_size(realloc_head,
392*4882a593Smuzhiyun dev_res->res);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /*
395*4882a593Smuzhiyun * There are two kinds of additional resources in the list:
396*4882a593Smuzhiyun * 1. bridge resource -- IORESOURCE_STARTALIGN
397*4882a593Smuzhiyun * 2. SR-IOV resource -- IORESOURCE_SIZEALIGN
398*4882a593Smuzhiyun * Here just fix the additional alignment for bridge
399*4882a593Smuzhiyun */
400*4882a593Smuzhiyun if (!(dev_res->res->flags & IORESOURCE_STARTALIGN))
401*4882a593Smuzhiyun continue;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun add_align = get_res_add_align(realloc_head, dev_res->res);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /*
406*4882a593Smuzhiyun * The "head" list is sorted by alignment so resources with
407*4882a593Smuzhiyun * bigger alignment will be assigned first. After we
408*4882a593Smuzhiyun * change the alignment of a dev_res in "head" list, we
409*4882a593Smuzhiyun * need to reorder the list by alignment to make it
410*4882a593Smuzhiyun * consistent.
411*4882a593Smuzhiyun */
412*4882a593Smuzhiyun if (add_align > dev_res->res->start) {
413*4882a593Smuzhiyun resource_size_t r_size = resource_size(dev_res->res);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun dev_res->res->start = add_align;
416*4882a593Smuzhiyun dev_res->res->end = add_align + r_size - 1;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun list_for_each_entry(dev_res2, head, list) {
419*4882a593Smuzhiyun align = pci_resource_alignment(dev_res2->dev,
420*4882a593Smuzhiyun dev_res2->res);
421*4882a593Smuzhiyun if (add_align > align) {
422*4882a593Smuzhiyun list_move_tail(&dev_res->list,
423*4882a593Smuzhiyun &dev_res2->list);
424*4882a593Smuzhiyun break;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* Try updated head list with add_size added */
432*4882a593Smuzhiyun assign_requested_resources_sorted(head, &local_fail_head);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* All assigned with add_size? */
435*4882a593Smuzhiyun if (list_empty(&local_fail_head)) {
436*4882a593Smuzhiyun /* Remove head list from realloc_head list */
437*4882a593Smuzhiyun list_for_each_entry(dev_res, head, list)
438*4882a593Smuzhiyun remove_from_list(realloc_head, dev_res->res);
439*4882a593Smuzhiyun free_list(&save_head);
440*4882a593Smuzhiyun free_list(head);
441*4882a593Smuzhiyun return;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* Check failed type */
445*4882a593Smuzhiyun fail_type = pci_fail_res_type_mask(&local_fail_head);
446*4882a593Smuzhiyun /* Remove not need to be released assigned res from head list etc */
447*4882a593Smuzhiyun list_for_each_entry_safe(dev_res, tmp_res, head, list)
448*4882a593Smuzhiyun if (dev_res->res->parent &&
449*4882a593Smuzhiyun !pci_need_to_release(fail_type, dev_res->res)) {
450*4882a593Smuzhiyun /* Remove it from realloc_head list */
451*4882a593Smuzhiyun remove_from_list(realloc_head, dev_res->res);
452*4882a593Smuzhiyun remove_from_list(&save_head, dev_res->res);
453*4882a593Smuzhiyun list_del(&dev_res->list);
454*4882a593Smuzhiyun kfree(dev_res);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun free_list(&local_fail_head);
458*4882a593Smuzhiyun /* Release assigned resource */
459*4882a593Smuzhiyun list_for_each_entry(dev_res, head, list)
460*4882a593Smuzhiyun if (dev_res->res->parent)
461*4882a593Smuzhiyun release_resource(dev_res->res);
462*4882a593Smuzhiyun /* Restore start/end/flags from saved list */
463*4882a593Smuzhiyun list_for_each_entry(save_res, &save_head, list) {
464*4882a593Smuzhiyun struct resource *res = save_res->res;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun res->start = save_res->start;
467*4882a593Smuzhiyun res->end = save_res->end;
468*4882a593Smuzhiyun res->flags = save_res->flags;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun free_list(&save_head);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun requested_and_reassign:
473*4882a593Smuzhiyun /* Satisfy the must-have resource requests */
474*4882a593Smuzhiyun assign_requested_resources_sorted(head, fail_head);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* Try to satisfy any additional optional resource requests */
477*4882a593Smuzhiyun if (realloc_head)
478*4882a593Smuzhiyun reassign_resources_sorted(realloc_head, head);
479*4882a593Smuzhiyun free_list(head);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
pdev_assign_resources_sorted(struct pci_dev * dev,struct list_head * add_head,struct list_head * fail_head)482*4882a593Smuzhiyun static void pdev_assign_resources_sorted(struct pci_dev *dev,
483*4882a593Smuzhiyun struct list_head *add_head,
484*4882a593Smuzhiyun struct list_head *fail_head)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun LIST_HEAD(head);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun __dev_sort_resources(dev, &head);
489*4882a593Smuzhiyun __assign_resources_sorted(&head, add_head, fail_head);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
pbus_assign_resources_sorted(const struct pci_bus * bus,struct list_head * realloc_head,struct list_head * fail_head)493*4882a593Smuzhiyun static void pbus_assign_resources_sorted(const struct pci_bus *bus,
494*4882a593Smuzhiyun struct list_head *realloc_head,
495*4882a593Smuzhiyun struct list_head *fail_head)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct pci_dev *dev;
498*4882a593Smuzhiyun LIST_HEAD(head);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun list_for_each_entry(dev, &bus->devices, bus_list)
501*4882a593Smuzhiyun __dev_sort_resources(dev, &head);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun __assign_resources_sorted(&head, realloc_head, fail_head);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
pci_setup_cardbus(struct pci_bus * bus)506*4882a593Smuzhiyun void pci_setup_cardbus(struct pci_bus *bus)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun struct pci_dev *bridge = bus->self;
509*4882a593Smuzhiyun struct resource *res;
510*4882a593Smuzhiyun struct pci_bus_region region;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun pci_info(bridge, "CardBus bridge to %pR\n",
513*4882a593Smuzhiyun &bus->busn_res);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun res = bus->resource[0];
516*4882a593Smuzhiyun pcibios_resource_to_bus(bridge->bus, ®ion, res);
517*4882a593Smuzhiyun if (res->flags & IORESOURCE_IO) {
518*4882a593Smuzhiyun /*
519*4882a593Smuzhiyun * The IO resource is allocated a range twice as large as it
520*4882a593Smuzhiyun * would normally need. This allows us to set both IO regs.
521*4882a593Smuzhiyun */
522*4882a593Smuzhiyun pci_info(bridge, " bridge window %pR\n", res);
523*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
524*4882a593Smuzhiyun region.start);
525*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
526*4882a593Smuzhiyun region.end);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun res = bus->resource[1];
530*4882a593Smuzhiyun pcibios_resource_to_bus(bridge->bus, ®ion, res);
531*4882a593Smuzhiyun if (res->flags & IORESOURCE_IO) {
532*4882a593Smuzhiyun pci_info(bridge, " bridge window %pR\n", res);
533*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
534*4882a593Smuzhiyun region.start);
535*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
536*4882a593Smuzhiyun region.end);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun res = bus->resource[2];
540*4882a593Smuzhiyun pcibios_resource_to_bus(bridge->bus, ®ion, res);
541*4882a593Smuzhiyun if (res->flags & IORESOURCE_MEM) {
542*4882a593Smuzhiyun pci_info(bridge, " bridge window %pR\n", res);
543*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
544*4882a593Smuzhiyun region.start);
545*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
546*4882a593Smuzhiyun region.end);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun res = bus->resource[3];
550*4882a593Smuzhiyun pcibios_resource_to_bus(bridge->bus, ®ion, res);
551*4882a593Smuzhiyun if (res->flags & IORESOURCE_MEM) {
552*4882a593Smuzhiyun pci_info(bridge, " bridge window %pR\n", res);
553*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
554*4882a593Smuzhiyun region.start);
555*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
556*4882a593Smuzhiyun region.end);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun EXPORT_SYMBOL(pci_setup_cardbus);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /*
562*4882a593Smuzhiyun * Initialize bridges with base/limit values we have collected. PCI-to-PCI
563*4882a593Smuzhiyun * Bridge Architecture Specification rev. 1.1 (1998) requires that if there
564*4882a593Smuzhiyun * are no I/O ports or memory behind the bridge, the corresponding range
565*4882a593Smuzhiyun * must be turned off by writing base value greater than limit to the
566*4882a593Smuzhiyun * bridge's base/limit registers.
567*4882a593Smuzhiyun *
568*4882a593Smuzhiyun * Note: care must be taken when updating I/O base/limit registers of
569*4882a593Smuzhiyun * bridges which support 32-bit I/O. This update requires two config space
570*4882a593Smuzhiyun * writes, so it's quite possible that an I/O window of the bridge will
571*4882a593Smuzhiyun * have some undesirable address (e.g. 0) after the first write. Ditto
572*4882a593Smuzhiyun * 64-bit prefetchable MMIO.
573*4882a593Smuzhiyun */
pci_setup_bridge_io(struct pci_dev * bridge)574*4882a593Smuzhiyun static void pci_setup_bridge_io(struct pci_dev *bridge)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun struct resource *res;
577*4882a593Smuzhiyun struct pci_bus_region region;
578*4882a593Smuzhiyun unsigned long io_mask;
579*4882a593Smuzhiyun u8 io_base_lo, io_limit_lo;
580*4882a593Smuzhiyun u16 l;
581*4882a593Smuzhiyun u32 io_upper16;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun io_mask = PCI_IO_RANGE_MASK;
584*4882a593Smuzhiyun if (bridge->io_window_1k)
585*4882a593Smuzhiyun io_mask = PCI_IO_1K_RANGE_MASK;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* Set up the top and bottom of the PCI I/O segment for this bus */
588*4882a593Smuzhiyun res = &bridge->resource[PCI_BRIDGE_IO_WINDOW];
589*4882a593Smuzhiyun pcibios_resource_to_bus(bridge->bus, ®ion, res);
590*4882a593Smuzhiyun if (res->flags & IORESOURCE_IO) {
591*4882a593Smuzhiyun pci_read_config_word(bridge, PCI_IO_BASE, &l);
592*4882a593Smuzhiyun io_base_lo = (region.start >> 8) & io_mask;
593*4882a593Smuzhiyun io_limit_lo = (region.end >> 8) & io_mask;
594*4882a593Smuzhiyun l = ((u16) io_limit_lo << 8) | io_base_lo;
595*4882a593Smuzhiyun /* Set up upper 16 bits of I/O base/limit */
596*4882a593Smuzhiyun io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
597*4882a593Smuzhiyun pci_info(bridge, " bridge window %pR\n", res);
598*4882a593Smuzhiyun } else {
599*4882a593Smuzhiyun /* Clear upper 16 bits of I/O base/limit */
600*4882a593Smuzhiyun io_upper16 = 0;
601*4882a593Smuzhiyun l = 0x00f0;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun /* Temporarily disable the I/O range before updating PCI_IO_BASE */
604*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
605*4882a593Smuzhiyun /* Update lower 16 bits of I/O base/limit */
606*4882a593Smuzhiyun pci_write_config_word(bridge, PCI_IO_BASE, l);
607*4882a593Smuzhiyun /* Update upper 16 bits of I/O base/limit */
608*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
pci_setup_bridge_mmio(struct pci_dev * bridge)611*4882a593Smuzhiyun static void pci_setup_bridge_mmio(struct pci_dev *bridge)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun struct resource *res;
614*4882a593Smuzhiyun struct pci_bus_region region;
615*4882a593Smuzhiyun u32 l;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* Set up the top and bottom of the PCI Memory segment for this bus */
618*4882a593Smuzhiyun res = &bridge->resource[PCI_BRIDGE_MEM_WINDOW];
619*4882a593Smuzhiyun pcibios_resource_to_bus(bridge->bus, ®ion, res);
620*4882a593Smuzhiyun if (res->flags & IORESOURCE_MEM) {
621*4882a593Smuzhiyun l = (region.start >> 16) & 0xfff0;
622*4882a593Smuzhiyun l |= region.end & 0xfff00000;
623*4882a593Smuzhiyun pci_info(bridge, " bridge window %pR\n", res);
624*4882a593Smuzhiyun } else {
625*4882a593Smuzhiyun l = 0x0000fff0;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
pci_setup_bridge_mmio_pref(struct pci_dev * bridge)630*4882a593Smuzhiyun static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct resource *res;
633*4882a593Smuzhiyun struct pci_bus_region region;
634*4882a593Smuzhiyun u32 l, bu, lu;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /*
637*4882a593Smuzhiyun * Clear out the upper 32 bits of PREF limit. If
638*4882a593Smuzhiyun * PCI_PREF_BASE_UPPER32 was non-zero, this temporarily disables
639*4882a593Smuzhiyun * PREF range, which is ok.
640*4882a593Smuzhiyun */
641*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* Set up PREF base/limit */
644*4882a593Smuzhiyun bu = lu = 0;
645*4882a593Smuzhiyun res = &bridge->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
646*4882a593Smuzhiyun pcibios_resource_to_bus(bridge->bus, ®ion, res);
647*4882a593Smuzhiyun if (res->flags & IORESOURCE_PREFETCH) {
648*4882a593Smuzhiyun l = (region.start >> 16) & 0xfff0;
649*4882a593Smuzhiyun l |= region.end & 0xfff00000;
650*4882a593Smuzhiyun if (res->flags & IORESOURCE_MEM_64) {
651*4882a593Smuzhiyun bu = upper_32_bits(region.start);
652*4882a593Smuzhiyun lu = upper_32_bits(region.end);
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun pci_info(bridge, " bridge window %pR\n", res);
655*4882a593Smuzhiyun } else {
656*4882a593Smuzhiyun l = 0x0000fff0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* Set the upper 32 bits of PREF base & limit */
661*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
662*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
__pci_setup_bridge(struct pci_bus * bus,unsigned long type)665*4882a593Smuzhiyun static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun struct pci_dev *bridge = bus->self;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun pci_info(bridge, "PCI bridge to %pR\n",
670*4882a593Smuzhiyun &bus->busn_res);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun if (type & IORESOURCE_IO)
673*4882a593Smuzhiyun pci_setup_bridge_io(bridge);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (type & IORESOURCE_MEM)
676*4882a593Smuzhiyun pci_setup_bridge_mmio(bridge);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (type & IORESOURCE_PREFETCH)
679*4882a593Smuzhiyun pci_setup_bridge_mmio_pref(bridge);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
pcibios_setup_bridge(struct pci_bus * bus,unsigned long type)684*4882a593Smuzhiyun void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
pci_setup_bridge(struct pci_bus * bus)688*4882a593Smuzhiyun void pci_setup_bridge(struct pci_bus *bus)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
691*4882a593Smuzhiyun IORESOURCE_PREFETCH;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun pcibios_setup_bridge(bus, type);
694*4882a593Smuzhiyun __pci_setup_bridge(bus, type);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun
pci_claim_bridge_resource(struct pci_dev * bridge,int i)698*4882a593Smuzhiyun int pci_claim_bridge_resource(struct pci_dev *bridge, int i)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END)
701*4882a593Smuzhiyun return 0;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (pci_claim_resource(bridge, i) == 0)
704*4882a593Smuzhiyun return 0; /* Claimed the window */
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI)
707*4882a593Smuzhiyun return 0;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (!pci_bus_clip_resource(bridge, i))
710*4882a593Smuzhiyun return -EINVAL; /* Clipping didn't change anything */
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun switch (i) {
713*4882a593Smuzhiyun case PCI_BRIDGE_IO_WINDOW:
714*4882a593Smuzhiyun pci_setup_bridge_io(bridge);
715*4882a593Smuzhiyun break;
716*4882a593Smuzhiyun case PCI_BRIDGE_MEM_WINDOW:
717*4882a593Smuzhiyun pci_setup_bridge_mmio(bridge);
718*4882a593Smuzhiyun break;
719*4882a593Smuzhiyun case PCI_BRIDGE_PREF_MEM_WINDOW:
720*4882a593Smuzhiyun pci_setup_bridge_mmio_pref(bridge);
721*4882a593Smuzhiyun break;
722*4882a593Smuzhiyun default:
723*4882a593Smuzhiyun return -EINVAL;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun if (pci_claim_resource(bridge, i) == 0)
727*4882a593Smuzhiyun return 0; /* Claimed a smaller window */
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun return -EINVAL;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /*
733*4882a593Smuzhiyun * Check whether the bridge supports optional I/O and prefetchable memory
734*4882a593Smuzhiyun * ranges. If not, the respective base/limit registers must be read-only
735*4882a593Smuzhiyun * and read as 0.
736*4882a593Smuzhiyun */
pci_bridge_check_ranges(struct pci_bus * bus)737*4882a593Smuzhiyun static void pci_bridge_check_ranges(struct pci_bus *bus)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun struct pci_dev *bridge = bus->self;
740*4882a593Smuzhiyun struct resource *b_res;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun b_res = &bridge->resource[PCI_BRIDGE_MEM_WINDOW];
743*4882a593Smuzhiyun b_res->flags |= IORESOURCE_MEM;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun if (bridge->io_window) {
746*4882a593Smuzhiyun b_res = &bridge->resource[PCI_BRIDGE_IO_WINDOW];
747*4882a593Smuzhiyun b_res->flags |= IORESOURCE_IO;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun if (bridge->pref_window) {
751*4882a593Smuzhiyun b_res = &bridge->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
752*4882a593Smuzhiyun b_res->flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
753*4882a593Smuzhiyun if (bridge->pref_64_window) {
754*4882a593Smuzhiyun b_res->flags |= IORESOURCE_MEM_64 |
755*4882a593Smuzhiyun PCI_PREF_RANGE_TYPE_64;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /*
761*4882a593Smuzhiyun * Helper function for sizing routines. Assigned resources have non-NULL
762*4882a593Smuzhiyun * parent resource.
763*4882a593Smuzhiyun *
764*4882a593Smuzhiyun * Return first unassigned resource of the correct type. If there is none,
765*4882a593Smuzhiyun * return first assigned resource of the correct type. If none of the
766*4882a593Smuzhiyun * above, return NULL.
767*4882a593Smuzhiyun *
768*4882a593Smuzhiyun * Returning an assigned resource of the correct type allows the caller to
769*4882a593Smuzhiyun * distinguish between already assigned and no resource of the correct type.
770*4882a593Smuzhiyun */
find_bus_resource_of_type(struct pci_bus * bus,unsigned long type_mask,unsigned long type)771*4882a593Smuzhiyun static struct resource *find_bus_resource_of_type(struct pci_bus *bus,
772*4882a593Smuzhiyun unsigned long type_mask,
773*4882a593Smuzhiyun unsigned long type)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun struct resource *r, *r_assigned = NULL;
776*4882a593Smuzhiyun int i;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun pci_bus_for_each_resource(bus, r, i) {
779*4882a593Smuzhiyun if (r == &ioport_resource || r == &iomem_resource)
780*4882a593Smuzhiyun continue;
781*4882a593Smuzhiyun if (r && (r->flags & type_mask) == type && !r->parent)
782*4882a593Smuzhiyun return r;
783*4882a593Smuzhiyun if (r && (r->flags & type_mask) == type && !r_assigned)
784*4882a593Smuzhiyun r_assigned = r;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun return r_assigned;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
calculate_iosize(resource_size_t size,resource_size_t min_size,resource_size_t size1,resource_size_t add_size,resource_size_t children_add_size,resource_size_t old_size,resource_size_t align)789*4882a593Smuzhiyun static resource_size_t calculate_iosize(resource_size_t size,
790*4882a593Smuzhiyun resource_size_t min_size,
791*4882a593Smuzhiyun resource_size_t size1,
792*4882a593Smuzhiyun resource_size_t add_size,
793*4882a593Smuzhiyun resource_size_t children_add_size,
794*4882a593Smuzhiyun resource_size_t old_size,
795*4882a593Smuzhiyun resource_size_t align)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun if (size < min_size)
798*4882a593Smuzhiyun size = min_size;
799*4882a593Smuzhiyun if (old_size == 1)
800*4882a593Smuzhiyun old_size = 0;
801*4882a593Smuzhiyun /*
802*4882a593Smuzhiyun * To be fixed in 2.5: we should have sort of HAVE_ISA flag in the
803*4882a593Smuzhiyun * struct pci_bus.
804*4882a593Smuzhiyun */
805*4882a593Smuzhiyun #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
806*4882a593Smuzhiyun size = (size & 0xff) + ((size & ~0xffUL) << 2);
807*4882a593Smuzhiyun #endif
808*4882a593Smuzhiyun size = size + size1;
809*4882a593Smuzhiyun if (size < old_size)
810*4882a593Smuzhiyun size = old_size;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun size = ALIGN(max(size, add_size) + children_add_size, align);
813*4882a593Smuzhiyun return size;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
calculate_memsize(resource_size_t size,resource_size_t min_size,resource_size_t add_size,resource_size_t children_add_size,resource_size_t old_size,resource_size_t align)816*4882a593Smuzhiyun static resource_size_t calculate_memsize(resource_size_t size,
817*4882a593Smuzhiyun resource_size_t min_size,
818*4882a593Smuzhiyun resource_size_t add_size,
819*4882a593Smuzhiyun resource_size_t children_add_size,
820*4882a593Smuzhiyun resource_size_t old_size,
821*4882a593Smuzhiyun resource_size_t align)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun if (size < min_size)
824*4882a593Smuzhiyun size = min_size;
825*4882a593Smuzhiyun if (old_size == 1)
826*4882a593Smuzhiyun old_size = 0;
827*4882a593Smuzhiyun if (size < old_size)
828*4882a593Smuzhiyun size = old_size;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun size = ALIGN(max(size, add_size) + children_add_size, align);
831*4882a593Smuzhiyun return size;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
pcibios_window_alignment(struct pci_bus * bus,unsigned long type)834*4882a593Smuzhiyun resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
835*4882a593Smuzhiyun unsigned long type)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun return 1;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun #define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */
841*4882a593Smuzhiyun #define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */
842*4882a593Smuzhiyun #define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */
843*4882a593Smuzhiyun
window_alignment(struct pci_bus * bus,unsigned long type)844*4882a593Smuzhiyun static resource_size_t window_alignment(struct pci_bus *bus, unsigned long type)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun resource_size_t align = 1, arch_align;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun if (type & IORESOURCE_MEM)
849*4882a593Smuzhiyun align = PCI_P2P_DEFAULT_MEM_ALIGN;
850*4882a593Smuzhiyun else if (type & IORESOURCE_IO) {
851*4882a593Smuzhiyun /*
852*4882a593Smuzhiyun * Per spec, I/O windows are 4K-aligned, but some bridges have
853*4882a593Smuzhiyun * an extension to support 1K alignment.
854*4882a593Smuzhiyun */
855*4882a593Smuzhiyun if (bus->self && bus->self->io_window_1k)
856*4882a593Smuzhiyun align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
857*4882a593Smuzhiyun else
858*4882a593Smuzhiyun align = PCI_P2P_DEFAULT_IO_ALIGN;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun arch_align = pcibios_window_alignment(bus, type);
862*4882a593Smuzhiyun return max(align, arch_align);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /**
866*4882a593Smuzhiyun * pbus_size_io() - Size the I/O window of a given bus
867*4882a593Smuzhiyun *
868*4882a593Smuzhiyun * @bus: The bus
869*4882a593Smuzhiyun * @min_size: The minimum I/O window that must be allocated
870*4882a593Smuzhiyun * @add_size: Additional optional I/O window
871*4882a593Smuzhiyun * @realloc_head: Track the additional I/O window on this list
872*4882a593Smuzhiyun *
873*4882a593Smuzhiyun * Sizing the I/O windows of the PCI-PCI bridge is trivial, since these
874*4882a593Smuzhiyun * windows have 1K or 4K granularity and the I/O ranges of non-bridge PCI
875*4882a593Smuzhiyun * devices are limited to 256 bytes. We must be careful with the ISA
876*4882a593Smuzhiyun * aliasing though.
877*4882a593Smuzhiyun */
pbus_size_io(struct pci_bus * bus,resource_size_t min_size,resource_size_t add_size,struct list_head * realloc_head)878*4882a593Smuzhiyun static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
879*4882a593Smuzhiyun resource_size_t add_size,
880*4882a593Smuzhiyun struct list_head *realloc_head)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun struct pci_dev *dev;
883*4882a593Smuzhiyun struct resource *b_res = find_bus_resource_of_type(bus, IORESOURCE_IO,
884*4882a593Smuzhiyun IORESOURCE_IO);
885*4882a593Smuzhiyun resource_size_t size = 0, size0 = 0, size1 = 0;
886*4882a593Smuzhiyun resource_size_t children_add_size = 0;
887*4882a593Smuzhiyun resource_size_t min_align, align;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun if (!b_res)
890*4882a593Smuzhiyun return;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* If resource is already assigned, nothing more to do */
893*4882a593Smuzhiyun if (b_res->parent)
894*4882a593Smuzhiyun return;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun min_align = window_alignment(bus, IORESOURCE_IO);
897*4882a593Smuzhiyun list_for_each_entry(dev, &bus->devices, bus_list) {
898*4882a593Smuzhiyun int i;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun for (i = 0; i < PCI_NUM_RESOURCES; i++) {
901*4882a593Smuzhiyun struct resource *r = &dev->resource[i];
902*4882a593Smuzhiyun unsigned long r_size;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun if (r->parent || !(r->flags & IORESOURCE_IO))
905*4882a593Smuzhiyun continue;
906*4882a593Smuzhiyun r_size = resource_size(r);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (r_size < 0x400)
909*4882a593Smuzhiyun /* Might be re-aligned for ISA */
910*4882a593Smuzhiyun size += r_size;
911*4882a593Smuzhiyun else
912*4882a593Smuzhiyun size1 += r_size;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun align = pci_resource_alignment(dev, r);
915*4882a593Smuzhiyun if (align > min_align)
916*4882a593Smuzhiyun min_align = align;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun if (realloc_head)
919*4882a593Smuzhiyun children_add_size += get_res_add_size(realloc_head, r);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun size0 = calculate_iosize(size, min_size, size1, 0, 0,
924*4882a593Smuzhiyun resource_size(b_res), min_align);
925*4882a593Smuzhiyun size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 :
926*4882a593Smuzhiyun calculate_iosize(size, min_size, size1, add_size, children_add_size,
927*4882a593Smuzhiyun resource_size(b_res), min_align);
928*4882a593Smuzhiyun if (!size0 && !size1) {
929*4882a593Smuzhiyun if (bus->self && (b_res->start || b_res->end))
930*4882a593Smuzhiyun pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
931*4882a593Smuzhiyun b_res, &bus->busn_res);
932*4882a593Smuzhiyun b_res->flags = 0;
933*4882a593Smuzhiyun return;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun b_res->start = min_align;
937*4882a593Smuzhiyun b_res->end = b_res->start + size0 - 1;
938*4882a593Smuzhiyun b_res->flags |= IORESOURCE_STARTALIGN;
939*4882a593Smuzhiyun if (bus->self && size1 > size0 && realloc_head) {
940*4882a593Smuzhiyun add_to_list(realloc_head, bus->self, b_res, size1-size0,
941*4882a593Smuzhiyun min_align);
942*4882a593Smuzhiyun pci_info(bus->self, "bridge window %pR to %pR add_size %llx\n",
943*4882a593Smuzhiyun b_res, &bus->busn_res,
944*4882a593Smuzhiyun (unsigned long long) size1 - size0);
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
calculate_mem_align(resource_size_t * aligns,int max_order)948*4882a593Smuzhiyun static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
949*4882a593Smuzhiyun int max_order)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun resource_size_t align = 0;
952*4882a593Smuzhiyun resource_size_t min_align = 0;
953*4882a593Smuzhiyun int order;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun for (order = 0; order <= max_order; order++) {
956*4882a593Smuzhiyun resource_size_t align1 = 1;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun align1 <<= (order + 20);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun if (!align)
961*4882a593Smuzhiyun min_align = align1;
962*4882a593Smuzhiyun else if (ALIGN(align + min_align, min_align) < align1)
963*4882a593Smuzhiyun min_align = align1 >> 1;
964*4882a593Smuzhiyun align += aligns[order];
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun return min_align;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /**
971*4882a593Smuzhiyun * pbus_size_mem() - Size the memory window of a given bus
972*4882a593Smuzhiyun *
973*4882a593Smuzhiyun * @bus: The bus
974*4882a593Smuzhiyun * @mask: Mask the resource flag, then compare it with type
975*4882a593Smuzhiyun * @type: The type of free resource from bridge
976*4882a593Smuzhiyun * @type2: Second match type
977*4882a593Smuzhiyun * @type3: Third match type
978*4882a593Smuzhiyun * @min_size: The minimum memory window that must be allocated
979*4882a593Smuzhiyun * @add_size: Additional optional memory window
980*4882a593Smuzhiyun * @realloc_head: Track the additional memory window on this list
981*4882a593Smuzhiyun *
982*4882a593Smuzhiyun * Calculate the size of the bus and minimal alignment which guarantees
983*4882a593Smuzhiyun * that all child resources fit in this size.
984*4882a593Smuzhiyun *
985*4882a593Smuzhiyun * Return -ENOSPC if there's no available bus resource of the desired
986*4882a593Smuzhiyun * type. Otherwise, set the bus resource start/end to indicate the
987*4882a593Smuzhiyun * required size, add things to realloc_head (if supplied), and return 0.
988*4882a593Smuzhiyun */
pbus_size_mem(struct pci_bus * bus,unsigned long mask,unsigned long type,unsigned long type2,unsigned long type3,resource_size_t min_size,resource_size_t add_size,struct list_head * realloc_head)989*4882a593Smuzhiyun static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
990*4882a593Smuzhiyun unsigned long type, unsigned long type2,
991*4882a593Smuzhiyun unsigned long type3, resource_size_t min_size,
992*4882a593Smuzhiyun resource_size_t add_size,
993*4882a593Smuzhiyun struct list_head *realloc_head)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun struct pci_dev *dev;
996*4882a593Smuzhiyun resource_size_t min_align, align, size, size0, size1;
997*4882a593Smuzhiyun resource_size_t aligns[18]; /* Alignments from 1MB to 128GB */
998*4882a593Smuzhiyun int order, max_order;
999*4882a593Smuzhiyun struct resource *b_res = find_bus_resource_of_type(bus,
1000*4882a593Smuzhiyun mask | IORESOURCE_PREFETCH, type);
1001*4882a593Smuzhiyun resource_size_t children_add_size = 0;
1002*4882a593Smuzhiyun resource_size_t children_add_align = 0;
1003*4882a593Smuzhiyun resource_size_t add_align = 0;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun if (!b_res)
1006*4882a593Smuzhiyun return -ENOSPC;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun /* If resource is already assigned, nothing more to do */
1009*4882a593Smuzhiyun if (b_res->parent)
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun memset(aligns, 0, sizeof(aligns));
1013*4882a593Smuzhiyun max_order = 0;
1014*4882a593Smuzhiyun size = 0;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun list_for_each_entry(dev, &bus->devices, bus_list) {
1017*4882a593Smuzhiyun int i;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1020*4882a593Smuzhiyun struct resource *r = &dev->resource[i];
1021*4882a593Smuzhiyun resource_size_t r_size;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) ||
1024*4882a593Smuzhiyun ((r->flags & mask) != type &&
1025*4882a593Smuzhiyun (r->flags & mask) != type2 &&
1026*4882a593Smuzhiyun (r->flags & mask) != type3))
1027*4882a593Smuzhiyun continue;
1028*4882a593Smuzhiyun r_size = resource_size(r);
1029*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
1030*4882a593Smuzhiyun /* Put SRIOV requested res to the optional list */
1031*4882a593Smuzhiyun if (realloc_head && i >= PCI_IOV_RESOURCES &&
1032*4882a593Smuzhiyun i <= PCI_IOV_RESOURCE_END) {
1033*4882a593Smuzhiyun add_align = max(pci_resource_alignment(dev, r), add_align);
1034*4882a593Smuzhiyun r->end = r->start - 1;
1035*4882a593Smuzhiyun add_to_list(realloc_head, dev, r, r_size, 0 /* Don't care */);
1036*4882a593Smuzhiyun children_add_size += r_size;
1037*4882a593Smuzhiyun continue;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun #endif
1040*4882a593Smuzhiyun /*
1041*4882a593Smuzhiyun * aligns[0] is for 1MB (since bridge memory
1042*4882a593Smuzhiyun * windows are always at least 1MB aligned), so
1043*4882a593Smuzhiyun * keep "order" from being negative for smaller
1044*4882a593Smuzhiyun * resources.
1045*4882a593Smuzhiyun */
1046*4882a593Smuzhiyun align = pci_resource_alignment(dev, r);
1047*4882a593Smuzhiyun order = __ffs(align) - 20;
1048*4882a593Smuzhiyun if (order < 0)
1049*4882a593Smuzhiyun order = 0;
1050*4882a593Smuzhiyun if (order >= ARRAY_SIZE(aligns)) {
1051*4882a593Smuzhiyun pci_warn(dev, "disabling BAR %d: %pR (bad alignment %#llx)\n",
1052*4882a593Smuzhiyun i, r, (unsigned long long) align);
1053*4882a593Smuzhiyun r->flags = 0;
1054*4882a593Smuzhiyun continue;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun size += max(r_size, align);
1057*4882a593Smuzhiyun /*
1058*4882a593Smuzhiyun * Exclude ranges with size > align from calculation of
1059*4882a593Smuzhiyun * the alignment.
1060*4882a593Smuzhiyun */
1061*4882a593Smuzhiyun if (r_size <= align)
1062*4882a593Smuzhiyun aligns[order] += align;
1063*4882a593Smuzhiyun if (order > max_order)
1064*4882a593Smuzhiyun max_order = order;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun if (realloc_head) {
1067*4882a593Smuzhiyun children_add_size += get_res_add_size(realloc_head, r);
1068*4882a593Smuzhiyun children_add_align = get_res_add_align(realloc_head, r);
1069*4882a593Smuzhiyun add_align = max(add_align, children_add_align);
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun min_align = calculate_mem_align(aligns, max_order);
1075*4882a593Smuzhiyun min_align = max(min_align, window_alignment(bus, b_res->flags));
1076*4882a593Smuzhiyun size0 = calculate_memsize(size, min_size, 0, 0, resource_size(b_res), min_align);
1077*4882a593Smuzhiyun add_align = max(min_align, add_align);
1078*4882a593Smuzhiyun size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 :
1079*4882a593Smuzhiyun calculate_memsize(size, min_size, add_size, children_add_size,
1080*4882a593Smuzhiyun resource_size(b_res), add_align);
1081*4882a593Smuzhiyun if (!size0 && !size1) {
1082*4882a593Smuzhiyun if (bus->self && (b_res->start || b_res->end))
1083*4882a593Smuzhiyun pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
1084*4882a593Smuzhiyun b_res, &bus->busn_res);
1085*4882a593Smuzhiyun b_res->flags = 0;
1086*4882a593Smuzhiyun return 0;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun b_res->start = min_align;
1089*4882a593Smuzhiyun b_res->end = size0 + min_align - 1;
1090*4882a593Smuzhiyun b_res->flags |= IORESOURCE_STARTALIGN;
1091*4882a593Smuzhiyun if (bus->self && size1 > size0 && realloc_head) {
1092*4882a593Smuzhiyun add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align);
1093*4882a593Smuzhiyun pci_info(bus->self, "bridge window %pR to %pR add_size %llx add_align %llx\n",
1094*4882a593Smuzhiyun b_res, &bus->busn_res,
1095*4882a593Smuzhiyun (unsigned long long) (size1 - size0),
1096*4882a593Smuzhiyun (unsigned long long) add_align);
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun return 0;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
pci_cardbus_resource_alignment(struct resource * res)1101*4882a593Smuzhiyun unsigned long pci_cardbus_resource_alignment(struct resource *res)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun if (res->flags & IORESOURCE_IO)
1104*4882a593Smuzhiyun return pci_cardbus_io_size;
1105*4882a593Smuzhiyun if (res->flags & IORESOURCE_MEM)
1106*4882a593Smuzhiyun return pci_cardbus_mem_size;
1107*4882a593Smuzhiyun return 0;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
pci_bus_size_cardbus(struct pci_bus * bus,struct list_head * realloc_head)1110*4882a593Smuzhiyun static void pci_bus_size_cardbus(struct pci_bus *bus,
1111*4882a593Smuzhiyun struct list_head *realloc_head)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun struct pci_dev *bridge = bus->self;
1114*4882a593Smuzhiyun struct resource *b_res;
1115*4882a593Smuzhiyun resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
1116*4882a593Smuzhiyun u16 ctrl;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun b_res = &bridge->resource[PCI_CB_BRIDGE_IO_0_WINDOW];
1119*4882a593Smuzhiyun if (b_res->parent)
1120*4882a593Smuzhiyun goto handle_b_res_1;
1121*4882a593Smuzhiyun /*
1122*4882a593Smuzhiyun * Reserve some resources for CardBus. We reserve a fixed amount
1123*4882a593Smuzhiyun * of bus space for CardBus bridges.
1124*4882a593Smuzhiyun */
1125*4882a593Smuzhiyun b_res->start = pci_cardbus_io_size;
1126*4882a593Smuzhiyun b_res->end = b_res->start + pci_cardbus_io_size - 1;
1127*4882a593Smuzhiyun b_res->flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1128*4882a593Smuzhiyun if (realloc_head) {
1129*4882a593Smuzhiyun b_res->end -= pci_cardbus_io_size;
1130*4882a593Smuzhiyun add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
1131*4882a593Smuzhiyun pci_cardbus_io_size);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun handle_b_res_1:
1135*4882a593Smuzhiyun b_res = &bridge->resource[PCI_CB_BRIDGE_IO_1_WINDOW];
1136*4882a593Smuzhiyun if (b_res->parent)
1137*4882a593Smuzhiyun goto handle_b_res_2;
1138*4882a593Smuzhiyun b_res->start = pci_cardbus_io_size;
1139*4882a593Smuzhiyun b_res->end = b_res->start + pci_cardbus_io_size - 1;
1140*4882a593Smuzhiyun b_res->flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1141*4882a593Smuzhiyun if (realloc_head) {
1142*4882a593Smuzhiyun b_res->end -= pci_cardbus_io_size;
1143*4882a593Smuzhiyun add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
1144*4882a593Smuzhiyun pci_cardbus_io_size);
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun handle_b_res_2:
1148*4882a593Smuzhiyun /* MEM1 must not be pref MMIO */
1149*4882a593Smuzhiyun pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1150*4882a593Smuzhiyun if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1151*4882a593Smuzhiyun ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1152*4882a593Smuzhiyun pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1153*4882a593Smuzhiyun pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /* Check whether prefetchable memory is supported by this bridge. */
1157*4882a593Smuzhiyun pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1158*4882a593Smuzhiyun if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
1159*4882a593Smuzhiyun ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
1160*4882a593Smuzhiyun pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1161*4882a593Smuzhiyun pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun b_res = &bridge->resource[PCI_CB_BRIDGE_MEM_0_WINDOW];
1165*4882a593Smuzhiyun if (b_res->parent)
1166*4882a593Smuzhiyun goto handle_b_res_3;
1167*4882a593Smuzhiyun /*
1168*4882a593Smuzhiyun * If we have prefetchable memory support, allocate two regions.
1169*4882a593Smuzhiyun * Otherwise, allocate one region of twice the size.
1170*4882a593Smuzhiyun */
1171*4882a593Smuzhiyun if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
1172*4882a593Smuzhiyun b_res->start = pci_cardbus_mem_size;
1173*4882a593Smuzhiyun b_res->end = b_res->start + pci_cardbus_mem_size - 1;
1174*4882a593Smuzhiyun b_res->flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
1175*4882a593Smuzhiyun IORESOURCE_STARTALIGN;
1176*4882a593Smuzhiyun if (realloc_head) {
1177*4882a593Smuzhiyun b_res->end -= pci_cardbus_mem_size;
1178*4882a593Smuzhiyun add_to_list(realloc_head, bridge, b_res,
1179*4882a593Smuzhiyun pci_cardbus_mem_size, pci_cardbus_mem_size);
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /* Reduce that to half */
1183*4882a593Smuzhiyun b_res_3_size = pci_cardbus_mem_size;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun handle_b_res_3:
1187*4882a593Smuzhiyun b_res = &bridge->resource[PCI_CB_BRIDGE_MEM_1_WINDOW];
1188*4882a593Smuzhiyun if (b_res->parent)
1189*4882a593Smuzhiyun goto handle_done;
1190*4882a593Smuzhiyun b_res->start = pci_cardbus_mem_size;
1191*4882a593Smuzhiyun b_res->end = b_res->start + b_res_3_size - 1;
1192*4882a593Smuzhiyun b_res->flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
1193*4882a593Smuzhiyun if (realloc_head) {
1194*4882a593Smuzhiyun b_res->end -= b_res_3_size;
1195*4882a593Smuzhiyun add_to_list(realloc_head, bridge, b_res, b_res_3_size,
1196*4882a593Smuzhiyun pci_cardbus_mem_size);
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun handle_done:
1200*4882a593Smuzhiyun ;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
__pci_bus_size_bridges(struct pci_bus * bus,struct list_head * realloc_head)1203*4882a593Smuzhiyun void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun struct pci_dev *dev;
1206*4882a593Smuzhiyun unsigned long mask, prefmask, type2 = 0, type3 = 0;
1207*4882a593Smuzhiyun resource_size_t additional_io_size = 0, additional_mmio_size = 0,
1208*4882a593Smuzhiyun additional_mmio_pref_size = 0;
1209*4882a593Smuzhiyun struct resource *pref;
1210*4882a593Smuzhiyun struct pci_host_bridge *host;
1211*4882a593Smuzhiyun int hdr_type, i, ret;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun list_for_each_entry(dev, &bus->devices, bus_list) {
1214*4882a593Smuzhiyun struct pci_bus *b = dev->subordinate;
1215*4882a593Smuzhiyun if (!b)
1216*4882a593Smuzhiyun continue;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun switch (dev->hdr_type) {
1219*4882a593Smuzhiyun case PCI_HEADER_TYPE_CARDBUS:
1220*4882a593Smuzhiyun pci_bus_size_cardbus(b, realloc_head);
1221*4882a593Smuzhiyun break;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun case PCI_HEADER_TYPE_BRIDGE:
1224*4882a593Smuzhiyun default:
1225*4882a593Smuzhiyun __pci_bus_size_bridges(b, realloc_head);
1226*4882a593Smuzhiyun break;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /* The root bus? */
1231*4882a593Smuzhiyun if (pci_is_root_bus(bus)) {
1232*4882a593Smuzhiyun host = to_pci_host_bridge(bus->bridge);
1233*4882a593Smuzhiyun if (!host->size_windows)
1234*4882a593Smuzhiyun return;
1235*4882a593Smuzhiyun pci_bus_for_each_resource(bus, pref, i)
1236*4882a593Smuzhiyun if (pref && (pref->flags & IORESOURCE_PREFETCH))
1237*4882a593Smuzhiyun break;
1238*4882a593Smuzhiyun hdr_type = -1; /* Intentionally invalid - not a PCI device. */
1239*4882a593Smuzhiyun } else {
1240*4882a593Smuzhiyun pref = &bus->self->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
1241*4882a593Smuzhiyun hdr_type = bus->self->hdr_type;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun switch (hdr_type) {
1245*4882a593Smuzhiyun case PCI_HEADER_TYPE_CARDBUS:
1246*4882a593Smuzhiyun /* Don't size CardBuses yet */
1247*4882a593Smuzhiyun break;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun case PCI_HEADER_TYPE_BRIDGE:
1250*4882a593Smuzhiyun pci_bridge_check_ranges(bus);
1251*4882a593Smuzhiyun if (bus->self->is_hotplug_bridge) {
1252*4882a593Smuzhiyun additional_io_size = pci_hotplug_io_size;
1253*4882a593Smuzhiyun additional_mmio_size = pci_hotplug_mmio_size;
1254*4882a593Smuzhiyun additional_mmio_pref_size = pci_hotplug_mmio_pref_size;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun fallthrough;
1257*4882a593Smuzhiyun default:
1258*4882a593Smuzhiyun pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
1259*4882a593Smuzhiyun additional_io_size, realloc_head);
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun /*
1262*4882a593Smuzhiyun * If there's a 64-bit prefetchable MMIO window, compute
1263*4882a593Smuzhiyun * the size required to put all 64-bit prefetchable
1264*4882a593Smuzhiyun * resources in it.
1265*4882a593Smuzhiyun */
1266*4882a593Smuzhiyun mask = IORESOURCE_MEM;
1267*4882a593Smuzhiyun prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
1268*4882a593Smuzhiyun if (pref && (pref->flags & IORESOURCE_MEM_64)) {
1269*4882a593Smuzhiyun prefmask |= IORESOURCE_MEM_64;
1270*4882a593Smuzhiyun ret = pbus_size_mem(bus, prefmask, prefmask,
1271*4882a593Smuzhiyun prefmask, prefmask,
1272*4882a593Smuzhiyun realloc_head ? 0 : additional_mmio_pref_size,
1273*4882a593Smuzhiyun additional_mmio_pref_size, realloc_head);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun /*
1276*4882a593Smuzhiyun * If successful, all non-prefetchable resources
1277*4882a593Smuzhiyun * and any 32-bit prefetchable resources will go in
1278*4882a593Smuzhiyun * the non-prefetchable window.
1279*4882a593Smuzhiyun */
1280*4882a593Smuzhiyun if (ret == 0) {
1281*4882a593Smuzhiyun mask = prefmask;
1282*4882a593Smuzhiyun type2 = prefmask & ~IORESOURCE_MEM_64;
1283*4882a593Smuzhiyun type3 = prefmask & ~IORESOURCE_PREFETCH;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun /*
1288*4882a593Smuzhiyun * If there is no 64-bit prefetchable window, compute the
1289*4882a593Smuzhiyun * size required to put all prefetchable resources in the
1290*4882a593Smuzhiyun * 32-bit prefetchable window (if there is one).
1291*4882a593Smuzhiyun */
1292*4882a593Smuzhiyun if (!type2) {
1293*4882a593Smuzhiyun prefmask &= ~IORESOURCE_MEM_64;
1294*4882a593Smuzhiyun ret = pbus_size_mem(bus, prefmask, prefmask,
1295*4882a593Smuzhiyun prefmask, prefmask,
1296*4882a593Smuzhiyun realloc_head ? 0 : additional_mmio_pref_size,
1297*4882a593Smuzhiyun additional_mmio_pref_size, realloc_head);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /*
1300*4882a593Smuzhiyun * If successful, only non-prefetchable resources
1301*4882a593Smuzhiyun * will go in the non-prefetchable window.
1302*4882a593Smuzhiyun */
1303*4882a593Smuzhiyun if (ret == 0)
1304*4882a593Smuzhiyun mask = prefmask;
1305*4882a593Smuzhiyun else
1306*4882a593Smuzhiyun additional_mmio_size += additional_mmio_pref_size;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun type2 = type3 = IORESOURCE_MEM;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun /*
1312*4882a593Smuzhiyun * Compute the size required to put everything else in the
1313*4882a593Smuzhiyun * non-prefetchable window. This includes:
1314*4882a593Smuzhiyun *
1315*4882a593Smuzhiyun * - all non-prefetchable resources
1316*4882a593Smuzhiyun * - 32-bit prefetchable resources if there's a 64-bit
1317*4882a593Smuzhiyun * prefetchable window or no prefetchable window at all
1318*4882a593Smuzhiyun * - 64-bit prefetchable resources if there's no prefetchable
1319*4882a593Smuzhiyun * window at all
1320*4882a593Smuzhiyun *
1321*4882a593Smuzhiyun * Note that the strategy in __pci_assign_resource() must match
1322*4882a593Smuzhiyun * that used here. Specifically, we cannot put a 32-bit
1323*4882a593Smuzhiyun * prefetchable resource in a 64-bit prefetchable window.
1324*4882a593Smuzhiyun */
1325*4882a593Smuzhiyun pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
1326*4882a593Smuzhiyun realloc_head ? 0 : additional_mmio_size,
1327*4882a593Smuzhiyun additional_mmio_size, realloc_head);
1328*4882a593Smuzhiyun break;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
pci_bus_size_bridges(struct pci_bus * bus)1332*4882a593Smuzhiyun void pci_bus_size_bridges(struct pci_bus *bus)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun __pci_bus_size_bridges(bus, NULL);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun EXPORT_SYMBOL(pci_bus_size_bridges);
1337*4882a593Smuzhiyun
assign_fixed_resource_on_bus(struct pci_bus * b,struct resource * r)1338*4882a593Smuzhiyun static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun int i;
1341*4882a593Smuzhiyun struct resource *parent_r;
1342*4882a593Smuzhiyun unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM |
1343*4882a593Smuzhiyun IORESOURCE_PREFETCH;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun pci_bus_for_each_resource(b, parent_r, i) {
1346*4882a593Smuzhiyun if (!parent_r)
1347*4882a593Smuzhiyun continue;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun if ((r->flags & mask) == (parent_r->flags & mask) &&
1350*4882a593Smuzhiyun resource_contains(parent_r, r))
1351*4882a593Smuzhiyun request_resource(parent_r, r);
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun /*
1356*4882a593Smuzhiyun * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they are
1357*4882a593Smuzhiyun * skipped by pbus_assign_resources_sorted().
1358*4882a593Smuzhiyun */
pdev_assign_fixed_resources(struct pci_dev * dev)1359*4882a593Smuzhiyun static void pdev_assign_fixed_resources(struct pci_dev *dev)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun int i;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1364*4882a593Smuzhiyun struct pci_bus *b;
1365*4882a593Smuzhiyun struct resource *r = &dev->resource[i];
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) ||
1368*4882a593Smuzhiyun !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
1369*4882a593Smuzhiyun continue;
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun b = dev->bus;
1372*4882a593Smuzhiyun while (b && !r->parent) {
1373*4882a593Smuzhiyun assign_fixed_resource_on_bus(b, r);
1374*4882a593Smuzhiyun b = b->parent;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun
__pci_bus_assign_resources(const struct pci_bus * bus,struct list_head * realloc_head,struct list_head * fail_head)1379*4882a593Smuzhiyun void __pci_bus_assign_resources(const struct pci_bus *bus,
1380*4882a593Smuzhiyun struct list_head *realloc_head,
1381*4882a593Smuzhiyun struct list_head *fail_head)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun struct pci_bus *b;
1384*4882a593Smuzhiyun struct pci_dev *dev;
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun pbus_assign_resources_sorted(bus, realloc_head, fail_head);
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun list_for_each_entry(dev, &bus->devices, bus_list) {
1389*4882a593Smuzhiyun pdev_assign_fixed_resources(dev);
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun b = dev->subordinate;
1392*4882a593Smuzhiyun if (!b)
1393*4882a593Smuzhiyun continue;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun __pci_bus_assign_resources(b, realloc_head, fail_head);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun switch (dev->hdr_type) {
1398*4882a593Smuzhiyun case PCI_HEADER_TYPE_BRIDGE:
1399*4882a593Smuzhiyun if (!pci_is_enabled(dev))
1400*4882a593Smuzhiyun pci_setup_bridge(b);
1401*4882a593Smuzhiyun break;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun case PCI_HEADER_TYPE_CARDBUS:
1404*4882a593Smuzhiyun pci_setup_cardbus(b);
1405*4882a593Smuzhiyun break;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun default:
1408*4882a593Smuzhiyun pci_info(dev, "not setting up bridge for bus %04x:%02x\n",
1409*4882a593Smuzhiyun pci_domain_nr(b), b->number);
1410*4882a593Smuzhiyun break;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
pci_bus_assign_resources(const struct pci_bus * bus)1415*4882a593Smuzhiyun void pci_bus_assign_resources(const struct pci_bus *bus)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun __pci_bus_assign_resources(bus, NULL, NULL);
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun EXPORT_SYMBOL(pci_bus_assign_resources);
1420*4882a593Smuzhiyun
pci_claim_device_resources(struct pci_dev * dev)1421*4882a593Smuzhiyun static void pci_claim_device_resources(struct pci_dev *dev)
1422*4882a593Smuzhiyun {
1423*4882a593Smuzhiyun int i;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
1426*4882a593Smuzhiyun struct resource *r = &dev->resource[i];
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun if (!r->flags || r->parent)
1429*4882a593Smuzhiyun continue;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun pci_claim_resource(dev, i);
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun
pci_claim_bridge_resources(struct pci_dev * dev)1435*4882a593Smuzhiyun static void pci_claim_bridge_resources(struct pci_dev *dev)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun int i;
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
1440*4882a593Smuzhiyun struct resource *r = &dev->resource[i];
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun if (!r->flags || r->parent)
1443*4882a593Smuzhiyun continue;
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun pci_claim_bridge_resource(dev, i);
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
pci_bus_allocate_dev_resources(struct pci_bus * b)1449*4882a593Smuzhiyun static void pci_bus_allocate_dev_resources(struct pci_bus *b)
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun struct pci_dev *dev;
1452*4882a593Smuzhiyun struct pci_bus *child;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun list_for_each_entry(dev, &b->devices, bus_list) {
1455*4882a593Smuzhiyun pci_claim_device_resources(dev);
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun child = dev->subordinate;
1458*4882a593Smuzhiyun if (child)
1459*4882a593Smuzhiyun pci_bus_allocate_dev_resources(child);
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
pci_bus_allocate_resources(struct pci_bus * b)1463*4882a593Smuzhiyun static void pci_bus_allocate_resources(struct pci_bus *b)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun struct pci_bus *child;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun /*
1468*4882a593Smuzhiyun * Carry out a depth-first search on the PCI bus tree to allocate
1469*4882a593Smuzhiyun * bridge apertures. Read the programmed bridge bases and
1470*4882a593Smuzhiyun * recursively claim the respective bridge resources.
1471*4882a593Smuzhiyun */
1472*4882a593Smuzhiyun if (b->self) {
1473*4882a593Smuzhiyun pci_read_bridge_bases(b);
1474*4882a593Smuzhiyun pci_claim_bridge_resources(b->self);
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun list_for_each_entry(child, &b->children, node)
1478*4882a593Smuzhiyun pci_bus_allocate_resources(child);
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
pci_bus_claim_resources(struct pci_bus * b)1481*4882a593Smuzhiyun void pci_bus_claim_resources(struct pci_bus *b)
1482*4882a593Smuzhiyun {
1483*4882a593Smuzhiyun pci_bus_allocate_resources(b);
1484*4882a593Smuzhiyun pci_bus_allocate_dev_resources(b);
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun EXPORT_SYMBOL(pci_bus_claim_resources);
1487*4882a593Smuzhiyun
__pci_bridge_assign_resources(const struct pci_dev * bridge,struct list_head * add_head,struct list_head * fail_head)1488*4882a593Smuzhiyun static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1489*4882a593Smuzhiyun struct list_head *add_head,
1490*4882a593Smuzhiyun struct list_head *fail_head)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun struct pci_bus *b;
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun pdev_assign_resources_sorted((struct pci_dev *)bridge,
1495*4882a593Smuzhiyun add_head, fail_head);
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun b = bridge->subordinate;
1498*4882a593Smuzhiyun if (!b)
1499*4882a593Smuzhiyun return;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun __pci_bus_assign_resources(b, add_head, fail_head);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun switch (bridge->class >> 8) {
1504*4882a593Smuzhiyun case PCI_CLASS_BRIDGE_PCI:
1505*4882a593Smuzhiyun pci_setup_bridge(b);
1506*4882a593Smuzhiyun break;
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun case PCI_CLASS_BRIDGE_CARDBUS:
1509*4882a593Smuzhiyun pci_setup_cardbus(b);
1510*4882a593Smuzhiyun break;
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun default:
1513*4882a593Smuzhiyun pci_info(bridge, "not setting up bridge for bus %04x:%02x\n",
1514*4882a593Smuzhiyun pci_domain_nr(b), b->number);
1515*4882a593Smuzhiyun break;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun #define PCI_RES_TYPE_MASK \
1520*4882a593Smuzhiyun (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH |\
1521*4882a593Smuzhiyun IORESOURCE_MEM_64)
1522*4882a593Smuzhiyun
pci_bridge_release_resources(struct pci_bus * bus,unsigned long type)1523*4882a593Smuzhiyun static void pci_bridge_release_resources(struct pci_bus *bus,
1524*4882a593Smuzhiyun unsigned long type)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun struct pci_dev *dev = bus->self;
1527*4882a593Smuzhiyun struct resource *r;
1528*4882a593Smuzhiyun unsigned old_flags = 0;
1529*4882a593Smuzhiyun struct resource *b_res;
1530*4882a593Smuzhiyun int idx = 1;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /*
1535*4882a593Smuzhiyun * 1. If IO port assignment fails, release bridge IO port.
1536*4882a593Smuzhiyun * 2. If non pref MMIO assignment fails, release bridge nonpref MMIO.
1537*4882a593Smuzhiyun * 3. If 64bit pref MMIO assignment fails, and bridge pref is 64bit,
1538*4882a593Smuzhiyun * release bridge pref MMIO.
1539*4882a593Smuzhiyun * 4. If pref MMIO assignment fails, and bridge pref is 32bit,
1540*4882a593Smuzhiyun * release bridge pref MMIO.
1541*4882a593Smuzhiyun * 5. If pref MMIO assignment fails, and bridge pref is not
1542*4882a593Smuzhiyun * assigned, release bridge nonpref MMIO.
1543*4882a593Smuzhiyun */
1544*4882a593Smuzhiyun if (type & IORESOURCE_IO)
1545*4882a593Smuzhiyun idx = 0;
1546*4882a593Smuzhiyun else if (!(type & IORESOURCE_PREFETCH))
1547*4882a593Smuzhiyun idx = 1;
1548*4882a593Smuzhiyun else if ((type & IORESOURCE_MEM_64) &&
1549*4882a593Smuzhiyun (b_res[2].flags & IORESOURCE_MEM_64))
1550*4882a593Smuzhiyun idx = 2;
1551*4882a593Smuzhiyun else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
1552*4882a593Smuzhiyun (b_res[2].flags & IORESOURCE_PREFETCH))
1553*4882a593Smuzhiyun idx = 2;
1554*4882a593Smuzhiyun else
1555*4882a593Smuzhiyun idx = 1;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun r = &b_res[idx];
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun if (!r->parent)
1560*4882a593Smuzhiyun return;
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun /* If there are children, release them all */
1563*4882a593Smuzhiyun release_child_resources(r);
1564*4882a593Smuzhiyun if (!release_resource(r)) {
1565*4882a593Smuzhiyun type = old_flags = r->flags & PCI_RES_TYPE_MASK;
1566*4882a593Smuzhiyun pci_info(dev, "resource %d %pR released\n",
1567*4882a593Smuzhiyun PCI_BRIDGE_RESOURCES + idx, r);
1568*4882a593Smuzhiyun /* Keep the old size */
1569*4882a593Smuzhiyun r->end = resource_size(r) - 1;
1570*4882a593Smuzhiyun r->start = 0;
1571*4882a593Smuzhiyun r->flags = 0;
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun /* Avoiding touch the one without PREF */
1574*4882a593Smuzhiyun if (type & IORESOURCE_PREFETCH)
1575*4882a593Smuzhiyun type = IORESOURCE_PREFETCH;
1576*4882a593Smuzhiyun __pci_setup_bridge(bus, type);
1577*4882a593Smuzhiyun /* For next child res under same bridge */
1578*4882a593Smuzhiyun r->flags = old_flags;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun enum release_type {
1583*4882a593Smuzhiyun leaf_only,
1584*4882a593Smuzhiyun whole_subtree,
1585*4882a593Smuzhiyun };
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun /*
1588*4882a593Smuzhiyun * Try to release PCI bridge resources from leaf bridge, so we can allocate
1589*4882a593Smuzhiyun * a larger window later.
1590*4882a593Smuzhiyun */
pci_bus_release_bridge_resources(struct pci_bus * bus,unsigned long type,enum release_type rel_type)1591*4882a593Smuzhiyun static void pci_bus_release_bridge_resources(struct pci_bus *bus,
1592*4882a593Smuzhiyun unsigned long type,
1593*4882a593Smuzhiyun enum release_type rel_type)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun struct pci_dev *dev;
1596*4882a593Smuzhiyun bool is_leaf_bridge = true;
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun list_for_each_entry(dev, &bus->devices, bus_list) {
1599*4882a593Smuzhiyun struct pci_bus *b = dev->subordinate;
1600*4882a593Smuzhiyun if (!b)
1601*4882a593Smuzhiyun continue;
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun is_leaf_bridge = false;
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1606*4882a593Smuzhiyun continue;
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun if (rel_type == whole_subtree)
1609*4882a593Smuzhiyun pci_bus_release_bridge_resources(b, type,
1610*4882a593Smuzhiyun whole_subtree);
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun if (pci_is_root_bus(bus))
1614*4882a593Smuzhiyun return;
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1617*4882a593Smuzhiyun return;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun if ((rel_type == whole_subtree) || is_leaf_bridge)
1620*4882a593Smuzhiyun pci_bridge_release_resources(bus, type);
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun
pci_bus_dump_res(struct pci_bus * bus)1623*4882a593Smuzhiyun static void pci_bus_dump_res(struct pci_bus *bus)
1624*4882a593Smuzhiyun {
1625*4882a593Smuzhiyun struct resource *res;
1626*4882a593Smuzhiyun int i;
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun pci_bus_for_each_resource(bus, res, i) {
1629*4882a593Smuzhiyun if (!res || !res->end || !res->flags)
1630*4882a593Smuzhiyun continue;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun dev_info(&bus->dev, "resource %d %pR\n", i, res);
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun
pci_bus_dump_resources(struct pci_bus * bus)1636*4882a593Smuzhiyun static void pci_bus_dump_resources(struct pci_bus *bus)
1637*4882a593Smuzhiyun {
1638*4882a593Smuzhiyun struct pci_bus *b;
1639*4882a593Smuzhiyun struct pci_dev *dev;
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun pci_bus_dump_res(bus);
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun list_for_each_entry(dev, &bus->devices, bus_list) {
1645*4882a593Smuzhiyun b = dev->subordinate;
1646*4882a593Smuzhiyun if (!b)
1647*4882a593Smuzhiyun continue;
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun pci_bus_dump_resources(b);
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
pci_bus_get_depth(struct pci_bus * bus)1653*4882a593Smuzhiyun static int pci_bus_get_depth(struct pci_bus *bus)
1654*4882a593Smuzhiyun {
1655*4882a593Smuzhiyun int depth = 0;
1656*4882a593Smuzhiyun struct pci_bus *child_bus;
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun list_for_each_entry(child_bus, &bus->children, node) {
1659*4882a593Smuzhiyun int ret;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun ret = pci_bus_get_depth(child_bus);
1662*4882a593Smuzhiyun if (ret + 1 > depth)
1663*4882a593Smuzhiyun depth = ret + 1;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun return depth;
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun /*
1670*4882a593Smuzhiyun * -1: undefined, will auto detect later
1671*4882a593Smuzhiyun * 0: disabled by user
1672*4882a593Smuzhiyun * 1: disabled by auto detect
1673*4882a593Smuzhiyun * 2: enabled by user
1674*4882a593Smuzhiyun * 3: enabled by auto detect
1675*4882a593Smuzhiyun */
1676*4882a593Smuzhiyun enum enable_type {
1677*4882a593Smuzhiyun undefined = -1,
1678*4882a593Smuzhiyun user_disabled,
1679*4882a593Smuzhiyun auto_disabled,
1680*4882a593Smuzhiyun user_enabled,
1681*4882a593Smuzhiyun auto_enabled,
1682*4882a593Smuzhiyun };
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun static enum enable_type pci_realloc_enable = undefined;
pci_realloc_get_opt(char * str)1685*4882a593Smuzhiyun void __init pci_realloc_get_opt(char *str)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun if (!strncmp(str, "off", 3))
1688*4882a593Smuzhiyun pci_realloc_enable = user_disabled;
1689*4882a593Smuzhiyun else if (!strncmp(str, "on", 2))
1690*4882a593Smuzhiyun pci_realloc_enable = user_enabled;
1691*4882a593Smuzhiyun }
pci_realloc_enabled(enum enable_type enable)1692*4882a593Smuzhiyun static bool pci_realloc_enabled(enum enable_type enable)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun return enable >= user_enabled;
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
iov_resources_unassigned(struct pci_dev * dev,void * data)1698*4882a593Smuzhiyun static int iov_resources_unassigned(struct pci_dev *dev, void *data)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun int i;
1701*4882a593Smuzhiyun bool *unassigned = data;
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1704*4882a593Smuzhiyun struct resource *r = &dev->resource[i + PCI_IOV_RESOURCES];
1705*4882a593Smuzhiyun struct pci_bus_region region;
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun /* Not assigned or rejected by kernel? */
1708*4882a593Smuzhiyun if (!r->flags)
1709*4882a593Smuzhiyun continue;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun pcibios_resource_to_bus(dev->bus, ®ion, r);
1712*4882a593Smuzhiyun if (!region.start) {
1713*4882a593Smuzhiyun *unassigned = true;
1714*4882a593Smuzhiyun return 1; /* Return early from pci_walk_bus() */
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun return 0;
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun
pci_realloc_detect(struct pci_bus * bus,enum enable_type enable_local)1721*4882a593Smuzhiyun static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1722*4882a593Smuzhiyun enum enable_type enable_local)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun bool unassigned = false;
1725*4882a593Smuzhiyun struct pci_host_bridge *host;
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun if (enable_local != undefined)
1728*4882a593Smuzhiyun return enable_local;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun host = pci_find_host_bridge(bus);
1731*4882a593Smuzhiyun if (host->preserve_config)
1732*4882a593Smuzhiyun return auto_disabled;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1735*4882a593Smuzhiyun if (unassigned)
1736*4882a593Smuzhiyun return auto_enabled;
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun return enable_local;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun #else
pci_realloc_detect(struct pci_bus * bus,enum enable_type enable_local)1741*4882a593Smuzhiyun static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1742*4882a593Smuzhiyun enum enable_type enable_local)
1743*4882a593Smuzhiyun {
1744*4882a593Smuzhiyun return enable_local;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun #endif
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun /*
1749*4882a593Smuzhiyun * First try will not touch PCI bridge res.
1750*4882a593Smuzhiyun * Second and later try will clear small leaf bridge res.
1751*4882a593Smuzhiyun * Will stop till to the max depth if can not find good one.
1752*4882a593Smuzhiyun */
pci_assign_unassigned_root_bus_resources(struct pci_bus * bus)1753*4882a593Smuzhiyun void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
1754*4882a593Smuzhiyun {
1755*4882a593Smuzhiyun LIST_HEAD(realloc_head);
1756*4882a593Smuzhiyun /* List of resources that want additional resources */
1757*4882a593Smuzhiyun struct list_head *add_list = NULL;
1758*4882a593Smuzhiyun int tried_times = 0;
1759*4882a593Smuzhiyun enum release_type rel_type = leaf_only;
1760*4882a593Smuzhiyun LIST_HEAD(fail_head);
1761*4882a593Smuzhiyun struct pci_dev_resource *fail_res;
1762*4882a593Smuzhiyun int pci_try_num = 1;
1763*4882a593Smuzhiyun enum enable_type enable_local;
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun /* Don't realloc if asked to do so */
1766*4882a593Smuzhiyun enable_local = pci_realloc_detect(bus, pci_realloc_enable);
1767*4882a593Smuzhiyun if (pci_realloc_enabled(enable_local)) {
1768*4882a593Smuzhiyun int max_depth = pci_bus_get_depth(bus);
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun pci_try_num = max_depth + 1;
1771*4882a593Smuzhiyun dev_info(&bus->dev, "max bus depth: %d pci_try_num: %d\n",
1772*4882a593Smuzhiyun max_depth, pci_try_num);
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun again:
1776*4882a593Smuzhiyun /*
1777*4882a593Smuzhiyun * Last try will use add_list, otherwise will try good to have as must
1778*4882a593Smuzhiyun * have, so can realloc parent bridge resource
1779*4882a593Smuzhiyun */
1780*4882a593Smuzhiyun if (tried_times + 1 == pci_try_num)
1781*4882a593Smuzhiyun add_list = &realloc_head;
1782*4882a593Smuzhiyun /*
1783*4882a593Smuzhiyun * Depth first, calculate sizes and alignments of all subordinate buses.
1784*4882a593Smuzhiyun */
1785*4882a593Smuzhiyun __pci_bus_size_bridges(bus, add_list);
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun /* Depth last, allocate resources and update the hardware. */
1788*4882a593Smuzhiyun __pci_bus_assign_resources(bus, add_list, &fail_head);
1789*4882a593Smuzhiyun if (add_list)
1790*4882a593Smuzhiyun BUG_ON(!list_empty(add_list));
1791*4882a593Smuzhiyun tried_times++;
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun /* Any device complain? */
1794*4882a593Smuzhiyun if (list_empty(&fail_head))
1795*4882a593Smuzhiyun goto dump;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun if (tried_times >= pci_try_num) {
1798*4882a593Smuzhiyun if (enable_local == undefined)
1799*4882a593Smuzhiyun dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
1800*4882a593Smuzhiyun else if (enable_local == auto_enabled)
1801*4882a593Smuzhiyun dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun free_list(&fail_head);
1804*4882a593Smuzhiyun goto dump;
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun dev_info(&bus->dev, "No. %d try to assign unassigned res\n",
1808*4882a593Smuzhiyun tried_times + 1);
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun /* Third times and later will not check if it is leaf */
1811*4882a593Smuzhiyun if ((tried_times + 1) > 2)
1812*4882a593Smuzhiyun rel_type = whole_subtree;
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun /*
1815*4882a593Smuzhiyun * Try to release leaf bridge's resources that doesn't fit resource of
1816*4882a593Smuzhiyun * child device under that bridge.
1817*4882a593Smuzhiyun */
1818*4882a593Smuzhiyun list_for_each_entry(fail_res, &fail_head, list)
1819*4882a593Smuzhiyun pci_bus_release_bridge_resources(fail_res->dev->bus,
1820*4882a593Smuzhiyun fail_res->flags & PCI_RES_TYPE_MASK,
1821*4882a593Smuzhiyun rel_type);
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun /* Restore size and flags */
1824*4882a593Smuzhiyun list_for_each_entry(fail_res, &fail_head, list) {
1825*4882a593Smuzhiyun struct resource *res = fail_res->res;
1826*4882a593Smuzhiyun int idx;
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun res->start = fail_res->start;
1829*4882a593Smuzhiyun res->end = fail_res->end;
1830*4882a593Smuzhiyun res->flags = fail_res->flags;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun if (pci_is_bridge(fail_res->dev)) {
1833*4882a593Smuzhiyun idx = res - &fail_res->dev->resource[0];
1834*4882a593Smuzhiyun if (idx >= PCI_BRIDGE_RESOURCES &&
1835*4882a593Smuzhiyun idx <= PCI_BRIDGE_RESOURCE_END)
1836*4882a593Smuzhiyun res->flags = 0;
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun free_list(&fail_head);
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun goto again;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun dump:
1844*4882a593Smuzhiyun /* Dump the resource on buses */
1845*4882a593Smuzhiyun pci_bus_dump_resources(bus);
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun
pci_assign_unassigned_resources(void)1848*4882a593Smuzhiyun void __init pci_assign_unassigned_resources(void)
1849*4882a593Smuzhiyun {
1850*4882a593Smuzhiyun struct pci_bus *root_bus;
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun list_for_each_entry(root_bus, &pci_root_buses, node) {
1853*4882a593Smuzhiyun pci_assign_unassigned_root_bus_resources(root_bus);
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun /* Make sure the root bridge has a companion ACPI device */
1856*4882a593Smuzhiyun if (ACPI_HANDLE(root_bus->bridge))
1857*4882a593Smuzhiyun acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge));
1858*4882a593Smuzhiyun }
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun
adjust_bridge_window(struct pci_dev * bridge,struct resource * res,struct list_head * add_list,resource_size_t new_size)1861*4882a593Smuzhiyun static void adjust_bridge_window(struct pci_dev *bridge, struct resource *res,
1862*4882a593Smuzhiyun struct list_head *add_list,
1863*4882a593Smuzhiyun resource_size_t new_size)
1864*4882a593Smuzhiyun {
1865*4882a593Smuzhiyun resource_size_t add_size, size = resource_size(res);
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun if (res->parent)
1868*4882a593Smuzhiyun return;
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun if (!new_size)
1871*4882a593Smuzhiyun return;
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun if (new_size > size) {
1874*4882a593Smuzhiyun add_size = new_size - size;
1875*4882a593Smuzhiyun pci_dbg(bridge, "bridge window %pR extended by %pa\n", res,
1876*4882a593Smuzhiyun &add_size);
1877*4882a593Smuzhiyun } else if (new_size < size) {
1878*4882a593Smuzhiyun add_size = size - new_size;
1879*4882a593Smuzhiyun pci_dbg(bridge, "bridge window %pR shrunken by %pa\n", res,
1880*4882a593Smuzhiyun &add_size);
1881*4882a593Smuzhiyun }
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun res->end = res->start + new_size - 1;
1884*4882a593Smuzhiyun remove_from_list(add_list, res);
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun
pci_bus_distribute_available_resources(struct pci_bus * bus,struct list_head * add_list,struct resource io,struct resource mmio,struct resource mmio_pref)1887*4882a593Smuzhiyun static void pci_bus_distribute_available_resources(struct pci_bus *bus,
1888*4882a593Smuzhiyun struct list_head *add_list,
1889*4882a593Smuzhiyun struct resource io,
1890*4882a593Smuzhiyun struct resource mmio,
1891*4882a593Smuzhiyun struct resource mmio_pref)
1892*4882a593Smuzhiyun {
1893*4882a593Smuzhiyun unsigned int normal_bridges = 0, hotplug_bridges = 0;
1894*4882a593Smuzhiyun struct resource *io_res, *mmio_res, *mmio_pref_res;
1895*4882a593Smuzhiyun struct pci_dev *dev, *bridge = bus->self;
1896*4882a593Smuzhiyun resource_size_t io_per_hp, mmio_per_hp, mmio_pref_per_hp, align;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun io_res = &bridge->resource[PCI_BRIDGE_IO_WINDOW];
1899*4882a593Smuzhiyun mmio_res = &bridge->resource[PCI_BRIDGE_MEM_WINDOW];
1900*4882a593Smuzhiyun mmio_pref_res = &bridge->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun /*
1903*4882a593Smuzhiyun * The alignment of this bridge is yet to be considered, hence it must
1904*4882a593Smuzhiyun * be done now before extending its bridge window.
1905*4882a593Smuzhiyun */
1906*4882a593Smuzhiyun align = pci_resource_alignment(bridge, io_res);
1907*4882a593Smuzhiyun if (!io_res->parent && align)
1908*4882a593Smuzhiyun io.start = min(ALIGN(io.start, align), io.end + 1);
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun align = pci_resource_alignment(bridge, mmio_res);
1911*4882a593Smuzhiyun if (!mmio_res->parent && align)
1912*4882a593Smuzhiyun mmio.start = min(ALIGN(mmio.start, align), mmio.end + 1);
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun align = pci_resource_alignment(bridge, mmio_pref_res);
1915*4882a593Smuzhiyun if (!mmio_pref_res->parent && align)
1916*4882a593Smuzhiyun mmio_pref.start = min(ALIGN(mmio_pref.start, align),
1917*4882a593Smuzhiyun mmio_pref.end + 1);
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun /*
1920*4882a593Smuzhiyun * Now that we have adjusted for alignment, update the bridge window
1921*4882a593Smuzhiyun * resources to fill as much remaining resource space as possible.
1922*4882a593Smuzhiyun */
1923*4882a593Smuzhiyun adjust_bridge_window(bridge, io_res, add_list, resource_size(&io));
1924*4882a593Smuzhiyun adjust_bridge_window(bridge, mmio_res, add_list, resource_size(&mmio));
1925*4882a593Smuzhiyun adjust_bridge_window(bridge, mmio_pref_res, add_list,
1926*4882a593Smuzhiyun resource_size(&mmio_pref));
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun /*
1929*4882a593Smuzhiyun * Calculate how many hotplug bridges and normal bridges there
1930*4882a593Smuzhiyun * are on this bus. We will distribute the additional available
1931*4882a593Smuzhiyun * resources between hotplug bridges.
1932*4882a593Smuzhiyun */
1933*4882a593Smuzhiyun for_each_pci_bridge(dev, bus) {
1934*4882a593Smuzhiyun if (dev->is_hotplug_bridge)
1935*4882a593Smuzhiyun hotplug_bridges++;
1936*4882a593Smuzhiyun else
1937*4882a593Smuzhiyun normal_bridges++;
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun /*
1941*4882a593Smuzhiyun * There is only one bridge on the bus so it gets all available
1942*4882a593Smuzhiyun * resources which it can then distribute to the possible hotplug
1943*4882a593Smuzhiyun * bridges below.
1944*4882a593Smuzhiyun */
1945*4882a593Smuzhiyun if (hotplug_bridges + normal_bridges == 1) {
1946*4882a593Smuzhiyun dev = list_first_entry(&bus->devices, struct pci_dev, bus_list);
1947*4882a593Smuzhiyun if (dev->subordinate)
1948*4882a593Smuzhiyun pci_bus_distribute_available_resources(dev->subordinate,
1949*4882a593Smuzhiyun add_list, io, mmio, mmio_pref);
1950*4882a593Smuzhiyun return;
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun if (hotplug_bridges == 0)
1954*4882a593Smuzhiyun return;
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun /*
1957*4882a593Smuzhiyun * Calculate the total amount of extra resource space we can
1958*4882a593Smuzhiyun * pass to bridges below this one. This is basically the
1959*4882a593Smuzhiyun * extra space reduced by the minimal required space for the
1960*4882a593Smuzhiyun * non-hotplug bridges.
1961*4882a593Smuzhiyun */
1962*4882a593Smuzhiyun for_each_pci_bridge(dev, bus) {
1963*4882a593Smuzhiyun resource_size_t used_size;
1964*4882a593Smuzhiyun struct resource *res;
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun if (dev->is_hotplug_bridge)
1967*4882a593Smuzhiyun continue;
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun /*
1970*4882a593Smuzhiyun * Reduce the available resource space by what the
1971*4882a593Smuzhiyun * bridge and devices below it occupy.
1972*4882a593Smuzhiyun */
1973*4882a593Smuzhiyun res = &dev->resource[PCI_BRIDGE_IO_WINDOW];
1974*4882a593Smuzhiyun align = pci_resource_alignment(dev, res);
1975*4882a593Smuzhiyun align = align ? ALIGN(io.start, align) - io.start : 0;
1976*4882a593Smuzhiyun used_size = align + resource_size(res);
1977*4882a593Smuzhiyun if (!res->parent)
1978*4882a593Smuzhiyun io.start = min(io.start + used_size, io.end + 1);
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun res = &dev->resource[PCI_BRIDGE_MEM_WINDOW];
1981*4882a593Smuzhiyun align = pci_resource_alignment(dev, res);
1982*4882a593Smuzhiyun align = align ? ALIGN(mmio.start, align) - mmio.start : 0;
1983*4882a593Smuzhiyun used_size = align + resource_size(res);
1984*4882a593Smuzhiyun if (!res->parent)
1985*4882a593Smuzhiyun mmio.start = min(mmio.start + used_size, mmio.end + 1);
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun res = &dev->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
1988*4882a593Smuzhiyun align = pci_resource_alignment(dev, res);
1989*4882a593Smuzhiyun align = align ? ALIGN(mmio_pref.start, align) -
1990*4882a593Smuzhiyun mmio_pref.start : 0;
1991*4882a593Smuzhiyun used_size = align + resource_size(res);
1992*4882a593Smuzhiyun if (!res->parent)
1993*4882a593Smuzhiyun mmio_pref.start = min(mmio_pref.start + used_size,
1994*4882a593Smuzhiyun mmio_pref.end + 1);
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun io_per_hp = div64_ul(resource_size(&io), hotplug_bridges);
1998*4882a593Smuzhiyun mmio_per_hp = div64_ul(resource_size(&mmio), hotplug_bridges);
1999*4882a593Smuzhiyun mmio_pref_per_hp = div64_ul(resource_size(&mmio_pref),
2000*4882a593Smuzhiyun hotplug_bridges);
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun /*
2003*4882a593Smuzhiyun * Go over devices on this bus and distribute the remaining
2004*4882a593Smuzhiyun * resource space between hotplug bridges.
2005*4882a593Smuzhiyun */
2006*4882a593Smuzhiyun for_each_pci_bridge(dev, bus) {
2007*4882a593Smuzhiyun struct pci_bus *b;
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun b = dev->subordinate;
2010*4882a593Smuzhiyun if (!b || !dev->is_hotplug_bridge)
2011*4882a593Smuzhiyun continue;
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun /*
2014*4882a593Smuzhiyun * Distribute available extra resources equally between
2015*4882a593Smuzhiyun * hotplug-capable downstream ports taking alignment into
2016*4882a593Smuzhiyun * account.
2017*4882a593Smuzhiyun */
2018*4882a593Smuzhiyun io.end = io.start + io_per_hp - 1;
2019*4882a593Smuzhiyun mmio.end = mmio.start + mmio_per_hp - 1;
2020*4882a593Smuzhiyun mmio_pref.end = mmio_pref.start + mmio_pref_per_hp - 1;
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun pci_bus_distribute_available_resources(b, add_list, io, mmio,
2023*4882a593Smuzhiyun mmio_pref);
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun io.start += io_per_hp;
2026*4882a593Smuzhiyun mmio.start += mmio_per_hp;
2027*4882a593Smuzhiyun mmio_pref.start += mmio_pref_per_hp;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun
pci_bridge_distribute_available_resources(struct pci_dev * bridge,struct list_head * add_list)2031*4882a593Smuzhiyun static void pci_bridge_distribute_available_resources(struct pci_dev *bridge,
2032*4882a593Smuzhiyun struct list_head *add_list)
2033*4882a593Smuzhiyun {
2034*4882a593Smuzhiyun struct resource available_io, available_mmio, available_mmio_pref;
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun if (!bridge->is_hotplug_bridge)
2037*4882a593Smuzhiyun return;
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun /* Take the initial extra resources from the hotplug port */
2040*4882a593Smuzhiyun available_io = bridge->resource[PCI_BRIDGE_IO_WINDOW];
2041*4882a593Smuzhiyun available_mmio = bridge->resource[PCI_BRIDGE_MEM_WINDOW];
2042*4882a593Smuzhiyun available_mmio_pref = bridge->resource[PCI_BRIDGE_PREF_MEM_WINDOW];
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun pci_bus_distribute_available_resources(bridge->subordinate,
2045*4882a593Smuzhiyun add_list, available_io,
2046*4882a593Smuzhiyun available_mmio,
2047*4882a593Smuzhiyun available_mmio_pref);
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun
pci_assign_unassigned_bridge_resources(struct pci_dev * bridge)2050*4882a593Smuzhiyun void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
2051*4882a593Smuzhiyun {
2052*4882a593Smuzhiyun struct pci_bus *parent = bridge->subordinate;
2053*4882a593Smuzhiyun /* List of resources that want additional resources */
2054*4882a593Smuzhiyun LIST_HEAD(add_list);
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun int tried_times = 0;
2057*4882a593Smuzhiyun LIST_HEAD(fail_head);
2058*4882a593Smuzhiyun struct pci_dev_resource *fail_res;
2059*4882a593Smuzhiyun int retval;
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun again:
2062*4882a593Smuzhiyun __pci_bus_size_bridges(parent, &add_list);
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun /*
2065*4882a593Smuzhiyun * Distribute remaining resources (if any) equally between hotplug
2066*4882a593Smuzhiyun * bridges below. This makes it possible to extend the hierarchy
2067*4882a593Smuzhiyun * later without running out of resources.
2068*4882a593Smuzhiyun */
2069*4882a593Smuzhiyun pci_bridge_distribute_available_resources(bridge, &add_list);
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun __pci_bridge_assign_resources(bridge, &add_list, &fail_head);
2072*4882a593Smuzhiyun BUG_ON(!list_empty(&add_list));
2073*4882a593Smuzhiyun tried_times++;
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun if (list_empty(&fail_head))
2076*4882a593Smuzhiyun goto enable_all;
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun if (tried_times >= 2) {
2079*4882a593Smuzhiyun /* Still fail, don't need to try more */
2080*4882a593Smuzhiyun free_list(&fail_head);
2081*4882a593Smuzhiyun goto enable_all;
2082*4882a593Smuzhiyun }
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
2085*4882a593Smuzhiyun tried_times + 1);
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun /*
2088*4882a593Smuzhiyun * Try to release leaf bridge's resources that aren't big enough
2089*4882a593Smuzhiyun * to contain child device resources.
2090*4882a593Smuzhiyun */
2091*4882a593Smuzhiyun list_for_each_entry(fail_res, &fail_head, list)
2092*4882a593Smuzhiyun pci_bus_release_bridge_resources(fail_res->dev->bus,
2093*4882a593Smuzhiyun fail_res->flags & PCI_RES_TYPE_MASK,
2094*4882a593Smuzhiyun whole_subtree);
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun /* Restore size and flags */
2097*4882a593Smuzhiyun list_for_each_entry(fail_res, &fail_head, list) {
2098*4882a593Smuzhiyun struct resource *res = fail_res->res;
2099*4882a593Smuzhiyun int idx;
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun res->start = fail_res->start;
2102*4882a593Smuzhiyun res->end = fail_res->end;
2103*4882a593Smuzhiyun res->flags = fail_res->flags;
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun if (pci_is_bridge(fail_res->dev)) {
2106*4882a593Smuzhiyun idx = res - &fail_res->dev->resource[0];
2107*4882a593Smuzhiyun if (idx >= PCI_BRIDGE_RESOURCES &&
2108*4882a593Smuzhiyun idx <= PCI_BRIDGE_RESOURCE_END)
2109*4882a593Smuzhiyun res->flags = 0;
2110*4882a593Smuzhiyun }
2111*4882a593Smuzhiyun }
2112*4882a593Smuzhiyun free_list(&fail_head);
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun goto again;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun enable_all:
2117*4882a593Smuzhiyun retval = pci_reenable_device(bridge);
2118*4882a593Smuzhiyun if (retval)
2119*4882a593Smuzhiyun pci_err(bridge, "Error reenabling bridge (%d)\n", retval);
2120*4882a593Smuzhiyun pci_set_master(bridge);
2121*4882a593Smuzhiyun }
2122*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
2123*4882a593Smuzhiyun
pci_reassign_bridge_resources(struct pci_dev * bridge,unsigned long type)2124*4882a593Smuzhiyun int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type)
2125*4882a593Smuzhiyun {
2126*4882a593Smuzhiyun struct pci_dev_resource *dev_res;
2127*4882a593Smuzhiyun struct pci_dev *next;
2128*4882a593Smuzhiyun LIST_HEAD(saved);
2129*4882a593Smuzhiyun LIST_HEAD(added);
2130*4882a593Smuzhiyun LIST_HEAD(failed);
2131*4882a593Smuzhiyun unsigned int i;
2132*4882a593Smuzhiyun int ret;
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun down_read(&pci_bus_sem);
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun /* Walk to the root hub, releasing bridge BARs when possible */
2137*4882a593Smuzhiyun next = bridge;
2138*4882a593Smuzhiyun do {
2139*4882a593Smuzhiyun bridge = next;
2140*4882a593Smuzhiyun for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCE_END;
2141*4882a593Smuzhiyun i++) {
2142*4882a593Smuzhiyun struct resource *res = &bridge->resource[i];
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun if ((res->flags ^ type) & PCI_RES_TYPE_MASK)
2145*4882a593Smuzhiyun continue;
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun /* Ignore BARs which are still in use */
2148*4882a593Smuzhiyun if (res->child)
2149*4882a593Smuzhiyun continue;
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun ret = add_to_list(&saved, bridge, res, 0, 0);
2152*4882a593Smuzhiyun if (ret)
2153*4882a593Smuzhiyun goto cleanup;
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun pci_info(bridge, "BAR %d: releasing %pR\n",
2156*4882a593Smuzhiyun i, res);
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun if (res->parent)
2159*4882a593Smuzhiyun release_resource(res);
2160*4882a593Smuzhiyun res->start = 0;
2161*4882a593Smuzhiyun res->end = 0;
2162*4882a593Smuzhiyun break;
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun if (i == PCI_BRIDGE_RESOURCE_END)
2165*4882a593Smuzhiyun break;
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun next = bridge->bus ? bridge->bus->self : NULL;
2168*4882a593Smuzhiyun } while (next);
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun if (list_empty(&saved)) {
2171*4882a593Smuzhiyun up_read(&pci_bus_sem);
2172*4882a593Smuzhiyun return -ENOENT;
2173*4882a593Smuzhiyun }
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun __pci_bus_size_bridges(bridge->subordinate, &added);
2176*4882a593Smuzhiyun __pci_bridge_assign_resources(bridge, &added, &failed);
2177*4882a593Smuzhiyun BUG_ON(!list_empty(&added));
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun if (!list_empty(&failed)) {
2180*4882a593Smuzhiyun ret = -ENOSPC;
2181*4882a593Smuzhiyun goto cleanup;
2182*4882a593Smuzhiyun }
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun list_for_each_entry(dev_res, &saved, list) {
2185*4882a593Smuzhiyun /* Skip the bridge we just assigned resources for */
2186*4882a593Smuzhiyun if (bridge == dev_res->dev)
2187*4882a593Smuzhiyun continue;
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun bridge = dev_res->dev;
2190*4882a593Smuzhiyun pci_setup_bridge(bridge->subordinate);
2191*4882a593Smuzhiyun }
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun free_list(&saved);
2194*4882a593Smuzhiyun up_read(&pci_bus_sem);
2195*4882a593Smuzhiyun return 0;
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun cleanup:
2198*4882a593Smuzhiyun /* Restore size and flags */
2199*4882a593Smuzhiyun list_for_each_entry(dev_res, &failed, list) {
2200*4882a593Smuzhiyun struct resource *res = dev_res->res;
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun res->start = dev_res->start;
2203*4882a593Smuzhiyun res->end = dev_res->end;
2204*4882a593Smuzhiyun res->flags = dev_res->flags;
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun free_list(&failed);
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun /* Revert to the old configuration */
2209*4882a593Smuzhiyun list_for_each_entry(dev_res, &saved, list) {
2210*4882a593Smuzhiyun struct resource *res = dev_res->res;
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun bridge = dev_res->dev;
2213*4882a593Smuzhiyun i = res - bridge->resource;
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun res->start = dev_res->start;
2216*4882a593Smuzhiyun res->end = dev_res->end;
2217*4882a593Smuzhiyun res->flags = dev_res->flags;
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun pci_claim_resource(bridge, i);
2220*4882a593Smuzhiyun pci_setup_bridge(bridge->subordinate);
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun free_list(&saved);
2223*4882a593Smuzhiyun up_read(&pci_bus_sem);
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun return ret;
2226*4882a593Smuzhiyun }
2227*4882a593Smuzhiyun
pci_assign_unassigned_bus_resources(struct pci_bus * bus)2228*4882a593Smuzhiyun void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
2229*4882a593Smuzhiyun {
2230*4882a593Smuzhiyun struct pci_dev *dev;
2231*4882a593Smuzhiyun /* List of resources that want additional resources */
2232*4882a593Smuzhiyun LIST_HEAD(add_list);
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun down_read(&pci_bus_sem);
2235*4882a593Smuzhiyun for_each_pci_bridge(dev, bus)
2236*4882a593Smuzhiyun if (pci_has_subordinate(dev))
2237*4882a593Smuzhiyun __pci_bus_size_bridges(dev->subordinate, &add_list);
2238*4882a593Smuzhiyun up_read(&pci_bus_sem);
2239*4882a593Smuzhiyun __pci_bus_assign_resources(bus, &add_list, NULL);
2240*4882a593Smuzhiyun BUG_ON(!list_empty(&add_list));
2241*4882a593Smuzhiyun }
2242*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources);
2243