1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PCI detection and setup code
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/msi.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/of_pci.h>
13*4882a593Smuzhiyun #include <linux/pci_hotplug.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/cpumask.h>
17*4882a593Smuzhiyun #include <linux/aer.h>
18*4882a593Smuzhiyun #include <linux/acpi.h>
19*4882a593Smuzhiyun #include <linux/hypervisor.h>
20*4882a593Smuzhiyun #include <linux/irqdomain.h>
21*4882a593Smuzhiyun #include <linux/pm_runtime.h>
22*4882a593Smuzhiyun #include "pci.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
25*4882a593Smuzhiyun #define CARDBUS_RESERVE_BUSNR 3
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun static struct resource busn_resource = {
28*4882a593Smuzhiyun .name = "PCI busn",
29*4882a593Smuzhiyun .start = 0,
30*4882a593Smuzhiyun .end = 255,
31*4882a593Smuzhiyun .flags = IORESOURCE_BUS,
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Ugh. Need to stop exporting this to modules. */
35*4882a593Smuzhiyun LIST_HEAD(pci_root_buses);
36*4882a593Smuzhiyun EXPORT_SYMBOL(pci_root_buses);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static LIST_HEAD(pci_domain_busn_res_list);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct pci_domain_busn_res {
41*4882a593Smuzhiyun struct list_head list;
42*4882a593Smuzhiyun struct resource res;
43*4882a593Smuzhiyun int domain_nr;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
get_pci_domain_busn_res(int domain_nr)46*4882a593Smuzhiyun static struct resource *get_pci_domain_busn_res(int domain_nr)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun struct pci_domain_busn_res *r;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun list_for_each_entry(r, &pci_domain_busn_res_list, list)
51*4882a593Smuzhiyun if (r->domain_nr == domain_nr)
52*4882a593Smuzhiyun return &r->res;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun r = kzalloc(sizeof(*r), GFP_KERNEL);
55*4882a593Smuzhiyun if (!r)
56*4882a593Smuzhiyun return NULL;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun r->domain_nr = domain_nr;
59*4882a593Smuzhiyun r->res.start = 0;
60*4882a593Smuzhiyun r->res.end = 0xff;
61*4882a593Smuzhiyun r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun list_add_tail(&r->list, &pci_domain_busn_res_list);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return &r->res;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * Some device drivers need know if PCI is initiated.
70*4882a593Smuzhiyun * Basically, we think PCI is not initiated when there
71*4882a593Smuzhiyun * is no device to be found on the pci_bus_type.
72*4882a593Smuzhiyun */
no_pci_devices(void)73*4882a593Smuzhiyun int no_pci_devices(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct device *dev;
76*4882a593Smuzhiyun int no_devices;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun dev = bus_find_next_device(&pci_bus_type, NULL);
79*4882a593Smuzhiyun no_devices = (dev == NULL);
80*4882a593Smuzhiyun put_device(dev);
81*4882a593Smuzhiyun return no_devices;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun EXPORT_SYMBOL(no_pci_devices);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * PCI Bus Class
87*4882a593Smuzhiyun */
release_pcibus_dev(struct device * dev)88*4882a593Smuzhiyun static void release_pcibus_dev(struct device *dev)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct pci_bus *pci_bus = to_pci_bus(dev);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun put_device(pci_bus->bridge);
93*4882a593Smuzhiyun pci_bus_remove_resources(pci_bus);
94*4882a593Smuzhiyun pci_release_bus_of_node(pci_bus);
95*4882a593Smuzhiyun kfree(pci_bus);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static struct class pcibus_class = {
99*4882a593Smuzhiyun .name = "pci_bus",
100*4882a593Smuzhiyun .dev_release = &release_pcibus_dev,
101*4882a593Smuzhiyun .dev_groups = pcibus_groups,
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
pcibus_class_init(void)104*4882a593Smuzhiyun static int __init pcibus_class_init(void)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun return class_register(&pcibus_class);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun postcore_initcall(pcibus_class_init);
109*4882a593Smuzhiyun
pci_size(u64 base,u64 maxbase,u64 mask)110*4882a593Smuzhiyun static u64 pci_size(u64 base, u64 maxbase, u64 mask)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun u64 size = mask & maxbase; /* Find the significant bits */
113*4882a593Smuzhiyun if (!size)
114*4882a593Smuzhiyun return 0;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun * Get the lowest of them to find the decode size, and from that
118*4882a593Smuzhiyun * the extent.
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun size = size & ~(size-1);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun * base == maxbase can be valid only if the BAR has already been
124*4882a593Smuzhiyun * programmed with all 1s.
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun if (base == maxbase && ((base | (size - 1)) & mask) != mask)
127*4882a593Smuzhiyun return 0;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return size;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
decode_bar(struct pci_dev * dev,u32 bar)132*4882a593Smuzhiyun static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun u32 mem_type;
135*4882a593Smuzhiyun unsigned long flags;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
138*4882a593Smuzhiyun flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
139*4882a593Smuzhiyun flags |= IORESOURCE_IO;
140*4882a593Smuzhiyun return flags;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
144*4882a593Smuzhiyun flags |= IORESOURCE_MEM;
145*4882a593Smuzhiyun if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
146*4882a593Smuzhiyun flags |= IORESOURCE_PREFETCH;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
149*4882a593Smuzhiyun switch (mem_type) {
150*4882a593Smuzhiyun case PCI_BASE_ADDRESS_MEM_TYPE_32:
151*4882a593Smuzhiyun break;
152*4882a593Smuzhiyun case PCI_BASE_ADDRESS_MEM_TYPE_1M:
153*4882a593Smuzhiyun /* 1M mem BAR treated as 32-bit BAR */
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun case PCI_BASE_ADDRESS_MEM_TYPE_64:
156*4882a593Smuzhiyun flags |= IORESOURCE_MEM_64;
157*4882a593Smuzhiyun break;
158*4882a593Smuzhiyun default:
159*4882a593Smuzhiyun /* mem unknown type treated as 32-bit BAR */
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun return flags;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /**
168*4882a593Smuzhiyun * pci_read_base - Read a PCI BAR
169*4882a593Smuzhiyun * @dev: the PCI device
170*4882a593Smuzhiyun * @type: type of the BAR
171*4882a593Smuzhiyun * @res: resource buffer to be filled in
172*4882a593Smuzhiyun * @pos: BAR position in the config space
173*4882a593Smuzhiyun *
174*4882a593Smuzhiyun * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
175*4882a593Smuzhiyun */
__pci_read_base(struct pci_dev * dev,enum pci_bar_type type,struct resource * res,unsigned int pos)176*4882a593Smuzhiyun int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
177*4882a593Smuzhiyun struct resource *res, unsigned int pos)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun u32 l = 0, sz = 0, mask;
180*4882a593Smuzhiyun u64 l64, sz64, mask64;
181*4882a593Smuzhiyun u16 orig_cmd;
182*4882a593Smuzhiyun struct pci_bus_region region, inverted_region;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* No printks while decoding is disabled! */
187*4882a593Smuzhiyun if (!dev->mmio_always_on) {
188*4882a593Smuzhiyun pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
189*4882a593Smuzhiyun if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
190*4882a593Smuzhiyun pci_write_config_word(dev, PCI_COMMAND,
191*4882a593Smuzhiyun orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun res->name = pci_name(dev);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun pci_read_config_dword(dev, pos, &l);
198*4882a593Smuzhiyun pci_write_config_dword(dev, pos, l | mask);
199*4882a593Smuzhiyun pci_read_config_dword(dev, pos, &sz);
200*4882a593Smuzhiyun pci_write_config_dword(dev, pos, l);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * All bits set in sz means the device isn't working properly.
204*4882a593Smuzhiyun * If the BAR isn't implemented, all bits must be 0. If it's a
205*4882a593Smuzhiyun * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
206*4882a593Smuzhiyun * 1 must be clear.
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun if (sz == 0xffffffff)
209*4882a593Smuzhiyun sz = 0;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * I don't know how l can have all bits set. Copied from old code.
213*4882a593Smuzhiyun * Maybe it fixes a bug on some ancient platform.
214*4882a593Smuzhiyun */
215*4882a593Smuzhiyun if (l == 0xffffffff)
216*4882a593Smuzhiyun l = 0;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (type == pci_bar_unknown) {
219*4882a593Smuzhiyun res->flags = decode_bar(dev, l);
220*4882a593Smuzhiyun res->flags |= IORESOURCE_SIZEALIGN;
221*4882a593Smuzhiyun if (res->flags & IORESOURCE_IO) {
222*4882a593Smuzhiyun l64 = l & PCI_BASE_ADDRESS_IO_MASK;
223*4882a593Smuzhiyun sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
224*4882a593Smuzhiyun mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
225*4882a593Smuzhiyun } else {
226*4882a593Smuzhiyun l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
227*4882a593Smuzhiyun sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
228*4882a593Smuzhiyun mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun } else {
231*4882a593Smuzhiyun if (l & PCI_ROM_ADDRESS_ENABLE)
232*4882a593Smuzhiyun res->flags |= IORESOURCE_ROM_ENABLE;
233*4882a593Smuzhiyun l64 = l & PCI_ROM_ADDRESS_MASK;
234*4882a593Smuzhiyun sz64 = sz & PCI_ROM_ADDRESS_MASK;
235*4882a593Smuzhiyun mask64 = PCI_ROM_ADDRESS_MASK;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (res->flags & IORESOURCE_MEM_64) {
239*4882a593Smuzhiyun pci_read_config_dword(dev, pos + 4, &l);
240*4882a593Smuzhiyun pci_write_config_dword(dev, pos + 4, ~0);
241*4882a593Smuzhiyun pci_read_config_dword(dev, pos + 4, &sz);
242*4882a593Smuzhiyun pci_write_config_dword(dev, pos + 4, l);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun l64 |= ((u64)l << 32);
245*4882a593Smuzhiyun sz64 |= ((u64)sz << 32);
246*4882a593Smuzhiyun mask64 |= ((u64)~0 << 32);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
250*4882a593Smuzhiyun pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun if (!sz64)
253*4882a593Smuzhiyun goto fail;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun sz64 = pci_size(l64, sz64, mask64);
256*4882a593Smuzhiyun if (!sz64) {
257*4882a593Smuzhiyun pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
258*4882a593Smuzhiyun pos);
259*4882a593Smuzhiyun goto fail;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (res->flags & IORESOURCE_MEM_64) {
263*4882a593Smuzhiyun if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
264*4882a593Smuzhiyun && sz64 > 0x100000000ULL) {
265*4882a593Smuzhiyun res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
266*4882a593Smuzhiyun res->start = 0;
267*4882a593Smuzhiyun res->end = 0;
268*4882a593Smuzhiyun pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
269*4882a593Smuzhiyun pos, (unsigned long long)sz64);
270*4882a593Smuzhiyun goto out;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if ((sizeof(pci_bus_addr_t) < 8) && l) {
274*4882a593Smuzhiyun /* Above 32-bit boundary; try to reallocate */
275*4882a593Smuzhiyun res->flags |= IORESOURCE_UNSET;
276*4882a593Smuzhiyun res->start = 0;
277*4882a593Smuzhiyun res->end = sz64 - 1;
278*4882a593Smuzhiyun pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
279*4882a593Smuzhiyun pos, (unsigned long long)l64);
280*4882a593Smuzhiyun goto out;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun region.start = l64;
285*4882a593Smuzhiyun region.end = l64 + sz64 - 1;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun pcibios_bus_to_resource(dev->bus, res, ®ion);
288*4882a593Smuzhiyun pcibios_resource_to_bus(dev->bus, &inverted_region, res);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
292*4882a593Smuzhiyun * the corresponding resource address (the physical address used by
293*4882a593Smuzhiyun * the CPU. Converting that resource address back to a bus address
294*4882a593Smuzhiyun * should yield the original BAR value:
295*4882a593Smuzhiyun *
296*4882a593Smuzhiyun * resource_to_bus(bus_to_resource(A)) == A
297*4882a593Smuzhiyun *
298*4882a593Smuzhiyun * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
299*4882a593Smuzhiyun * be claimed by the device.
300*4882a593Smuzhiyun */
301*4882a593Smuzhiyun if (inverted_region.start != region.start) {
302*4882a593Smuzhiyun res->flags |= IORESOURCE_UNSET;
303*4882a593Smuzhiyun res->start = 0;
304*4882a593Smuzhiyun res->end = region.end - region.start;
305*4882a593Smuzhiyun pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
306*4882a593Smuzhiyun pos, (unsigned long long)region.start);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun goto out;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun fail:
313*4882a593Smuzhiyun res->flags = 0;
314*4882a593Smuzhiyun out:
315*4882a593Smuzhiyun if (res->flags)
316*4882a593Smuzhiyun pci_info(dev, "reg 0x%x: %pR\n", pos, res);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
pci_read_bases(struct pci_dev * dev,unsigned int howmany,int rom)321*4882a593Smuzhiyun static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun unsigned int pos, reg;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (dev->non_compliant_bars)
326*4882a593Smuzhiyun return;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
329*4882a593Smuzhiyun if (dev->is_virtfn)
330*4882a593Smuzhiyun return;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun for (pos = 0; pos < howmany; pos++) {
333*4882a593Smuzhiyun struct resource *res = &dev->resource[pos];
334*4882a593Smuzhiyun reg = PCI_BASE_ADDRESS_0 + (pos << 2);
335*4882a593Smuzhiyun pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (rom) {
339*4882a593Smuzhiyun struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
340*4882a593Smuzhiyun dev->rom_base_reg = rom;
341*4882a593Smuzhiyun res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
342*4882a593Smuzhiyun IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
343*4882a593Smuzhiyun __pci_read_base(dev, pci_bar_mem32, res, rom);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
pci_read_bridge_windows(struct pci_dev * bridge)347*4882a593Smuzhiyun static void pci_read_bridge_windows(struct pci_dev *bridge)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun u16 io;
350*4882a593Smuzhiyun u32 pmem, tmp;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun pci_read_config_word(bridge, PCI_IO_BASE, &io);
353*4882a593Smuzhiyun if (!io) {
354*4882a593Smuzhiyun pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
355*4882a593Smuzhiyun pci_read_config_word(bridge, PCI_IO_BASE, &io);
356*4882a593Smuzhiyun pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun if (io)
359*4882a593Smuzhiyun bridge->io_window = 1;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun * DECchip 21050 pass 2 errata: the bridge may miss an address
363*4882a593Smuzhiyun * disconnect boundary by one PCI data phase. Workaround: do not
364*4882a593Smuzhiyun * use prefetching on this device.
365*4882a593Smuzhiyun */
366*4882a593Smuzhiyun if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
367*4882a593Smuzhiyun return;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
370*4882a593Smuzhiyun if (!pmem) {
371*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
372*4882a593Smuzhiyun 0xffe0fff0);
373*4882a593Smuzhiyun pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
374*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun if (!pmem)
377*4882a593Smuzhiyun return;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun bridge->pref_window = 1;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /*
384*4882a593Smuzhiyun * Bridge claims to have a 64-bit prefetchable memory
385*4882a593Smuzhiyun * window; verify that the upper bits are actually
386*4882a593Smuzhiyun * writable.
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &pmem);
389*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
390*4882a593Smuzhiyun 0xffffffff);
391*4882a593Smuzhiyun pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
392*4882a593Smuzhiyun pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, pmem);
393*4882a593Smuzhiyun if (tmp)
394*4882a593Smuzhiyun bridge->pref_64_window = 1;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
pci_read_bridge_io(struct pci_bus * child)398*4882a593Smuzhiyun static void pci_read_bridge_io(struct pci_bus *child)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun struct pci_dev *dev = child->self;
401*4882a593Smuzhiyun u8 io_base_lo, io_limit_lo;
402*4882a593Smuzhiyun unsigned long io_mask, io_granularity, base, limit;
403*4882a593Smuzhiyun struct pci_bus_region region;
404*4882a593Smuzhiyun struct resource *res;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun io_mask = PCI_IO_RANGE_MASK;
407*4882a593Smuzhiyun io_granularity = 0x1000;
408*4882a593Smuzhiyun if (dev->io_window_1k) {
409*4882a593Smuzhiyun /* Support 1K I/O space granularity */
410*4882a593Smuzhiyun io_mask = PCI_IO_1K_RANGE_MASK;
411*4882a593Smuzhiyun io_granularity = 0x400;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun res = child->resource[0];
415*4882a593Smuzhiyun pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
416*4882a593Smuzhiyun pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
417*4882a593Smuzhiyun base = (io_base_lo & io_mask) << 8;
418*4882a593Smuzhiyun limit = (io_limit_lo & io_mask) << 8;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
421*4882a593Smuzhiyun u16 io_base_hi, io_limit_hi;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
424*4882a593Smuzhiyun pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
425*4882a593Smuzhiyun base |= ((unsigned long) io_base_hi << 16);
426*4882a593Smuzhiyun limit |= ((unsigned long) io_limit_hi << 16);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (base <= limit) {
430*4882a593Smuzhiyun res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
431*4882a593Smuzhiyun region.start = base;
432*4882a593Smuzhiyun region.end = limit + io_granularity - 1;
433*4882a593Smuzhiyun pcibios_bus_to_resource(dev->bus, res, ®ion);
434*4882a593Smuzhiyun pci_info(dev, " bridge window %pR\n", res);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
pci_read_bridge_mmio(struct pci_bus * child)438*4882a593Smuzhiyun static void pci_read_bridge_mmio(struct pci_bus *child)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct pci_dev *dev = child->self;
441*4882a593Smuzhiyun u16 mem_base_lo, mem_limit_lo;
442*4882a593Smuzhiyun unsigned long base, limit;
443*4882a593Smuzhiyun struct pci_bus_region region;
444*4882a593Smuzhiyun struct resource *res;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun res = child->resource[1];
447*4882a593Smuzhiyun pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
448*4882a593Smuzhiyun pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
449*4882a593Smuzhiyun base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
450*4882a593Smuzhiyun limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
451*4882a593Smuzhiyun if (base <= limit) {
452*4882a593Smuzhiyun res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
453*4882a593Smuzhiyun region.start = base;
454*4882a593Smuzhiyun region.end = limit + 0xfffff;
455*4882a593Smuzhiyun pcibios_bus_to_resource(dev->bus, res, ®ion);
456*4882a593Smuzhiyun pci_info(dev, " bridge window %pR\n", res);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
pci_read_bridge_mmio_pref(struct pci_bus * child)460*4882a593Smuzhiyun static void pci_read_bridge_mmio_pref(struct pci_bus *child)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct pci_dev *dev = child->self;
463*4882a593Smuzhiyun u16 mem_base_lo, mem_limit_lo;
464*4882a593Smuzhiyun u64 base64, limit64;
465*4882a593Smuzhiyun pci_bus_addr_t base, limit;
466*4882a593Smuzhiyun struct pci_bus_region region;
467*4882a593Smuzhiyun struct resource *res;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun res = child->resource[2];
470*4882a593Smuzhiyun pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
471*4882a593Smuzhiyun pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
472*4882a593Smuzhiyun base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
473*4882a593Smuzhiyun limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
476*4882a593Smuzhiyun u32 mem_base_hi, mem_limit_hi;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
479*4882a593Smuzhiyun pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun * Some bridges set the base > limit by default, and some
483*4882a593Smuzhiyun * (broken) BIOSes do not initialize them. If we find
484*4882a593Smuzhiyun * this, just assume they are not being used.
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun if (mem_base_hi <= mem_limit_hi) {
487*4882a593Smuzhiyun base64 |= (u64) mem_base_hi << 32;
488*4882a593Smuzhiyun limit64 |= (u64) mem_limit_hi << 32;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun base = (pci_bus_addr_t) base64;
493*4882a593Smuzhiyun limit = (pci_bus_addr_t) limit64;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (base != base64) {
496*4882a593Smuzhiyun pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
497*4882a593Smuzhiyun (unsigned long long) base64);
498*4882a593Smuzhiyun return;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun if (base <= limit) {
502*4882a593Smuzhiyun res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
503*4882a593Smuzhiyun IORESOURCE_MEM | IORESOURCE_PREFETCH;
504*4882a593Smuzhiyun if (res->flags & PCI_PREF_RANGE_TYPE_64)
505*4882a593Smuzhiyun res->flags |= IORESOURCE_MEM_64;
506*4882a593Smuzhiyun region.start = base;
507*4882a593Smuzhiyun region.end = limit + 0xfffff;
508*4882a593Smuzhiyun pcibios_bus_to_resource(dev->bus, res, ®ion);
509*4882a593Smuzhiyun pci_info(dev, " bridge window %pR\n", res);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
pci_read_bridge_bases(struct pci_bus * child)513*4882a593Smuzhiyun void pci_read_bridge_bases(struct pci_bus *child)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun struct pci_dev *dev = child->self;
516*4882a593Smuzhiyun struct resource *res;
517*4882a593Smuzhiyun int i;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
520*4882a593Smuzhiyun return;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun pci_info(dev, "PCI bridge to %pR%s\n",
523*4882a593Smuzhiyun &child->busn_res,
524*4882a593Smuzhiyun dev->transparent ? " (subtractive decode)" : "");
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun pci_bus_remove_resources(child);
527*4882a593Smuzhiyun for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
528*4882a593Smuzhiyun child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun pci_read_bridge_io(child);
531*4882a593Smuzhiyun pci_read_bridge_mmio(child);
532*4882a593Smuzhiyun pci_read_bridge_mmio_pref(child);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (dev->transparent) {
535*4882a593Smuzhiyun pci_bus_for_each_resource(child->parent, res, i) {
536*4882a593Smuzhiyun if (res && res->flags) {
537*4882a593Smuzhiyun pci_bus_add_resource(child, res,
538*4882a593Smuzhiyun PCI_SUBTRACTIVE_DECODE);
539*4882a593Smuzhiyun pci_info(dev, " bridge window %pR (subtractive decode)\n",
540*4882a593Smuzhiyun res);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
pci_alloc_bus(struct pci_bus * parent)546*4882a593Smuzhiyun static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun struct pci_bus *b;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun b = kzalloc(sizeof(*b), GFP_KERNEL);
551*4882a593Smuzhiyun if (!b)
552*4882a593Smuzhiyun return NULL;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun INIT_LIST_HEAD(&b->node);
555*4882a593Smuzhiyun INIT_LIST_HEAD(&b->children);
556*4882a593Smuzhiyun INIT_LIST_HEAD(&b->devices);
557*4882a593Smuzhiyun INIT_LIST_HEAD(&b->slots);
558*4882a593Smuzhiyun INIT_LIST_HEAD(&b->resources);
559*4882a593Smuzhiyun b->max_bus_speed = PCI_SPEED_UNKNOWN;
560*4882a593Smuzhiyun b->cur_bus_speed = PCI_SPEED_UNKNOWN;
561*4882a593Smuzhiyun #ifdef CONFIG_PCI_DOMAINS_GENERIC
562*4882a593Smuzhiyun if (parent)
563*4882a593Smuzhiyun b->domain_nr = parent->domain_nr;
564*4882a593Smuzhiyun #endif
565*4882a593Smuzhiyun return b;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
pci_release_host_bridge_dev(struct device * dev)568*4882a593Smuzhiyun static void pci_release_host_bridge_dev(struct device *dev)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun if (bridge->release_fn)
573*4882a593Smuzhiyun bridge->release_fn(bridge);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun pci_free_resource_list(&bridge->windows);
576*4882a593Smuzhiyun pci_free_resource_list(&bridge->dma_ranges);
577*4882a593Smuzhiyun kfree(bridge);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
pci_init_host_bridge(struct pci_host_bridge * bridge)580*4882a593Smuzhiyun static void pci_init_host_bridge(struct pci_host_bridge *bridge)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun INIT_LIST_HEAD(&bridge->windows);
583*4882a593Smuzhiyun INIT_LIST_HEAD(&bridge->dma_ranges);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /*
586*4882a593Smuzhiyun * We assume we can manage these PCIe features. Some systems may
587*4882a593Smuzhiyun * reserve these for use by the platform itself, e.g., an ACPI BIOS
588*4882a593Smuzhiyun * may implement its own AER handling and use _OSC to prevent the
589*4882a593Smuzhiyun * OS from interfering.
590*4882a593Smuzhiyun */
591*4882a593Smuzhiyun bridge->native_aer = 1;
592*4882a593Smuzhiyun bridge->native_pcie_hotplug = 1;
593*4882a593Smuzhiyun bridge->native_shpc_hotplug = 1;
594*4882a593Smuzhiyun bridge->native_pme = 1;
595*4882a593Smuzhiyun bridge->native_ltr = 1;
596*4882a593Smuzhiyun bridge->native_dpc = 1;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun device_initialize(&bridge->dev);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
pci_alloc_host_bridge(size_t priv)601*4882a593Smuzhiyun struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun struct pci_host_bridge *bridge;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
606*4882a593Smuzhiyun if (!bridge)
607*4882a593Smuzhiyun return NULL;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun pci_init_host_bridge(bridge);
610*4882a593Smuzhiyun bridge->dev.release = pci_release_host_bridge_dev;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun return bridge;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun EXPORT_SYMBOL(pci_alloc_host_bridge);
615*4882a593Smuzhiyun
devm_pci_alloc_host_bridge_release(void * data)616*4882a593Smuzhiyun static void devm_pci_alloc_host_bridge_release(void *data)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun pci_free_host_bridge(data);
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
devm_pci_alloc_host_bridge(struct device * dev,size_t priv)621*4882a593Smuzhiyun struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
622*4882a593Smuzhiyun size_t priv)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun int ret;
625*4882a593Smuzhiyun struct pci_host_bridge *bridge;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun bridge = pci_alloc_host_bridge(priv);
628*4882a593Smuzhiyun if (!bridge)
629*4882a593Smuzhiyun return NULL;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun bridge->dev.parent = dev;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, devm_pci_alloc_host_bridge_release,
634*4882a593Smuzhiyun bridge);
635*4882a593Smuzhiyun if (ret)
636*4882a593Smuzhiyun return NULL;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun ret = devm_of_pci_bridge_init(dev, bridge);
639*4882a593Smuzhiyun if (ret)
640*4882a593Smuzhiyun return NULL;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun return bridge;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
645*4882a593Smuzhiyun
pci_free_host_bridge(struct pci_host_bridge * bridge)646*4882a593Smuzhiyun void pci_free_host_bridge(struct pci_host_bridge *bridge)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun put_device(&bridge->dev);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun EXPORT_SYMBOL(pci_free_host_bridge);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /* Indexed by PCI_X_SSTATUS_FREQ (secondary bus mode and frequency) */
653*4882a593Smuzhiyun static const unsigned char pcix_bus_speed[] = {
654*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* 0 */
655*4882a593Smuzhiyun PCI_SPEED_66MHz_PCIX, /* 1 */
656*4882a593Smuzhiyun PCI_SPEED_100MHz_PCIX, /* 2 */
657*4882a593Smuzhiyun PCI_SPEED_133MHz_PCIX, /* 3 */
658*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* 4 */
659*4882a593Smuzhiyun PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
660*4882a593Smuzhiyun PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
661*4882a593Smuzhiyun PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
662*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* 8 */
663*4882a593Smuzhiyun PCI_SPEED_66MHz_PCIX_266, /* 9 */
664*4882a593Smuzhiyun PCI_SPEED_100MHz_PCIX_266, /* A */
665*4882a593Smuzhiyun PCI_SPEED_133MHz_PCIX_266, /* B */
666*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* C */
667*4882a593Smuzhiyun PCI_SPEED_66MHz_PCIX_533, /* D */
668*4882a593Smuzhiyun PCI_SPEED_100MHz_PCIX_533, /* E */
669*4882a593Smuzhiyun PCI_SPEED_133MHz_PCIX_533 /* F */
670*4882a593Smuzhiyun };
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /* Indexed by PCI_EXP_LNKCAP_SLS, PCI_EXP_LNKSTA_CLS */
673*4882a593Smuzhiyun const unsigned char pcie_link_speed[] = {
674*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* 0 */
675*4882a593Smuzhiyun PCIE_SPEED_2_5GT, /* 1 */
676*4882a593Smuzhiyun PCIE_SPEED_5_0GT, /* 2 */
677*4882a593Smuzhiyun PCIE_SPEED_8_0GT, /* 3 */
678*4882a593Smuzhiyun PCIE_SPEED_16_0GT, /* 4 */
679*4882a593Smuzhiyun PCIE_SPEED_32_0GT, /* 5 */
680*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* 6 */
681*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* 7 */
682*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* 8 */
683*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* 9 */
684*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* A */
685*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* B */
686*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* C */
687*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* D */
688*4882a593Smuzhiyun PCI_SPEED_UNKNOWN, /* E */
689*4882a593Smuzhiyun PCI_SPEED_UNKNOWN /* F */
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pcie_link_speed);
692*4882a593Smuzhiyun
pci_speed_string(enum pci_bus_speed speed)693*4882a593Smuzhiyun const char *pci_speed_string(enum pci_bus_speed speed)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun /* Indexed by the pci_bus_speed enum */
696*4882a593Smuzhiyun static const char *speed_strings[] = {
697*4882a593Smuzhiyun "33 MHz PCI", /* 0x00 */
698*4882a593Smuzhiyun "66 MHz PCI", /* 0x01 */
699*4882a593Smuzhiyun "66 MHz PCI-X", /* 0x02 */
700*4882a593Smuzhiyun "100 MHz PCI-X", /* 0x03 */
701*4882a593Smuzhiyun "133 MHz PCI-X", /* 0x04 */
702*4882a593Smuzhiyun NULL, /* 0x05 */
703*4882a593Smuzhiyun NULL, /* 0x06 */
704*4882a593Smuzhiyun NULL, /* 0x07 */
705*4882a593Smuzhiyun NULL, /* 0x08 */
706*4882a593Smuzhiyun "66 MHz PCI-X 266", /* 0x09 */
707*4882a593Smuzhiyun "100 MHz PCI-X 266", /* 0x0a */
708*4882a593Smuzhiyun "133 MHz PCI-X 266", /* 0x0b */
709*4882a593Smuzhiyun "Unknown AGP", /* 0x0c */
710*4882a593Smuzhiyun "1x AGP", /* 0x0d */
711*4882a593Smuzhiyun "2x AGP", /* 0x0e */
712*4882a593Smuzhiyun "4x AGP", /* 0x0f */
713*4882a593Smuzhiyun "8x AGP", /* 0x10 */
714*4882a593Smuzhiyun "66 MHz PCI-X 533", /* 0x11 */
715*4882a593Smuzhiyun "100 MHz PCI-X 533", /* 0x12 */
716*4882a593Smuzhiyun "133 MHz PCI-X 533", /* 0x13 */
717*4882a593Smuzhiyun "2.5 GT/s PCIe", /* 0x14 */
718*4882a593Smuzhiyun "5.0 GT/s PCIe", /* 0x15 */
719*4882a593Smuzhiyun "8.0 GT/s PCIe", /* 0x16 */
720*4882a593Smuzhiyun "16.0 GT/s PCIe", /* 0x17 */
721*4882a593Smuzhiyun "32.0 GT/s PCIe", /* 0x18 */
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun if (speed < ARRAY_SIZE(speed_strings))
725*4882a593Smuzhiyun return speed_strings[speed];
726*4882a593Smuzhiyun return "Unknown";
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_speed_string);
729*4882a593Smuzhiyun
pcie_update_link_speed(struct pci_bus * bus,u16 linksta)730*4882a593Smuzhiyun void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pcie_update_link_speed);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun static unsigned char agp_speeds[] = {
737*4882a593Smuzhiyun AGP_UNKNOWN,
738*4882a593Smuzhiyun AGP_1X,
739*4882a593Smuzhiyun AGP_2X,
740*4882a593Smuzhiyun AGP_4X,
741*4882a593Smuzhiyun AGP_8X
742*4882a593Smuzhiyun };
743*4882a593Smuzhiyun
agp_speed(int agp3,int agpstat)744*4882a593Smuzhiyun static enum pci_bus_speed agp_speed(int agp3, int agpstat)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun int index = 0;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun if (agpstat & 4)
749*4882a593Smuzhiyun index = 3;
750*4882a593Smuzhiyun else if (agpstat & 2)
751*4882a593Smuzhiyun index = 2;
752*4882a593Smuzhiyun else if (agpstat & 1)
753*4882a593Smuzhiyun index = 1;
754*4882a593Smuzhiyun else
755*4882a593Smuzhiyun goto out;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (agp3) {
758*4882a593Smuzhiyun index += 2;
759*4882a593Smuzhiyun if (index == 5)
760*4882a593Smuzhiyun index = 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun out:
764*4882a593Smuzhiyun return agp_speeds[index];
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
pci_set_bus_speed(struct pci_bus * bus)767*4882a593Smuzhiyun static void pci_set_bus_speed(struct pci_bus *bus)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun struct pci_dev *bridge = bus->self;
770*4882a593Smuzhiyun int pos;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
773*4882a593Smuzhiyun if (!pos)
774*4882a593Smuzhiyun pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
775*4882a593Smuzhiyun if (pos) {
776*4882a593Smuzhiyun u32 agpstat, agpcmd;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
779*4882a593Smuzhiyun bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
782*4882a593Smuzhiyun bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
786*4882a593Smuzhiyun if (pos) {
787*4882a593Smuzhiyun u16 status;
788*4882a593Smuzhiyun enum pci_bus_speed max;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
791*4882a593Smuzhiyun &status);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun if (status & PCI_X_SSTATUS_533MHZ) {
794*4882a593Smuzhiyun max = PCI_SPEED_133MHz_PCIX_533;
795*4882a593Smuzhiyun } else if (status & PCI_X_SSTATUS_266MHZ) {
796*4882a593Smuzhiyun max = PCI_SPEED_133MHz_PCIX_266;
797*4882a593Smuzhiyun } else if (status & PCI_X_SSTATUS_133MHZ) {
798*4882a593Smuzhiyun if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
799*4882a593Smuzhiyun max = PCI_SPEED_133MHz_PCIX_ECC;
800*4882a593Smuzhiyun else
801*4882a593Smuzhiyun max = PCI_SPEED_133MHz_PCIX;
802*4882a593Smuzhiyun } else {
803*4882a593Smuzhiyun max = PCI_SPEED_66MHz_PCIX;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun bus->max_bus_speed = max;
807*4882a593Smuzhiyun bus->cur_bus_speed = pcix_bus_speed[
808*4882a593Smuzhiyun (status & PCI_X_SSTATUS_FREQ) >> 6];
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun return;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun if (pci_is_pcie(bridge)) {
814*4882a593Smuzhiyun u32 linkcap;
815*4882a593Smuzhiyun u16 linksta;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
818*4882a593Smuzhiyun bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
819*4882a593Smuzhiyun bridge->link_active_reporting = !!(linkcap & PCI_EXP_LNKCAP_DLLLARC);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
822*4882a593Smuzhiyun pcie_update_link_speed(bus, linksta);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
pci_host_bridge_msi_domain(struct pci_bus * bus)826*4882a593Smuzhiyun static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun struct irq_domain *d;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun /*
831*4882a593Smuzhiyun * Any firmware interface that can resolve the msi_domain
832*4882a593Smuzhiyun * should be called from here.
833*4882a593Smuzhiyun */
834*4882a593Smuzhiyun d = pci_host_bridge_of_msi_domain(bus);
835*4882a593Smuzhiyun if (!d)
836*4882a593Smuzhiyun d = pci_host_bridge_acpi_msi_domain(bus);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
839*4882a593Smuzhiyun /*
840*4882a593Smuzhiyun * If no IRQ domain was found via the OF tree, try looking it up
841*4882a593Smuzhiyun * directly through the fwnode_handle.
842*4882a593Smuzhiyun */
843*4882a593Smuzhiyun if (!d) {
844*4882a593Smuzhiyun struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun if (fwnode)
847*4882a593Smuzhiyun d = irq_find_matching_fwnode(fwnode,
848*4882a593Smuzhiyun DOMAIN_BUS_PCI_MSI);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun #endif
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun return d;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
pci_set_bus_msi_domain(struct pci_bus * bus)855*4882a593Smuzhiyun static void pci_set_bus_msi_domain(struct pci_bus *bus)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun struct irq_domain *d;
858*4882a593Smuzhiyun struct pci_bus *b;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /*
861*4882a593Smuzhiyun * The bus can be a root bus, a subordinate bus, or a virtual bus
862*4882a593Smuzhiyun * created by an SR-IOV device. Walk up to the first bridge device
863*4882a593Smuzhiyun * found or derive the domain from the host bridge.
864*4882a593Smuzhiyun */
865*4882a593Smuzhiyun for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
866*4882a593Smuzhiyun if (b->self)
867*4882a593Smuzhiyun d = dev_get_msi_domain(&b->self->dev);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (!d)
871*4882a593Smuzhiyun d = pci_host_bridge_msi_domain(b);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun dev_set_msi_domain(&bus->dev, d);
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
pci_register_host_bridge(struct pci_host_bridge * bridge)876*4882a593Smuzhiyun static int pci_register_host_bridge(struct pci_host_bridge *bridge)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun struct device *parent = bridge->dev.parent;
879*4882a593Smuzhiyun struct resource_entry *window, *n;
880*4882a593Smuzhiyun struct pci_bus *bus, *b;
881*4882a593Smuzhiyun resource_size_t offset;
882*4882a593Smuzhiyun LIST_HEAD(resources);
883*4882a593Smuzhiyun struct resource *res;
884*4882a593Smuzhiyun char addr[64], *fmt;
885*4882a593Smuzhiyun const char *name;
886*4882a593Smuzhiyun int err;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun bus = pci_alloc_bus(NULL);
889*4882a593Smuzhiyun if (!bus)
890*4882a593Smuzhiyun return -ENOMEM;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun bridge->bus = bus;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* Temporarily move resources off the list */
895*4882a593Smuzhiyun list_splice_init(&bridge->windows, &resources);
896*4882a593Smuzhiyun bus->sysdata = bridge->sysdata;
897*4882a593Smuzhiyun bus->msi = bridge->msi;
898*4882a593Smuzhiyun bus->ops = bridge->ops;
899*4882a593Smuzhiyun bus->number = bus->busn_res.start = bridge->busnr;
900*4882a593Smuzhiyun #ifdef CONFIG_PCI_DOMAINS_GENERIC
901*4882a593Smuzhiyun bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
902*4882a593Smuzhiyun #endif
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
905*4882a593Smuzhiyun if (b) {
906*4882a593Smuzhiyun /* Ignore it if we already got here via a different bridge */
907*4882a593Smuzhiyun dev_dbg(&b->dev, "bus already known\n");
908*4882a593Smuzhiyun err = -EEXIST;
909*4882a593Smuzhiyun goto free;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
913*4882a593Smuzhiyun bridge->busnr);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun err = pcibios_root_bridge_prepare(bridge);
916*4882a593Smuzhiyun if (err)
917*4882a593Smuzhiyun goto free;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun err = device_add(&bridge->dev);
920*4882a593Smuzhiyun if (err) {
921*4882a593Smuzhiyun put_device(&bridge->dev);
922*4882a593Smuzhiyun goto free;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun bus->bridge = get_device(&bridge->dev);
925*4882a593Smuzhiyun device_enable_async_suspend(bus->bridge);
926*4882a593Smuzhiyun pci_set_bus_of_node(bus);
927*4882a593Smuzhiyun pci_set_bus_msi_domain(bus);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun if (!parent)
930*4882a593Smuzhiyun set_dev_node(bus->bridge, pcibus_to_node(bus));
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun bus->dev.class = &pcibus_class;
933*4882a593Smuzhiyun bus->dev.parent = bus->bridge;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
936*4882a593Smuzhiyun name = dev_name(&bus->dev);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun err = device_register(&bus->dev);
939*4882a593Smuzhiyun if (err)
940*4882a593Smuzhiyun goto unregister;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun pcibios_add_bus(bus);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun if (bus->ops->add_bus) {
945*4882a593Smuzhiyun err = bus->ops->add_bus(bus);
946*4882a593Smuzhiyun if (WARN_ON(err < 0))
947*4882a593Smuzhiyun dev_err(&bus->dev, "failed to add bus: %d\n", err);
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /* Create legacy_io and legacy_mem files for this bus */
951*4882a593Smuzhiyun pci_create_legacy_files(bus);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun if (parent)
954*4882a593Smuzhiyun dev_info(parent, "PCI host bridge to bus %s\n", name);
955*4882a593Smuzhiyun else
956*4882a593Smuzhiyun pr_info("PCI host bridge to bus %s\n", name);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun if (nr_node_ids > 1 && pcibus_to_node(bus) == NUMA_NO_NODE)
959*4882a593Smuzhiyun dev_warn(&bus->dev, "Unknown NUMA node; performance will be reduced\n");
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Add initial resources to the bus */
962*4882a593Smuzhiyun resource_list_for_each_entry_safe(window, n, &resources) {
963*4882a593Smuzhiyun list_move_tail(&window->node, &bridge->windows);
964*4882a593Smuzhiyun offset = window->offset;
965*4882a593Smuzhiyun res = window->res;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (res->flags & IORESOURCE_BUS)
968*4882a593Smuzhiyun pci_bus_insert_busn_res(bus, bus->number, res->end);
969*4882a593Smuzhiyun else
970*4882a593Smuzhiyun pci_bus_add_resource(bus, res, 0);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun if (offset) {
973*4882a593Smuzhiyun if (resource_type(res) == IORESOURCE_IO)
974*4882a593Smuzhiyun fmt = " (bus address [%#06llx-%#06llx])";
975*4882a593Smuzhiyun else
976*4882a593Smuzhiyun fmt = " (bus address [%#010llx-%#010llx])";
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun snprintf(addr, sizeof(addr), fmt,
979*4882a593Smuzhiyun (unsigned long long)(res->start - offset),
980*4882a593Smuzhiyun (unsigned long long)(res->end - offset));
981*4882a593Smuzhiyun } else
982*4882a593Smuzhiyun addr[0] = '\0';
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun down_write(&pci_bus_sem);
988*4882a593Smuzhiyun list_add_tail(&bus->node, &pci_root_buses);
989*4882a593Smuzhiyun up_write(&pci_bus_sem);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun return 0;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun unregister:
994*4882a593Smuzhiyun put_device(&bridge->dev);
995*4882a593Smuzhiyun device_del(&bridge->dev);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun free:
998*4882a593Smuzhiyun kfree(bus);
999*4882a593Smuzhiyun return err;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
pci_bridge_child_ext_cfg_accessible(struct pci_dev * bridge)1002*4882a593Smuzhiyun static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun int pos;
1005*4882a593Smuzhiyun u32 status;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /*
1008*4882a593Smuzhiyun * If extended config space isn't accessible on a bridge's primary
1009*4882a593Smuzhiyun * bus, we certainly can't access it on the secondary bus.
1010*4882a593Smuzhiyun */
1011*4882a593Smuzhiyun if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1012*4882a593Smuzhiyun return false;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /*
1015*4882a593Smuzhiyun * PCIe Root Ports and switch ports are PCIe on both sides, so if
1016*4882a593Smuzhiyun * extended config space is accessible on the primary, it's also
1017*4882a593Smuzhiyun * accessible on the secondary.
1018*4882a593Smuzhiyun */
1019*4882a593Smuzhiyun if (pci_is_pcie(bridge) &&
1020*4882a593Smuzhiyun (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT ||
1021*4882a593Smuzhiyun pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM ||
1022*4882a593Smuzhiyun pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM))
1023*4882a593Smuzhiyun return true;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun /*
1026*4882a593Smuzhiyun * For the other bridge types:
1027*4882a593Smuzhiyun * - PCI-to-PCI bridges
1028*4882a593Smuzhiyun * - PCIe-to-PCI/PCI-X forward bridges
1029*4882a593Smuzhiyun * - PCI/PCI-X-to-PCIe reverse bridges
1030*4882a593Smuzhiyun * extended config space on the secondary side is only accessible
1031*4882a593Smuzhiyun * if the bridge supports PCI-X Mode 2.
1032*4882a593Smuzhiyun */
1033*4882a593Smuzhiyun pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
1034*4882a593Smuzhiyun if (!pos)
1035*4882a593Smuzhiyun return false;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status);
1038*4882a593Smuzhiyun return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
pci_alloc_child_bus(struct pci_bus * parent,struct pci_dev * bridge,int busnr)1041*4882a593Smuzhiyun static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
1042*4882a593Smuzhiyun struct pci_dev *bridge, int busnr)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun struct pci_bus *child;
1045*4882a593Smuzhiyun struct pci_host_bridge *host;
1046*4882a593Smuzhiyun int i;
1047*4882a593Smuzhiyun int ret;
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun /* Allocate a new bus and inherit stuff from the parent */
1050*4882a593Smuzhiyun child = pci_alloc_bus(parent);
1051*4882a593Smuzhiyun if (!child)
1052*4882a593Smuzhiyun return NULL;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun child->parent = parent;
1055*4882a593Smuzhiyun child->msi = parent->msi;
1056*4882a593Smuzhiyun child->sysdata = parent->sysdata;
1057*4882a593Smuzhiyun child->bus_flags = parent->bus_flags;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun host = pci_find_host_bridge(parent);
1060*4882a593Smuzhiyun if (host->child_ops)
1061*4882a593Smuzhiyun child->ops = host->child_ops;
1062*4882a593Smuzhiyun else
1063*4882a593Smuzhiyun child->ops = parent->ops;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /*
1066*4882a593Smuzhiyun * Initialize some portions of the bus device, but don't register
1067*4882a593Smuzhiyun * it now as the parent is not properly set up yet.
1068*4882a593Smuzhiyun */
1069*4882a593Smuzhiyun child->dev.class = &pcibus_class;
1070*4882a593Smuzhiyun dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /* Set up the primary, secondary and subordinate bus numbers */
1073*4882a593Smuzhiyun child->number = child->busn_res.start = busnr;
1074*4882a593Smuzhiyun child->primary = parent->busn_res.start;
1075*4882a593Smuzhiyun child->busn_res.end = 0xff;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun if (!bridge) {
1078*4882a593Smuzhiyun child->dev.parent = parent->bridge;
1079*4882a593Smuzhiyun goto add_dev;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun child->self = bridge;
1083*4882a593Smuzhiyun child->bridge = get_device(&bridge->dev);
1084*4882a593Smuzhiyun child->dev.parent = child->bridge;
1085*4882a593Smuzhiyun pci_set_bus_of_node(child);
1086*4882a593Smuzhiyun pci_set_bus_speed(child);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun /*
1089*4882a593Smuzhiyun * Check whether extended config space is accessible on the child
1090*4882a593Smuzhiyun * bus. Note that we currently assume it is always accessible on
1091*4882a593Smuzhiyun * the root bus.
1092*4882a593Smuzhiyun */
1093*4882a593Smuzhiyun if (!pci_bridge_child_ext_cfg_accessible(bridge)) {
1094*4882a593Smuzhiyun child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG;
1095*4882a593Smuzhiyun pci_info(child, "extended config space not accessible\n");
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun /* Set up default resource pointers and names */
1099*4882a593Smuzhiyun for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1100*4882a593Smuzhiyun child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
1101*4882a593Smuzhiyun child->resource[i]->name = child->name;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun bridge->subordinate = child;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun add_dev:
1106*4882a593Smuzhiyun pci_set_bus_msi_domain(child);
1107*4882a593Smuzhiyun ret = device_register(&child->dev);
1108*4882a593Smuzhiyun WARN_ON(ret < 0);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun pcibios_add_bus(child);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun if (child->ops->add_bus) {
1113*4882a593Smuzhiyun ret = child->ops->add_bus(child);
1114*4882a593Smuzhiyun if (WARN_ON(ret < 0))
1115*4882a593Smuzhiyun dev_err(&child->dev, "failed to add bus: %d\n", ret);
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* Create legacy_io and legacy_mem files for this bus */
1119*4882a593Smuzhiyun pci_create_legacy_files(child);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun return child;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
pci_add_new_bus(struct pci_bus * parent,struct pci_dev * dev,int busnr)1124*4882a593Smuzhiyun struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1125*4882a593Smuzhiyun int busnr)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun struct pci_bus *child;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun child = pci_alloc_child_bus(parent, dev, busnr);
1130*4882a593Smuzhiyun if (child) {
1131*4882a593Smuzhiyun down_write(&pci_bus_sem);
1132*4882a593Smuzhiyun list_add_tail(&child->node, &parent->children);
1133*4882a593Smuzhiyun up_write(&pci_bus_sem);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun return child;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun EXPORT_SYMBOL(pci_add_new_bus);
1138*4882a593Smuzhiyun
pci_enable_crs(struct pci_dev * pdev)1139*4882a593Smuzhiyun static void pci_enable_crs(struct pci_dev *pdev)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun u16 root_cap = 0;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /* Enable CRS Software Visibility if supported */
1144*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
1145*4882a593Smuzhiyun if (root_cap & PCI_EXP_RTCAP_CRSVIS)
1146*4882a593Smuzhiyun pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
1147*4882a593Smuzhiyun PCI_EXP_RTCTL_CRSSVE);
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
1151*4882a593Smuzhiyun unsigned int available_buses);
1152*4882a593Smuzhiyun /**
1153*4882a593Smuzhiyun * pci_ea_fixed_busnrs() - Read fixed Secondary and Subordinate bus
1154*4882a593Smuzhiyun * numbers from EA capability.
1155*4882a593Smuzhiyun * @dev: Bridge
1156*4882a593Smuzhiyun * @sec: updated with secondary bus number from EA
1157*4882a593Smuzhiyun * @sub: updated with subordinate bus number from EA
1158*4882a593Smuzhiyun *
1159*4882a593Smuzhiyun * If @dev is a bridge with EA capability that specifies valid secondary
1160*4882a593Smuzhiyun * and subordinate bus numbers, return true with the bus numbers in @sec
1161*4882a593Smuzhiyun * and @sub. Otherwise return false.
1162*4882a593Smuzhiyun */
pci_ea_fixed_busnrs(struct pci_dev * dev,u8 * sec,u8 * sub)1163*4882a593Smuzhiyun static bool pci_ea_fixed_busnrs(struct pci_dev *dev, u8 *sec, u8 *sub)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun int ea, offset;
1166*4882a593Smuzhiyun u32 dw;
1167*4882a593Smuzhiyun u8 ea_sec, ea_sub;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun if (dev->hdr_type != PCI_HEADER_TYPE_BRIDGE)
1170*4882a593Smuzhiyun return false;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /* find PCI EA capability in list */
1173*4882a593Smuzhiyun ea = pci_find_capability(dev, PCI_CAP_ID_EA);
1174*4882a593Smuzhiyun if (!ea)
1175*4882a593Smuzhiyun return false;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun offset = ea + PCI_EA_FIRST_ENT;
1178*4882a593Smuzhiyun pci_read_config_dword(dev, offset, &dw);
1179*4882a593Smuzhiyun ea_sec = dw & PCI_EA_SEC_BUS_MASK;
1180*4882a593Smuzhiyun ea_sub = (dw & PCI_EA_SUB_BUS_MASK) >> PCI_EA_SUB_BUS_SHIFT;
1181*4882a593Smuzhiyun if (ea_sec == 0 || ea_sub < ea_sec)
1182*4882a593Smuzhiyun return false;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun *sec = ea_sec;
1185*4882a593Smuzhiyun *sub = ea_sub;
1186*4882a593Smuzhiyun return true;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /*
1190*4882a593Smuzhiyun * pci_scan_bridge_extend() - Scan buses behind a bridge
1191*4882a593Smuzhiyun * @bus: Parent bus the bridge is on
1192*4882a593Smuzhiyun * @dev: Bridge itself
1193*4882a593Smuzhiyun * @max: Starting subordinate number of buses behind this bridge
1194*4882a593Smuzhiyun * @available_buses: Total number of buses available for this bridge and
1195*4882a593Smuzhiyun * the devices below. After the minimal bus space has
1196*4882a593Smuzhiyun * been allocated the remaining buses will be
1197*4882a593Smuzhiyun * distributed equally between hotplug-capable bridges.
1198*4882a593Smuzhiyun * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1199*4882a593Smuzhiyun * that need to be reconfigured.
1200*4882a593Smuzhiyun *
1201*4882a593Smuzhiyun * If it's a bridge, configure it and scan the bus behind it.
1202*4882a593Smuzhiyun * For CardBus bridges, we don't scan behind as the devices will
1203*4882a593Smuzhiyun * be handled by the bridge driver itself.
1204*4882a593Smuzhiyun *
1205*4882a593Smuzhiyun * We need to process bridges in two passes -- first we scan those
1206*4882a593Smuzhiyun * already configured by the BIOS and after we are done with all of
1207*4882a593Smuzhiyun * them, we proceed to assigning numbers to the remaining buses in
1208*4882a593Smuzhiyun * order to avoid overlaps between old and new bus numbers.
1209*4882a593Smuzhiyun *
1210*4882a593Smuzhiyun * Return: New subordinate number covering all buses behind this bridge.
1211*4882a593Smuzhiyun */
pci_scan_bridge_extend(struct pci_bus * bus,struct pci_dev * dev,int max,unsigned int available_buses,int pass)1212*4882a593Smuzhiyun static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
1213*4882a593Smuzhiyun int max, unsigned int available_buses,
1214*4882a593Smuzhiyun int pass)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun struct pci_bus *child;
1217*4882a593Smuzhiyun int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
1218*4882a593Smuzhiyun u32 buses, i, j = 0;
1219*4882a593Smuzhiyun u16 bctl;
1220*4882a593Smuzhiyun u8 primary, secondary, subordinate;
1221*4882a593Smuzhiyun int broken = 0;
1222*4882a593Smuzhiyun bool fixed_buses;
1223*4882a593Smuzhiyun u8 fixed_sec, fixed_sub;
1224*4882a593Smuzhiyun int next_busnr;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /*
1227*4882a593Smuzhiyun * Make sure the bridge is powered on to be able to access config
1228*4882a593Smuzhiyun * space of devices below it.
1229*4882a593Smuzhiyun */
1230*4882a593Smuzhiyun pm_runtime_get_sync(&dev->dev);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
1233*4882a593Smuzhiyun primary = buses & 0xFF;
1234*4882a593Smuzhiyun secondary = (buses >> 8) & 0xFF;
1235*4882a593Smuzhiyun subordinate = (buses >> 16) & 0xFF;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
1238*4882a593Smuzhiyun secondary, subordinate, pass);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun if (!primary && (primary != bus->number) && secondary && subordinate) {
1241*4882a593Smuzhiyun pci_warn(dev, "Primary bus is hard wired to 0\n");
1242*4882a593Smuzhiyun primary = bus->number;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun /* Check if setup is sensible at all */
1246*4882a593Smuzhiyun if (!pass &&
1247*4882a593Smuzhiyun (primary != bus->number || secondary <= bus->number ||
1248*4882a593Smuzhiyun secondary > subordinate)) {
1249*4882a593Smuzhiyun pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
1250*4882a593Smuzhiyun secondary, subordinate);
1251*4882a593Smuzhiyun broken = 1;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun /*
1255*4882a593Smuzhiyun * Disable Master-Abort Mode during probing to avoid reporting of
1256*4882a593Smuzhiyun * bus errors in some architectures.
1257*4882a593Smuzhiyun */
1258*4882a593Smuzhiyun pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1259*4882a593Smuzhiyun pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1260*4882a593Smuzhiyun bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun pci_enable_crs(dev);
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1265*4882a593Smuzhiyun !is_cardbus && !broken) {
1266*4882a593Smuzhiyun unsigned int cmax;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /*
1269*4882a593Smuzhiyun * Bus already configured by firmware, process it in the
1270*4882a593Smuzhiyun * first pass and just note the configuration.
1271*4882a593Smuzhiyun */
1272*4882a593Smuzhiyun if (pass)
1273*4882a593Smuzhiyun goto out;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun /*
1276*4882a593Smuzhiyun * The bus might already exist for two reasons: Either we
1277*4882a593Smuzhiyun * are rescanning the bus or the bus is reachable through
1278*4882a593Smuzhiyun * more than one bridge. The second case can happen with
1279*4882a593Smuzhiyun * the i450NX chipset.
1280*4882a593Smuzhiyun */
1281*4882a593Smuzhiyun child = pci_find_bus(pci_domain_nr(bus), secondary);
1282*4882a593Smuzhiyun if (!child) {
1283*4882a593Smuzhiyun child = pci_add_new_bus(bus, dev, secondary);
1284*4882a593Smuzhiyun if (!child)
1285*4882a593Smuzhiyun goto out;
1286*4882a593Smuzhiyun child->primary = primary;
1287*4882a593Smuzhiyun pci_bus_insert_busn_res(child, secondary, subordinate);
1288*4882a593Smuzhiyun child->bridge_ctl = bctl;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun cmax = pci_scan_child_bus(child);
1292*4882a593Smuzhiyun if (cmax > subordinate)
1293*4882a593Smuzhiyun pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
1294*4882a593Smuzhiyun subordinate, cmax);
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun /* Subordinate should equal child->busn_res.end */
1297*4882a593Smuzhiyun if (subordinate > max)
1298*4882a593Smuzhiyun max = subordinate;
1299*4882a593Smuzhiyun } else {
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun /*
1302*4882a593Smuzhiyun * We need to assign a number to this bus which we always
1303*4882a593Smuzhiyun * do in the second pass.
1304*4882a593Smuzhiyun */
1305*4882a593Smuzhiyun if (!pass) {
1306*4882a593Smuzhiyun if (pcibios_assign_all_busses() || broken || is_cardbus)
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun /*
1309*4882a593Smuzhiyun * Temporarily disable forwarding of the
1310*4882a593Smuzhiyun * configuration cycles on all bridges in
1311*4882a593Smuzhiyun * this bus segment to avoid possible
1312*4882a593Smuzhiyun * conflicts in the second pass between two
1313*4882a593Smuzhiyun * bridges programmed with overlapping bus
1314*4882a593Smuzhiyun * ranges.
1315*4882a593Smuzhiyun */
1316*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1317*4882a593Smuzhiyun buses & ~0xffffff);
1318*4882a593Smuzhiyun goto out;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun /* Clear errors */
1322*4882a593Smuzhiyun pci_write_config_word(dev, PCI_STATUS, 0xffff);
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun /* Read bus numbers from EA Capability (if present) */
1325*4882a593Smuzhiyun fixed_buses = pci_ea_fixed_busnrs(dev, &fixed_sec, &fixed_sub);
1326*4882a593Smuzhiyun if (fixed_buses)
1327*4882a593Smuzhiyun next_busnr = fixed_sec;
1328*4882a593Smuzhiyun else
1329*4882a593Smuzhiyun next_busnr = max + 1;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /*
1332*4882a593Smuzhiyun * Prevent assigning a bus number that already exists.
1333*4882a593Smuzhiyun * This can happen when a bridge is hot-plugged, so in this
1334*4882a593Smuzhiyun * case we only re-scan this bus.
1335*4882a593Smuzhiyun */
1336*4882a593Smuzhiyun child = pci_find_bus(pci_domain_nr(bus), next_busnr);
1337*4882a593Smuzhiyun if (!child) {
1338*4882a593Smuzhiyun child = pci_add_new_bus(bus, dev, next_busnr);
1339*4882a593Smuzhiyun if (!child)
1340*4882a593Smuzhiyun goto out;
1341*4882a593Smuzhiyun pci_bus_insert_busn_res(child, next_busnr,
1342*4882a593Smuzhiyun bus->busn_res.end);
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun max++;
1345*4882a593Smuzhiyun if (available_buses)
1346*4882a593Smuzhiyun available_buses--;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun buses = (buses & 0xff000000)
1349*4882a593Smuzhiyun | ((unsigned int)(child->primary) << 0)
1350*4882a593Smuzhiyun | ((unsigned int)(child->busn_res.start) << 8)
1351*4882a593Smuzhiyun | ((unsigned int)(child->busn_res.end) << 16);
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun /*
1354*4882a593Smuzhiyun * yenta.c forces a secondary latency timer of 176.
1355*4882a593Smuzhiyun * Copy that behaviour here.
1356*4882a593Smuzhiyun */
1357*4882a593Smuzhiyun if (is_cardbus) {
1358*4882a593Smuzhiyun buses &= ~0xff000000;
1359*4882a593Smuzhiyun buses |= CARDBUS_LATENCY_TIMER << 24;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /* We need to blast all three values with a single write */
1363*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun if (!is_cardbus) {
1366*4882a593Smuzhiyun child->bridge_ctl = bctl;
1367*4882a593Smuzhiyun max = pci_scan_child_bus_extend(child, available_buses);
1368*4882a593Smuzhiyun } else {
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /*
1371*4882a593Smuzhiyun * For CardBus bridges, we leave 4 bus numbers as
1372*4882a593Smuzhiyun * cards with a PCI-to-PCI bridge can be inserted
1373*4882a593Smuzhiyun * later.
1374*4882a593Smuzhiyun */
1375*4882a593Smuzhiyun for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
1376*4882a593Smuzhiyun struct pci_bus *parent = bus;
1377*4882a593Smuzhiyun if (pci_find_bus(pci_domain_nr(bus),
1378*4882a593Smuzhiyun max+i+1))
1379*4882a593Smuzhiyun break;
1380*4882a593Smuzhiyun while (parent->parent) {
1381*4882a593Smuzhiyun if ((!pcibios_assign_all_busses()) &&
1382*4882a593Smuzhiyun (parent->busn_res.end > max) &&
1383*4882a593Smuzhiyun (parent->busn_res.end <= max+i)) {
1384*4882a593Smuzhiyun j = 1;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun parent = parent->parent;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun if (j) {
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun /*
1391*4882a593Smuzhiyun * Often, there are two CardBus
1392*4882a593Smuzhiyun * bridges -- try to leave one
1393*4882a593Smuzhiyun * valid bus number for each one.
1394*4882a593Smuzhiyun */
1395*4882a593Smuzhiyun i /= 2;
1396*4882a593Smuzhiyun break;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun max += i;
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun /*
1403*4882a593Smuzhiyun * Set subordinate bus number to its real value.
1404*4882a593Smuzhiyun * If fixed subordinate bus number exists from EA
1405*4882a593Smuzhiyun * capability then use it.
1406*4882a593Smuzhiyun */
1407*4882a593Smuzhiyun if (fixed_buses)
1408*4882a593Smuzhiyun max = fixed_sub;
1409*4882a593Smuzhiyun pci_bus_update_busn_res_end(child, max);
1410*4882a593Smuzhiyun pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun sprintf(child->name,
1414*4882a593Smuzhiyun (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1415*4882a593Smuzhiyun pci_domain_nr(bus), child->number);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* Check that all devices are accessible */
1418*4882a593Smuzhiyun while (bus->parent) {
1419*4882a593Smuzhiyun if ((child->busn_res.end > bus->busn_res.end) ||
1420*4882a593Smuzhiyun (child->number > bus->busn_res.end) ||
1421*4882a593Smuzhiyun (child->number < bus->number) ||
1422*4882a593Smuzhiyun (child->busn_res.end < bus->number)) {
1423*4882a593Smuzhiyun dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n",
1424*4882a593Smuzhiyun &child->busn_res);
1425*4882a593Smuzhiyun break;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun bus = bus->parent;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun out:
1431*4882a593Smuzhiyun pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun pm_runtime_put(&dev->dev);
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun return max;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun /*
1439*4882a593Smuzhiyun * pci_scan_bridge() - Scan buses behind a bridge
1440*4882a593Smuzhiyun * @bus: Parent bus the bridge is on
1441*4882a593Smuzhiyun * @dev: Bridge itself
1442*4882a593Smuzhiyun * @max: Starting subordinate number of buses behind this bridge
1443*4882a593Smuzhiyun * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1444*4882a593Smuzhiyun * that need to be reconfigured.
1445*4882a593Smuzhiyun *
1446*4882a593Smuzhiyun * If it's a bridge, configure it and scan the bus behind it.
1447*4882a593Smuzhiyun * For CardBus bridges, we don't scan behind as the devices will
1448*4882a593Smuzhiyun * be handled by the bridge driver itself.
1449*4882a593Smuzhiyun *
1450*4882a593Smuzhiyun * We need to process bridges in two passes -- first we scan those
1451*4882a593Smuzhiyun * already configured by the BIOS and after we are done with all of
1452*4882a593Smuzhiyun * them, we proceed to assigning numbers to the remaining buses in
1453*4882a593Smuzhiyun * order to avoid overlaps between old and new bus numbers.
1454*4882a593Smuzhiyun *
1455*4882a593Smuzhiyun * Return: New subordinate number covering all buses behind this bridge.
1456*4882a593Smuzhiyun */
pci_scan_bridge(struct pci_bus * bus,struct pci_dev * dev,int max,int pass)1457*4882a593Smuzhiyun int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun return pci_scan_bridge_extend(bus, dev, max, 0, pass);
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun EXPORT_SYMBOL(pci_scan_bridge);
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun /*
1464*4882a593Smuzhiyun * Read interrupt line and base address registers.
1465*4882a593Smuzhiyun * The architecture-dependent code can tweak these, of course.
1466*4882a593Smuzhiyun */
pci_read_irq(struct pci_dev * dev)1467*4882a593Smuzhiyun static void pci_read_irq(struct pci_dev *dev)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun unsigned char irq;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun /* VFs are not allowed to use INTx, so skip the config reads */
1472*4882a593Smuzhiyun if (dev->is_virtfn) {
1473*4882a593Smuzhiyun dev->pin = 0;
1474*4882a593Smuzhiyun dev->irq = 0;
1475*4882a593Smuzhiyun return;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
1479*4882a593Smuzhiyun dev->pin = irq;
1480*4882a593Smuzhiyun if (irq)
1481*4882a593Smuzhiyun pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1482*4882a593Smuzhiyun dev->irq = irq;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
set_pcie_port_type(struct pci_dev * pdev)1485*4882a593Smuzhiyun void set_pcie_port_type(struct pci_dev *pdev)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun int pos;
1488*4882a593Smuzhiyun u16 reg16;
1489*4882a593Smuzhiyun int type;
1490*4882a593Smuzhiyun struct pci_dev *parent;
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1493*4882a593Smuzhiyun if (!pos)
1494*4882a593Smuzhiyun return;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun pdev->pcie_cap = pos;
1497*4882a593Smuzhiyun pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16);
1498*4882a593Smuzhiyun pdev->pcie_flags_reg = reg16;
1499*4882a593Smuzhiyun pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, ®16);
1500*4882a593Smuzhiyun pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun parent = pci_upstream_bridge(pdev);
1503*4882a593Smuzhiyun if (!parent)
1504*4882a593Smuzhiyun return;
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun /*
1507*4882a593Smuzhiyun * Some systems do not identify their upstream/downstream ports
1508*4882a593Smuzhiyun * correctly so detect impossible configurations here and correct
1509*4882a593Smuzhiyun * the port type accordingly.
1510*4882a593Smuzhiyun */
1511*4882a593Smuzhiyun type = pci_pcie_type(pdev);
1512*4882a593Smuzhiyun if (type == PCI_EXP_TYPE_DOWNSTREAM) {
1513*4882a593Smuzhiyun /*
1514*4882a593Smuzhiyun * If pdev claims to be downstream port but the parent
1515*4882a593Smuzhiyun * device is also downstream port assume pdev is actually
1516*4882a593Smuzhiyun * upstream port.
1517*4882a593Smuzhiyun */
1518*4882a593Smuzhiyun if (pcie_downstream_port(parent)) {
1519*4882a593Smuzhiyun pci_info(pdev, "claims to be downstream port but is acting as upstream port, correcting type\n");
1520*4882a593Smuzhiyun pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1521*4882a593Smuzhiyun pdev->pcie_flags_reg |= PCI_EXP_TYPE_UPSTREAM;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun } else if (type == PCI_EXP_TYPE_UPSTREAM) {
1524*4882a593Smuzhiyun /*
1525*4882a593Smuzhiyun * If pdev claims to be upstream port but the parent
1526*4882a593Smuzhiyun * device is also upstream port assume pdev is actually
1527*4882a593Smuzhiyun * downstream port.
1528*4882a593Smuzhiyun */
1529*4882a593Smuzhiyun if (pci_pcie_type(parent) == PCI_EXP_TYPE_UPSTREAM) {
1530*4882a593Smuzhiyun pci_info(pdev, "claims to be upstream port but is acting as downstream port, correcting type\n");
1531*4882a593Smuzhiyun pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1532*4882a593Smuzhiyun pdev->pcie_flags_reg |= PCI_EXP_TYPE_DOWNSTREAM;
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun
set_pcie_hotplug_bridge(struct pci_dev * pdev)1537*4882a593Smuzhiyun void set_pcie_hotplug_bridge(struct pci_dev *pdev)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun u32 reg32;
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, ®32);
1542*4882a593Smuzhiyun if (reg32 & PCI_EXP_SLTCAP_HPC)
1543*4882a593Smuzhiyun pdev->is_hotplug_bridge = 1;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
set_pcie_thunderbolt(struct pci_dev * dev)1546*4882a593Smuzhiyun static void set_pcie_thunderbolt(struct pci_dev *dev)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun int vsec = 0;
1549*4882a593Smuzhiyun u32 header;
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun while ((vsec = pci_find_next_ext_capability(dev, vsec,
1552*4882a593Smuzhiyun PCI_EXT_CAP_ID_VNDR))) {
1553*4882a593Smuzhiyun pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER, &header);
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun /* Is the device part of a Thunderbolt controller? */
1556*4882a593Smuzhiyun if (dev->vendor == PCI_VENDOR_ID_INTEL &&
1557*4882a593Smuzhiyun PCI_VNDR_HEADER_ID(header) == PCI_VSEC_ID_INTEL_TBT) {
1558*4882a593Smuzhiyun dev->is_thunderbolt = 1;
1559*4882a593Smuzhiyun return;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
set_pcie_untrusted(struct pci_dev * dev)1564*4882a593Smuzhiyun static void set_pcie_untrusted(struct pci_dev *dev)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun struct pci_dev *parent;
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun /*
1569*4882a593Smuzhiyun * If the upstream bridge is untrusted we treat this device
1570*4882a593Smuzhiyun * untrusted as well.
1571*4882a593Smuzhiyun */
1572*4882a593Smuzhiyun parent = pci_upstream_bridge(dev);
1573*4882a593Smuzhiyun if (parent && (parent->untrusted || parent->external_facing))
1574*4882a593Smuzhiyun dev->untrusted = true;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun /**
1578*4882a593Smuzhiyun * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
1579*4882a593Smuzhiyun * @dev: PCI device
1580*4882a593Smuzhiyun *
1581*4882a593Smuzhiyun * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1582*4882a593Smuzhiyun * when forwarding a type1 configuration request the bridge must check that
1583*4882a593Smuzhiyun * the extended register address field is zero. The bridge is not permitted
1584*4882a593Smuzhiyun * to forward the transactions and must handle it as an Unsupported Request.
1585*4882a593Smuzhiyun * Some bridges do not follow this rule and simply drop the extended register
1586*4882a593Smuzhiyun * bits, resulting in the standard config space being aliased, every 256
1587*4882a593Smuzhiyun * bytes across the entire configuration space. Test for this condition by
1588*4882a593Smuzhiyun * comparing the first dword of each potential alias to the vendor/device ID.
1589*4882a593Smuzhiyun * Known offenders:
1590*4882a593Smuzhiyun * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1591*4882a593Smuzhiyun * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1592*4882a593Smuzhiyun */
pci_ext_cfg_is_aliased(struct pci_dev * dev)1593*4882a593Smuzhiyun static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun #ifdef CONFIG_PCI_QUIRKS
1596*4882a593Smuzhiyun int pos;
1597*4882a593Smuzhiyun u32 header, tmp;
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun for (pos = PCI_CFG_SPACE_SIZE;
1602*4882a593Smuzhiyun pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1603*4882a593Smuzhiyun if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1604*4882a593Smuzhiyun || header != tmp)
1605*4882a593Smuzhiyun return false;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun return true;
1609*4882a593Smuzhiyun #else
1610*4882a593Smuzhiyun return false;
1611*4882a593Smuzhiyun #endif
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun /**
1615*4882a593Smuzhiyun * pci_cfg_space_size - Get the configuration space size of the PCI device
1616*4882a593Smuzhiyun * @dev: PCI device
1617*4882a593Smuzhiyun *
1618*4882a593Smuzhiyun * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1619*4882a593Smuzhiyun * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1620*4882a593Smuzhiyun * access it. Maybe we don't have a way to generate extended config space
1621*4882a593Smuzhiyun * accesses, or the device is behind a reverse Express bridge. So we try
1622*4882a593Smuzhiyun * reading the dword at 0x100 which must either be 0 or a valid extended
1623*4882a593Smuzhiyun * capability header.
1624*4882a593Smuzhiyun */
pci_cfg_space_size_ext(struct pci_dev * dev)1625*4882a593Smuzhiyun static int pci_cfg_space_size_ext(struct pci_dev *dev)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun u32 status;
1628*4882a593Smuzhiyun int pos = PCI_CFG_SPACE_SIZE;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1631*4882a593Smuzhiyun return PCI_CFG_SPACE_SIZE;
1632*4882a593Smuzhiyun if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
1633*4882a593Smuzhiyun return PCI_CFG_SPACE_SIZE;
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun return PCI_CFG_SPACE_EXP_SIZE;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
pci_cfg_space_size(struct pci_dev * dev)1638*4882a593Smuzhiyun int pci_cfg_space_size(struct pci_dev *dev)
1639*4882a593Smuzhiyun {
1640*4882a593Smuzhiyun int pos;
1641*4882a593Smuzhiyun u32 status;
1642*4882a593Smuzhiyun u16 class;
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
1645*4882a593Smuzhiyun /*
1646*4882a593Smuzhiyun * Per the SR-IOV specification (rev 1.1, sec 3.5), VFs are required to
1647*4882a593Smuzhiyun * implement a PCIe capability and therefore must implement extended
1648*4882a593Smuzhiyun * config space. We can skip the NO_EXTCFG test below and the
1649*4882a593Smuzhiyun * reachability/aliasing test in pci_cfg_space_size_ext() by virtue of
1650*4882a593Smuzhiyun * the fact that the SR-IOV capability on the PF resides in extended
1651*4882a593Smuzhiyun * config space and must be accessible and non-aliased to have enabled
1652*4882a593Smuzhiyun * support for this VF. This is a micro performance optimization for
1653*4882a593Smuzhiyun * systems supporting many VFs.
1654*4882a593Smuzhiyun */
1655*4882a593Smuzhiyun if (dev->is_virtfn)
1656*4882a593Smuzhiyun return PCI_CFG_SPACE_EXP_SIZE;
1657*4882a593Smuzhiyun #endif
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1660*4882a593Smuzhiyun return PCI_CFG_SPACE_SIZE;
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun class = dev->class >> 8;
1663*4882a593Smuzhiyun if (class == PCI_CLASS_BRIDGE_HOST)
1664*4882a593Smuzhiyun return pci_cfg_space_size_ext(dev);
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun if (pci_is_pcie(dev))
1667*4882a593Smuzhiyun return pci_cfg_space_size_ext(dev);
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1670*4882a593Smuzhiyun if (!pos)
1671*4882a593Smuzhiyun return PCI_CFG_SPACE_SIZE;
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1674*4882a593Smuzhiyun if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1675*4882a593Smuzhiyun return pci_cfg_space_size_ext(dev);
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun return PCI_CFG_SPACE_SIZE;
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun
pci_class(struct pci_dev * dev)1680*4882a593Smuzhiyun static u32 pci_class(struct pci_dev *dev)
1681*4882a593Smuzhiyun {
1682*4882a593Smuzhiyun u32 class;
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
1685*4882a593Smuzhiyun if (dev->is_virtfn)
1686*4882a593Smuzhiyun return dev->physfn->sriov->class;
1687*4882a593Smuzhiyun #endif
1688*4882a593Smuzhiyun pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1689*4882a593Smuzhiyun return class;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun
pci_subsystem_ids(struct pci_dev * dev,u16 * vendor,u16 * device)1692*4882a593Smuzhiyun static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
1695*4882a593Smuzhiyun if (dev->is_virtfn) {
1696*4882a593Smuzhiyun *vendor = dev->physfn->sriov->subsystem_vendor;
1697*4882a593Smuzhiyun *device = dev->physfn->sriov->subsystem_device;
1698*4882a593Smuzhiyun return;
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun #endif
1701*4882a593Smuzhiyun pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1702*4882a593Smuzhiyun pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun
pci_hdr_type(struct pci_dev * dev)1705*4882a593Smuzhiyun static u8 pci_hdr_type(struct pci_dev *dev)
1706*4882a593Smuzhiyun {
1707*4882a593Smuzhiyun u8 hdr_type;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
1710*4882a593Smuzhiyun if (dev->is_virtfn)
1711*4882a593Smuzhiyun return dev->physfn->sriov->hdr_type;
1712*4882a593Smuzhiyun #endif
1713*4882a593Smuzhiyun pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1714*4882a593Smuzhiyun return hdr_type;
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun #define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
1718*4882a593Smuzhiyun
pci_msi_setup_pci_dev(struct pci_dev * dev)1719*4882a593Smuzhiyun static void pci_msi_setup_pci_dev(struct pci_dev *dev)
1720*4882a593Smuzhiyun {
1721*4882a593Smuzhiyun /*
1722*4882a593Smuzhiyun * Disable the MSI hardware to avoid screaming interrupts
1723*4882a593Smuzhiyun * during boot. This is the power on reset default so
1724*4882a593Smuzhiyun * usually this should be a noop.
1725*4882a593Smuzhiyun */
1726*4882a593Smuzhiyun dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1727*4882a593Smuzhiyun if (dev->msi_cap)
1728*4882a593Smuzhiyun pci_msi_set_enable(dev, 0);
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1731*4882a593Smuzhiyun if (dev->msix_cap)
1732*4882a593Smuzhiyun pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun /**
1736*4882a593Smuzhiyun * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
1737*4882a593Smuzhiyun * @dev: PCI device
1738*4882a593Smuzhiyun *
1739*4882a593Smuzhiyun * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1740*4882a593Smuzhiyun * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1741*4882a593Smuzhiyun */
pci_intx_mask_broken(struct pci_dev * dev)1742*4882a593Smuzhiyun static int pci_intx_mask_broken(struct pci_dev *dev)
1743*4882a593Smuzhiyun {
1744*4882a593Smuzhiyun u16 orig, toggle, new;
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun pci_read_config_word(dev, PCI_COMMAND, &orig);
1747*4882a593Smuzhiyun toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1748*4882a593Smuzhiyun pci_write_config_word(dev, PCI_COMMAND, toggle);
1749*4882a593Smuzhiyun pci_read_config_word(dev, PCI_COMMAND, &new);
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun pci_write_config_word(dev, PCI_COMMAND, orig);
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun /*
1754*4882a593Smuzhiyun * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1755*4882a593Smuzhiyun * r2.3, so strictly speaking, a device is not *broken* if it's not
1756*4882a593Smuzhiyun * writable. But we'll live with the misnomer for now.
1757*4882a593Smuzhiyun */
1758*4882a593Smuzhiyun if (new != toggle)
1759*4882a593Smuzhiyun return 1;
1760*4882a593Smuzhiyun return 0;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun
early_dump_pci_device(struct pci_dev * pdev)1763*4882a593Smuzhiyun static void early_dump_pci_device(struct pci_dev *pdev)
1764*4882a593Smuzhiyun {
1765*4882a593Smuzhiyun u32 value[256 / 4];
1766*4882a593Smuzhiyun int i;
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun pci_info(pdev, "config space:\n");
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun for (i = 0; i < 256; i += 4)
1771*4882a593Smuzhiyun pci_read_config_dword(pdev, i, &value[i / 4]);
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1,
1774*4882a593Smuzhiyun value, 256, false);
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun /**
1778*4882a593Smuzhiyun * pci_setup_device - Fill in class and map information of a device
1779*4882a593Smuzhiyun * @dev: the device structure to fill
1780*4882a593Smuzhiyun *
1781*4882a593Smuzhiyun * Initialize the device structure with information about the device's
1782*4882a593Smuzhiyun * vendor,class,memory and IO-space addresses, IRQ lines etc.
1783*4882a593Smuzhiyun * Called at initialisation of the PCI subsystem and by CardBus services.
1784*4882a593Smuzhiyun * Returns 0 on success and negative if unknown type of device (not normal,
1785*4882a593Smuzhiyun * bridge or CardBus).
1786*4882a593Smuzhiyun */
pci_setup_device(struct pci_dev * dev)1787*4882a593Smuzhiyun int pci_setup_device(struct pci_dev *dev)
1788*4882a593Smuzhiyun {
1789*4882a593Smuzhiyun u32 class;
1790*4882a593Smuzhiyun u16 cmd;
1791*4882a593Smuzhiyun u8 hdr_type;
1792*4882a593Smuzhiyun int pos = 0;
1793*4882a593Smuzhiyun struct pci_bus_region region;
1794*4882a593Smuzhiyun struct resource *res;
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun hdr_type = pci_hdr_type(dev);
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun dev->sysdata = dev->bus->sysdata;
1799*4882a593Smuzhiyun dev->dev.parent = dev->bus->bridge;
1800*4882a593Smuzhiyun dev->dev.bus = &pci_bus_type;
1801*4882a593Smuzhiyun dev->hdr_type = hdr_type & 0x7f;
1802*4882a593Smuzhiyun dev->multifunction = !!(hdr_type & 0x80);
1803*4882a593Smuzhiyun dev->error_state = pci_channel_io_normal;
1804*4882a593Smuzhiyun set_pcie_port_type(dev);
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun pci_dev_assign_slot(dev);
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun /*
1809*4882a593Smuzhiyun * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1810*4882a593Smuzhiyun * set this higher, assuming the system even supports it.
1811*4882a593Smuzhiyun */
1812*4882a593Smuzhiyun dev->dma_mask = 0xffffffff;
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1815*4882a593Smuzhiyun dev->bus->number, PCI_SLOT(dev->devfn),
1816*4882a593Smuzhiyun PCI_FUNC(dev->devfn));
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun class = pci_class(dev);
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun dev->revision = class & 0xff;
1821*4882a593Smuzhiyun dev->class = class >> 8; /* upper 3 bytes */
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun if (pci_early_dump)
1824*4882a593Smuzhiyun early_dump_pci_device(dev);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun /* Need to have dev->class ready */
1827*4882a593Smuzhiyun dev->cfg_size = pci_cfg_space_size(dev);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun /* Need to have dev->cfg_size ready */
1830*4882a593Smuzhiyun set_pcie_thunderbolt(dev);
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun set_pcie_untrusted(dev);
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun /* "Unknown power state" */
1835*4882a593Smuzhiyun dev->current_state = PCI_UNKNOWN;
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun /* Early fixups, before probing the BARs */
1838*4882a593Smuzhiyun pci_fixup_device(pci_fixup_early, dev);
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun pci_info(dev, "[%04x:%04x] type %02x class %#08x\n",
1841*4882a593Smuzhiyun dev->vendor, dev->device, dev->hdr_type, dev->class);
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun /* Device class may be changed after fixup */
1844*4882a593Smuzhiyun class = dev->class >> 8;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun if (dev->non_compliant_bars && !dev->mmio_always_on) {
1847*4882a593Smuzhiyun pci_read_config_word(dev, PCI_COMMAND, &cmd);
1848*4882a593Smuzhiyun if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
1849*4882a593Smuzhiyun pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1850*4882a593Smuzhiyun cmd &= ~PCI_COMMAND_IO;
1851*4882a593Smuzhiyun cmd &= ~PCI_COMMAND_MEMORY;
1852*4882a593Smuzhiyun pci_write_config_word(dev, PCI_COMMAND, cmd);
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun dev->broken_intx_masking = pci_intx_mask_broken(dev);
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun switch (dev->hdr_type) { /* header type */
1859*4882a593Smuzhiyun case PCI_HEADER_TYPE_NORMAL: /* standard header */
1860*4882a593Smuzhiyun if (class == PCI_CLASS_BRIDGE_PCI)
1861*4882a593Smuzhiyun goto bad;
1862*4882a593Smuzhiyun pci_read_irq(dev);
1863*4882a593Smuzhiyun pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun /*
1868*4882a593Smuzhiyun * Do the ugly legacy mode stuff here rather than broken chip
1869*4882a593Smuzhiyun * quirk code. Legacy mode ATA controllers have fixed
1870*4882a593Smuzhiyun * addresses. These are not always echoed in BAR0-3, and
1871*4882a593Smuzhiyun * BAR0-3 in a few cases contain junk!
1872*4882a593Smuzhiyun */
1873*4882a593Smuzhiyun if (class == PCI_CLASS_STORAGE_IDE) {
1874*4882a593Smuzhiyun u8 progif;
1875*4882a593Smuzhiyun pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1876*4882a593Smuzhiyun if ((progif & 1) == 0) {
1877*4882a593Smuzhiyun region.start = 0x1F0;
1878*4882a593Smuzhiyun region.end = 0x1F7;
1879*4882a593Smuzhiyun res = &dev->resource[0];
1880*4882a593Smuzhiyun res->flags = LEGACY_IO_RESOURCE;
1881*4882a593Smuzhiyun pcibios_bus_to_resource(dev->bus, res, ®ion);
1882*4882a593Smuzhiyun pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n",
1883*4882a593Smuzhiyun res);
1884*4882a593Smuzhiyun region.start = 0x3F6;
1885*4882a593Smuzhiyun region.end = 0x3F6;
1886*4882a593Smuzhiyun res = &dev->resource[1];
1887*4882a593Smuzhiyun res->flags = LEGACY_IO_RESOURCE;
1888*4882a593Smuzhiyun pcibios_bus_to_resource(dev->bus, res, ®ion);
1889*4882a593Smuzhiyun pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n",
1890*4882a593Smuzhiyun res);
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun if ((progif & 4) == 0) {
1893*4882a593Smuzhiyun region.start = 0x170;
1894*4882a593Smuzhiyun region.end = 0x177;
1895*4882a593Smuzhiyun res = &dev->resource[2];
1896*4882a593Smuzhiyun res->flags = LEGACY_IO_RESOURCE;
1897*4882a593Smuzhiyun pcibios_bus_to_resource(dev->bus, res, ®ion);
1898*4882a593Smuzhiyun pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n",
1899*4882a593Smuzhiyun res);
1900*4882a593Smuzhiyun region.start = 0x376;
1901*4882a593Smuzhiyun region.end = 0x376;
1902*4882a593Smuzhiyun res = &dev->resource[3];
1903*4882a593Smuzhiyun res->flags = LEGACY_IO_RESOURCE;
1904*4882a593Smuzhiyun pcibios_bus_to_resource(dev->bus, res, ®ion);
1905*4882a593Smuzhiyun pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1906*4882a593Smuzhiyun res);
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun break;
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1912*4882a593Smuzhiyun /*
1913*4882a593Smuzhiyun * The PCI-to-PCI bridge spec requires that subtractive
1914*4882a593Smuzhiyun * decoding (i.e. transparent) bridge must have programming
1915*4882a593Smuzhiyun * interface code of 0x01.
1916*4882a593Smuzhiyun */
1917*4882a593Smuzhiyun pci_read_irq(dev);
1918*4882a593Smuzhiyun dev->transparent = ((dev->class & 0xff) == 1);
1919*4882a593Smuzhiyun pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
1920*4882a593Smuzhiyun pci_read_bridge_windows(dev);
1921*4882a593Smuzhiyun set_pcie_hotplug_bridge(dev);
1922*4882a593Smuzhiyun pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1923*4882a593Smuzhiyun if (pos) {
1924*4882a593Smuzhiyun pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1925*4882a593Smuzhiyun pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun break;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1930*4882a593Smuzhiyun if (class != PCI_CLASS_BRIDGE_CARDBUS)
1931*4882a593Smuzhiyun goto bad;
1932*4882a593Smuzhiyun pci_read_irq(dev);
1933*4882a593Smuzhiyun pci_read_bases(dev, 1, 0);
1934*4882a593Smuzhiyun pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1935*4882a593Smuzhiyun pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1936*4882a593Smuzhiyun break;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun default: /* unknown header */
1939*4882a593Smuzhiyun pci_err(dev, "unknown header type %02x, ignoring device\n",
1940*4882a593Smuzhiyun dev->hdr_type);
1941*4882a593Smuzhiyun return -EIO;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun bad:
1944*4882a593Smuzhiyun pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1945*4882a593Smuzhiyun dev->class, dev->hdr_type);
1946*4882a593Smuzhiyun dev->class = PCI_CLASS_NOT_DEFINED << 8;
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun /* We found a fine healthy device, go go go... */
1950*4882a593Smuzhiyun return 0;
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun
pci_configure_mps(struct pci_dev * dev)1953*4882a593Smuzhiyun static void pci_configure_mps(struct pci_dev *dev)
1954*4882a593Smuzhiyun {
1955*4882a593Smuzhiyun struct pci_dev *bridge = pci_upstream_bridge(dev);
1956*4882a593Smuzhiyun int mps, mpss, p_mps, rc;
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun if (!pci_is_pcie(dev))
1959*4882a593Smuzhiyun return;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */
1962*4882a593Smuzhiyun if (dev->is_virtfn)
1963*4882a593Smuzhiyun return;
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun /*
1966*4882a593Smuzhiyun * For Root Complex Integrated Endpoints, program the maximum
1967*4882a593Smuzhiyun * supported value unless limited by the PCIE_BUS_PEER2PEER case.
1968*4882a593Smuzhiyun */
1969*4882a593Smuzhiyun if (pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END) {
1970*4882a593Smuzhiyun if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1971*4882a593Smuzhiyun mps = 128;
1972*4882a593Smuzhiyun else
1973*4882a593Smuzhiyun mps = 128 << dev->pcie_mpss;
1974*4882a593Smuzhiyun rc = pcie_set_mps(dev, mps);
1975*4882a593Smuzhiyun if (rc) {
1976*4882a593Smuzhiyun pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1977*4882a593Smuzhiyun mps);
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun return;
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun if (!bridge || !pci_is_pcie(bridge))
1983*4882a593Smuzhiyun return;
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun mps = pcie_get_mps(dev);
1986*4882a593Smuzhiyun p_mps = pcie_get_mps(bridge);
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun if (mps == p_mps)
1989*4882a593Smuzhiyun return;
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1992*4882a593Smuzhiyun pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1993*4882a593Smuzhiyun mps, pci_name(bridge), p_mps);
1994*4882a593Smuzhiyun return;
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun /*
1998*4882a593Smuzhiyun * Fancier MPS configuration is done later by
1999*4882a593Smuzhiyun * pcie_bus_configure_settings()
2000*4882a593Smuzhiyun */
2001*4882a593Smuzhiyun if (pcie_bus_config != PCIE_BUS_DEFAULT)
2002*4882a593Smuzhiyun return;
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun mpss = 128 << dev->pcie_mpss;
2005*4882a593Smuzhiyun if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
2006*4882a593Smuzhiyun pcie_set_mps(bridge, mpss);
2007*4882a593Smuzhiyun pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n",
2008*4882a593Smuzhiyun mpss, p_mps, 128 << bridge->pcie_mpss);
2009*4882a593Smuzhiyun p_mps = pcie_get_mps(bridge);
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun rc = pcie_set_mps(dev, p_mps);
2013*4882a593Smuzhiyun if (rc) {
2014*4882a593Smuzhiyun pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2015*4882a593Smuzhiyun p_mps);
2016*4882a593Smuzhiyun return;
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
2020*4882a593Smuzhiyun p_mps, mps, mpss);
2021*4882a593Smuzhiyun }
2022*4882a593Smuzhiyun
pci_configure_extended_tags(struct pci_dev * dev,void * ign)2023*4882a593Smuzhiyun int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
2024*4882a593Smuzhiyun {
2025*4882a593Smuzhiyun struct pci_host_bridge *host;
2026*4882a593Smuzhiyun u32 cap;
2027*4882a593Smuzhiyun u16 ctl;
2028*4882a593Smuzhiyun int ret;
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun if (!pci_is_pcie(dev))
2031*4882a593Smuzhiyun return 0;
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
2034*4882a593Smuzhiyun if (ret)
2035*4882a593Smuzhiyun return 0;
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
2038*4882a593Smuzhiyun return 0;
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
2041*4882a593Smuzhiyun if (ret)
2042*4882a593Smuzhiyun return 0;
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun host = pci_find_host_bridge(dev->bus);
2045*4882a593Smuzhiyun if (!host)
2046*4882a593Smuzhiyun return 0;
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun /*
2049*4882a593Smuzhiyun * If some device in the hierarchy doesn't handle Extended Tags
2050*4882a593Smuzhiyun * correctly, make sure they're disabled.
2051*4882a593Smuzhiyun */
2052*4882a593Smuzhiyun if (host->no_ext_tags) {
2053*4882a593Smuzhiyun if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
2054*4882a593Smuzhiyun pci_info(dev, "disabling Extended Tags\n");
2055*4882a593Smuzhiyun pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2056*4882a593Smuzhiyun PCI_EXP_DEVCTL_EXT_TAG);
2057*4882a593Smuzhiyun }
2058*4882a593Smuzhiyun return 0;
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
2062*4882a593Smuzhiyun pci_info(dev, "enabling Extended Tags\n");
2063*4882a593Smuzhiyun pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
2064*4882a593Smuzhiyun PCI_EXP_DEVCTL_EXT_TAG);
2065*4882a593Smuzhiyun }
2066*4882a593Smuzhiyun return 0;
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun /**
2070*4882a593Smuzhiyun * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
2071*4882a593Smuzhiyun * @dev: PCI device to query
2072*4882a593Smuzhiyun *
2073*4882a593Smuzhiyun * Returns true if the device has enabled relaxed ordering attribute.
2074*4882a593Smuzhiyun */
pcie_relaxed_ordering_enabled(struct pci_dev * dev)2075*4882a593Smuzhiyun bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
2076*4882a593Smuzhiyun {
2077*4882a593Smuzhiyun u16 v;
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
2082*4882a593Smuzhiyun }
2083*4882a593Smuzhiyun EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
2084*4882a593Smuzhiyun
pci_configure_relaxed_ordering(struct pci_dev * dev)2085*4882a593Smuzhiyun static void pci_configure_relaxed_ordering(struct pci_dev *dev)
2086*4882a593Smuzhiyun {
2087*4882a593Smuzhiyun struct pci_dev *root;
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun /* PCI_EXP_DEVICE_RELAX_EN is RsvdP in VFs */
2090*4882a593Smuzhiyun if (dev->is_virtfn)
2091*4882a593Smuzhiyun return;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun if (!pcie_relaxed_ordering_enabled(dev))
2094*4882a593Smuzhiyun return;
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun /*
2097*4882a593Smuzhiyun * For now, we only deal with Relaxed Ordering issues with Root
2098*4882a593Smuzhiyun * Ports. Peer-to-Peer DMA is another can of worms.
2099*4882a593Smuzhiyun */
2100*4882a593Smuzhiyun root = pcie_find_root_port(dev);
2101*4882a593Smuzhiyun if (!root)
2102*4882a593Smuzhiyun return;
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
2105*4882a593Smuzhiyun pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2106*4882a593Smuzhiyun PCI_EXP_DEVCTL_RELAX_EN);
2107*4882a593Smuzhiyun pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun
pci_configure_ltr(struct pci_dev * dev)2111*4882a593Smuzhiyun static void pci_configure_ltr(struct pci_dev *dev)
2112*4882a593Smuzhiyun {
2113*4882a593Smuzhiyun #ifdef CONFIG_PCIEASPM
2114*4882a593Smuzhiyun struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
2115*4882a593Smuzhiyun struct pci_dev *bridge;
2116*4882a593Smuzhiyun u32 cap, ctl;
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun if (!pci_is_pcie(dev))
2119*4882a593Smuzhiyun return;
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun /* Read L1 PM substate capabilities */
2122*4882a593Smuzhiyun dev->l1ss = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_L1SS);
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2125*4882a593Smuzhiyun if (!(cap & PCI_EXP_DEVCAP2_LTR))
2126*4882a593Smuzhiyun return;
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun pcie_capability_read_dword(dev, PCI_EXP_DEVCTL2, &ctl);
2129*4882a593Smuzhiyun if (ctl & PCI_EXP_DEVCTL2_LTR_EN) {
2130*4882a593Smuzhiyun if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2131*4882a593Smuzhiyun dev->ltr_path = 1;
2132*4882a593Smuzhiyun return;
2133*4882a593Smuzhiyun }
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun bridge = pci_upstream_bridge(dev);
2136*4882a593Smuzhiyun if (bridge && bridge->ltr_path)
2137*4882a593Smuzhiyun dev->ltr_path = 1;
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun return;
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun if (!host->native_ltr)
2143*4882a593Smuzhiyun return;
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun /*
2146*4882a593Smuzhiyun * Software must not enable LTR in an Endpoint unless the Root
2147*4882a593Smuzhiyun * Complex and all intermediate Switches indicate support for LTR.
2148*4882a593Smuzhiyun * PCIe r4.0, sec 6.18.
2149*4882a593Smuzhiyun */
2150*4882a593Smuzhiyun if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT ||
2151*4882a593Smuzhiyun ((bridge = pci_upstream_bridge(dev)) &&
2152*4882a593Smuzhiyun bridge->ltr_path)) {
2153*4882a593Smuzhiyun pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2154*4882a593Smuzhiyun PCI_EXP_DEVCTL2_LTR_EN);
2155*4882a593Smuzhiyun dev->ltr_path = 1;
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun #endif
2158*4882a593Smuzhiyun }
2159*4882a593Smuzhiyun
pci_configure_eetlp_prefix(struct pci_dev * dev)2160*4882a593Smuzhiyun static void pci_configure_eetlp_prefix(struct pci_dev *dev)
2161*4882a593Smuzhiyun {
2162*4882a593Smuzhiyun #ifdef CONFIG_PCI_PASID
2163*4882a593Smuzhiyun struct pci_dev *bridge;
2164*4882a593Smuzhiyun int pcie_type;
2165*4882a593Smuzhiyun u32 cap;
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun if (!pci_is_pcie(dev))
2168*4882a593Smuzhiyun return;
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2171*4882a593Smuzhiyun if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX))
2172*4882a593Smuzhiyun return;
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun pcie_type = pci_pcie_type(dev);
2175*4882a593Smuzhiyun if (pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
2176*4882a593Smuzhiyun pcie_type == PCI_EXP_TYPE_RC_END)
2177*4882a593Smuzhiyun dev->eetlp_prefix_path = 1;
2178*4882a593Smuzhiyun else {
2179*4882a593Smuzhiyun bridge = pci_upstream_bridge(dev);
2180*4882a593Smuzhiyun if (bridge && bridge->eetlp_prefix_path)
2181*4882a593Smuzhiyun dev->eetlp_prefix_path = 1;
2182*4882a593Smuzhiyun }
2183*4882a593Smuzhiyun #endif
2184*4882a593Smuzhiyun }
2185*4882a593Smuzhiyun
pci_configure_serr(struct pci_dev * dev)2186*4882a593Smuzhiyun static void pci_configure_serr(struct pci_dev *dev)
2187*4882a593Smuzhiyun {
2188*4882a593Smuzhiyun u16 control;
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun /*
2193*4882a593Smuzhiyun * A bridge will not forward ERR_ messages coming from an
2194*4882a593Smuzhiyun * endpoint unless SERR# forwarding is enabled.
2195*4882a593Smuzhiyun */
2196*4882a593Smuzhiyun pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &control);
2197*4882a593Smuzhiyun if (!(control & PCI_BRIDGE_CTL_SERR)) {
2198*4882a593Smuzhiyun control |= PCI_BRIDGE_CTL_SERR;
2199*4882a593Smuzhiyun pci_write_config_word(dev, PCI_BRIDGE_CONTROL, control);
2200*4882a593Smuzhiyun }
2201*4882a593Smuzhiyun }
2202*4882a593Smuzhiyun }
2203*4882a593Smuzhiyun
pci_configure_device(struct pci_dev * dev)2204*4882a593Smuzhiyun static void pci_configure_device(struct pci_dev *dev)
2205*4882a593Smuzhiyun {
2206*4882a593Smuzhiyun pci_configure_mps(dev);
2207*4882a593Smuzhiyun pci_configure_extended_tags(dev, NULL);
2208*4882a593Smuzhiyun pci_configure_relaxed_ordering(dev);
2209*4882a593Smuzhiyun pci_configure_ltr(dev);
2210*4882a593Smuzhiyun pci_configure_eetlp_prefix(dev);
2211*4882a593Smuzhiyun pci_configure_serr(dev);
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun pci_acpi_program_hp_params(dev);
2214*4882a593Smuzhiyun }
2215*4882a593Smuzhiyun
pci_release_capabilities(struct pci_dev * dev)2216*4882a593Smuzhiyun static void pci_release_capabilities(struct pci_dev *dev)
2217*4882a593Smuzhiyun {
2218*4882a593Smuzhiyun pci_aer_exit(dev);
2219*4882a593Smuzhiyun pci_vpd_release(dev);
2220*4882a593Smuzhiyun pci_iov_release(dev);
2221*4882a593Smuzhiyun pci_free_cap_save_buffers(dev);
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun /**
2225*4882a593Smuzhiyun * pci_release_dev - Free a PCI device structure when all users of it are
2226*4882a593Smuzhiyun * finished
2227*4882a593Smuzhiyun * @dev: device that's been disconnected
2228*4882a593Smuzhiyun *
2229*4882a593Smuzhiyun * Will be called only by the device core when all users of this PCI device are
2230*4882a593Smuzhiyun * done.
2231*4882a593Smuzhiyun */
pci_release_dev(struct device * dev)2232*4882a593Smuzhiyun static void pci_release_dev(struct device *dev)
2233*4882a593Smuzhiyun {
2234*4882a593Smuzhiyun struct pci_dev *pci_dev;
2235*4882a593Smuzhiyun
2236*4882a593Smuzhiyun pci_dev = to_pci_dev(dev);
2237*4882a593Smuzhiyun pci_release_capabilities(pci_dev);
2238*4882a593Smuzhiyun pci_release_of_node(pci_dev);
2239*4882a593Smuzhiyun pcibios_release_device(pci_dev);
2240*4882a593Smuzhiyun pci_bus_put(pci_dev->bus);
2241*4882a593Smuzhiyun kfree(pci_dev->driver_override);
2242*4882a593Smuzhiyun bitmap_free(pci_dev->dma_alias_mask);
2243*4882a593Smuzhiyun kfree(pci_dev);
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun
pci_alloc_dev(struct pci_bus * bus)2246*4882a593Smuzhiyun struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
2247*4882a593Smuzhiyun {
2248*4882a593Smuzhiyun struct pci_dev *dev;
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
2251*4882a593Smuzhiyun if (!dev)
2252*4882a593Smuzhiyun return NULL;
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun INIT_LIST_HEAD(&dev->bus_list);
2255*4882a593Smuzhiyun dev->dev.type = &pci_dev_type;
2256*4882a593Smuzhiyun dev->bus = pci_bus_get(bus);
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun return dev;
2259*4882a593Smuzhiyun }
2260*4882a593Smuzhiyun EXPORT_SYMBOL(pci_alloc_dev);
2261*4882a593Smuzhiyun
pci_bus_crs_vendor_id(u32 l)2262*4882a593Smuzhiyun static bool pci_bus_crs_vendor_id(u32 l)
2263*4882a593Smuzhiyun {
2264*4882a593Smuzhiyun return (l & 0xffff) == 0x0001;
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun
pci_bus_wait_crs(struct pci_bus * bus,int devfn,u32 * l,int timeout)2267*4882a593Smuzhiyun static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
2268*4882a593Smuzhiyun int timeout)
2269*4882a593Smuzhiyun {
2270*4882a593Smuzhiyun int delay = 1;
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun if (!pci_bus_crs_vendor_id(*l))
2273*4882a593Smuzhiyun return true; /* not a CRS completion */
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun if (!timeout)
2276*4882a593Smuzhiyun return false; /* CRS, but caller doesn't want to wait */
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun /*
2279*4882a593Smuzhiyun * We got the reserved Vendor ID that indicates a completion with
2280*4882a593Smuzhiyun * Configuration Request Retry Status (CRS). Retry until we get a
2281*4882a593Smuzhiyun * valid Vendor ID or we time out.
2282*4882a593Smuzhiyun */
2283*4882a593Smuzhiyun while (pci_bus_crs_vendor_id(*l)) {
2284*4882a593Smuzhiyun if (delay > timeout) {
2285*4882a593Smuzhiyun pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2286*4882a593Smuzhiyun pci_domain_nr(bus), bus->number,
2287*4882a593Smuzhiyun PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun return false;
2290*4882a593Smuzhiyun }
2291*4882a593Smuzhiyun if (delay >= 1000)
2292*4882a593Smuzhiyun pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2293*4882a593Smuzhiyun pci_domain_nr(bus), bus->number,
2294*4882a593Smuzhiyun PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun msleep(delay);
2297*4882a593Smuzhiyun delay *= 2;
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2300*4882a593Smuzhiyun return false;
2301*4882a593Smuzhiyun }
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun if (delay >= 1000)
2304*4882a593Smuzhiyun pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2305*4882a593Smuzhiyun pci_domain_nr(bus), bus->number,
2306*4882a593Smuzhiyun PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun return true;
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun
pci_bus_generic_read_dev_vendor_id(struct pci_bus * bus,int devfn,u32 * l,int timeout)2311*4882a593Smuzhiyun bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2312*4882a593Smuzhiyun int timeout)
2313*4882a593Smuzhiyun {
2314*4882a593Smuzhiyun if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2315*4882a593Smuzhiyun return false;
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun /* Some broken boards return 0 or ~0 if a slot is empty: */
2318*4882a593Smuzhiyun if (*l == 0xffffffff || *l == 0x00000000 ||
2319*4882a593Smuzhiyun *l == 0x0000ffff || *l == 0xffff0000)
2320*4882a593Smuzhiyun return false;
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun if (pci_bus_crs_vendor_id(*l))
2323*4882a593Smuzhiyun return pci_bus_wait_crs(bus, devfn, l, timeout);
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun return true;
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun
pci_bus_read_dev_vendor_id(struct pci_bus * bus,int devfn,u32 * l,int timeout)2328*4882a593Smuzhiyun bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2329*4882a593Smuzhiyun int timeout)
2330*4882a593Smuzhiyun {
2331*4882a593Smuzhiyun #ifdef CONFIG_PCI_QUIRKS
2332*4882a593Smuzhiyun struct pci_dev *bridge = bus->self;
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun /*
2335*4882a593Smuzhiyun * Certain IDT switches have an issue where they improperly trigger
2336*4882a593Smuzhiyun * ACS Source Validation errors on completions for config reads.
2337*4882a593Smuzhiyun */
2338*4882a593Smuzhiyun if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT &&
2339*4882a593Smuzhiyun bridge->device == 0x80b5)
2340*4882a593Smuzhiyun return pci_idt_bus_quirk(bus, devfn, l, timeout);
2341*4882a593Smuzhiyun #endif
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
2344*4882a593Smuzhiyun }
2345*4882a593Smuzhiyun EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun /*
2348*4882a593Smuzhiyun * Read the config data for a PCI device, sanity-check it,
2349*4882a593Smuzhiyun * and fill in the dev structure.
2350*4882a593Smuzhiyun */
pci_scan_device(struct pci_bus * bus,int devfn)2351*4882a593Smuzhiyun static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
2352*4882a593Smuzhiyun {
2353*4882a593Smuzhiyun struct pci_dev *dev;
2354*4882a593Smuzhiyun u32 l;
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
2357*4882a593Smuzhiyun return NULL;
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun dev = pci_alloc_dev(bus);
2360*4882a593Smuzhiyun if (!dev)
2361*4882a593Smuzhiyun return NULL;
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun dev->devfn = devfn;
2364*4882a593Smuzhiyun dev->vendor = l & 0xffff;
2365*4882a593Smuzhiyun dev->device = (l >> 16) & 0xffff;
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun pci_set_of_node(dev);
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun if (pci_setup_device(dev)) {
2370*4882a593Smuzhiyun pci_release_of_node(dev);
2371*4882a593Smuzhiyun pci_bus_put(dev->bus);
2372*4882a593Smuzhiyun kfree(dev);
2373*4882a593Smuzhiyun return NULL;
2374*4882a593Smuzhiyun }
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun return dev;
2377*4882a593Smuzhiyun }
2378*4882a593Smuzhiyun
pcie_report_downtraining(struct pci_dev * dev)2379*4882a593Smuzhiyun void pcie_report_downtraining(struct pci_dev *dev)
2380*4882a593Smuzhiyun {
2381*4882a593Smuzhiyun if (!pci_is_pcie(dev))
2382*4882a593Smuzhiyun return;
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun /* Look from the device up to avoid downstream ports with no devices */
2385*4882a593Smuzhiyun if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) &&
2386*4882a593Smuzhiyun (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) &&
2387*4882a593Smuzhiyun (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM))
2388*4882a593Smuzhiyun return;
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun /* Multi-function PCIe devices share the same link/status */
2391*4882a593Smuzhiyun if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn)
2392*4882a593Smuzhiyun return;
2393*4882a593Smuzhiyun
2394*4882a593Smuzhiyun /* Print link status only if the device is constrained by the fabric */
2395*4882a593Smuzhiyun __pcie_print_link_status(dev, false);
2396*4882a593Smuzhiyun }
2397*4882a593Smuzhiyun
pci_init_capabilities(struct pci_dev * dev)2398*4882a593Smuzhiyun static void pci_init_capabilities(struct pci_dev *dev)
2399*4882a593Smuzhiyun {
2400*4882a593Smuzhiyun pci_ea_init(dev); /* Enhanced Allocation */
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun /* Setup MSI caps & disable MSI/MSI-X interrupts */
2403*4882a593Smuzhiyun pci_msi_setup_pci_dev(dev);
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun /* Buffers for saving PCIe and PCI-X capabilities */
2406*4882a593Smuzhiyun pci_allocate_cap_save_buffers(dev);
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun pci_pm_init(dev); /* Power Management */
2409*4882a593Smuzhiyun pci_vpd_init(dev); /* Vital Product Data */
2410*4882a593Smuzhiyun pci_configure_ari(dev); /* Alternative Routing-ID Forwarding */
2411*4882a593Smuzhiyun pci_iov_init(dev); /* Single Root I/O Virtualization */
2412*4882a593Smuzhiyun pci_ats_init(dev); /* Address Translation Services */
2413*4882a593Smuzhiyun pci_pri_init(dev); /* Page Request Interface */
2414*4882a593Smuzhiyun pci_pasid_init(dev); /* Process Address Space ID */
2415*4882a593Smuzhiyun pci_acs_init(dev); /* Access Control Services */
2416*4882a593Smuzhiyun pci_ptm_init(dev); /* Precision Time Measurement */
2417*4882a593Smuzhiyun pci_aer_init(dev); /* Advanced Error Reporting */
2418*4882a593Smuzhiyun pci_dpc_init(dev); /* Downstream Port Containment */
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun pcie_report_downtraining(dev);
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun if (pci_probe_reset_function(dev) == 0)
2423*4882a593Smuzhiyun dev->reset_fn = 1;
2424*4882a593Smuzhiyun }
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun /*
2427*4882a593Smuzhiyun * This is the equivalent of pci_host_bridge_msi_domain() that acts on
2428*4882a593Smuzhiyun * devices. Firmware interfaces that can select the MSI domain on a
2429*4882a593Smuzhiyun * per-device basis should be called from here.
2430*4882a593Smuzhiyun */
pci_dev_msi_domain(struct pci_dev * dev)2431*4882a593Smuzhiyun static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2432*4882a593Smuzhiyun {
2433*4882a593Smuzhiyun struct irq_domain *d;
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun /*
2436*4882a593Smuzhiyun * If a domain has been set through the pcibios_add_device()
2437*4882a593Smuzhiyun * callback, then this is the one (platform code knows best).
2438*4882a593Smuzhiyun */
2439*4882a593Smuzhiyun d = dev_get_msi_domain(&dev->dev);
2440*4882a593Smuzhiyun if (d)
2441*4882a593Smuzhiyun return d;
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun /*
2444*4882a593Smuzhiyun * Let's see if we have a firmware interface able to provide
2445*4882a593Smuzhiyun * the domain.
2446*4882a593Smuzhiyun */
2447*4882a593Smuzhiyun d = pci_msi_get_device_domain(dev);
2448*4882a593Smuzhiyun if (d)
2449*4882a593Smuzhiyun return d;
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun return NULL;
2452*4882a593Smuzhiyun }
2453*4882a593Smuzhiyun
pci_set_msi_domain(struct pci_dev * dev)2454*4882a593Smuzhiyun static void pci_set_msi_domain(struct pci_dev *dev)
2455*4882a593Smuzhiyun {
2456*4882a593Smuzhiyun struct irq_domain *d;
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun /*
2459*4882a593Smuzhiyun * If the platform or firmware interfaces cannot supply a
2460*4882a593Smuzhiyun * device-specific MSI domain, then inherit the default domain
2461*4882a593Smuzhiyun * from the host bridge itself.
2462*4882a593Smuzhiyun */
2463*4882a593Smuzhiyun d = pci_dev_msi_domain(dev);
2464*4882a593Smuzhiyun if (!d)
2465*4882a593Smuzhiyun d = dev_get_msi_domain(&dev->bus->dev);
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun dev_set_msi_domain(&dev->dev, d);
2468*4882a593Smuzhiyun }
2469*4882a593Smuzhiyun
pci_device_add(struct pci_dev * dev,struct pci_bus * bus)2470*4882a593Smuzhiyun void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
2471*4882a593Smuzhiyun {
2472*4882a593Smuzhiyun int ret;
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun pci_configure_device(dev);
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun device_initialize(&dev->dev);
2477*4882a593Smuzhiyun dev->dev.release = pci_release_dev;
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun set_dev_node(&dev->dev, pcibus_to_node(bus));
2480*4882a593Smuzhiyun dev->dev.dma_mask = &dev->dma_mask;
2481*4882a593Smuzhiyun dev->dev.dma_parms = &dev->dma_parms;
2482*4882a593Smuzhiyun dev->dev.coherent_dma_mask = 0xffffffffull;
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun dma_set_max_seg_size(&dev->dev, 65536);
2485*4882a593Smuzhiyun dma_set_seg_boundary(&dev->dev, 0xffffffff);
2486*4882a593Smuzhiyun
2487*4882a593Smuzhiyun /* Fix up broken headers */
2488*4882a593Smuzhiyun pci_fixup_device(pci_fixup_header, dev);
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun pci_reassigndev_resource_alignment(dev);
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun dev->state_saved = false;
2493*4882a593Smuzhiyun
2494*4882a593Smuzhiyun pci_init_capabilities(dev);
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun /*
2497*4882a593Smuzhiyun * Add the device to our list of discovered devices
2498*4882a593Smuzhiyun * and the bus list for fixup functions, etc.
2499*4882a593Smuzhiyun */
2500*4882a593Smuzhiyun down_write(&pci_bus_sem);
2501*4882a593Smuzhiyun list_add_tail(&dev->bus_list, &bus->devices);
2502*4882a593Smuzhiyun up_write(&pci_bus_sem);
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun ret = pcibios_add_device(dev);
2505*4882a593Smuzhiyun WARN_ON(ret < 0);
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun /* Set up MSI IRQ domain */
2508*4882a593Smuzhiyun pci_set_msi_domain(dev);
2509*4882a593Smuzhiyun
2510*4882a593Smuzhiyun /* Notifier could use PCI capabilities */
2511*4882a593Smuzhiyun dev->match_driver = false;
2512*4882a593Smuzhiyun ret = device_add(&dev->dev);
2513*4882a593Smuzhiyun WARN_ON(ret < 0);
2514*4882a593Smuzhiyun }
2515*4882a593Smuzhiyun
pci_scan_single_device(struct pci_bus * bus,int devfn)2516*4882a593Smuzhiyun struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
2517*4882a593Smuzhiyun {
2518*4882a593Smuzhiyun struct pci_dev *dev;
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun dev = pci_get_slot(bus, devfn);
2521*4882a593Smuzhiyun if (dev) {
2522*4882a593Smuzhiyun pci_dev_put(dev);
2523*4882a593Smuzhiyun return dev;
2524*4882a593Smuzhiyun }
2525*4882a593Smuzhiyun
2526*4882a593Smuzhiyun dev = pci_scan_device(bus, devfn);
2527*4882a593Smuzhiyun if (!dev)
2528*4882a593Smuzhiyun return NULL;
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun pci_device_add(dev, bus);
2531*4882a593Smuzhiyun
2532*4882a593Smuzhiyun return dev;
2533*4882a593Smuzhiyun }
2534*4882a593Smuzhiyun EXPORT_SYMBOL(pci_scan_single_device);
2535*4882a593Smuzhiyun
next_fn(struct pci_bus * bus,struct pci_dev * dev,unsigned fn)2536*4882a593Smuzhiyun static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
2537*4882a593Smuzhiyun {
2538*4882a593Smuzhiyun int pos;
2539*4882a593Smuzhiyun u16 cap = 0;
2540*4882a593Smuzhiyun unsigned next_fn;
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun if (pci_ari_enabled(bus)) {
2543*4882a593Smuzhiyun if (!dev)
2544*4882a593Smuzhiyun return 0;
2545*4882a593Smuzhiyun pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2546*4882a593Smuzhiyun if (!pos)
2547*4882a593Smuzhiyun return 0;
2548*4882a593Smuzhiyun
2549*4882a593Smuzhiyun pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2550*4882a593Smuzhiyun next_fn = PCI_ARI_CAP_NFN(cap);
2551*4882a593Smuzhiyun if (next_fn <= fn)
2552*4882a593Smuzhiyun return 0; /* protect against malformed list */
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun return next_fn;
2555*4882a593Smuzhiyun }
2556*4882a593Smuzhiyun
2557*4882a593Smuzhiyun /* dev may be NULL for non-contiguous multifunction devices */
2558*4882a593Smuzhiyun if (!dev || dev->multifunction)
2559*4882a593Smuzhiyun return (fn + 1) % 8;
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun return 0;
2562*4882a593Smuzhiyun }
2563*4882a593Smuzhiyun
only_one_child(struct pci_bus * bus)2564*4882a593Smuzhiyun static int only_one_child(struct pci_bus *bus)
2565*4882a593Smuzhiyun {
2566*4882a593Smuzhiyun struct pci_dev *bridge = bus->self;
2567*4882a593Smuzhiyun
2568*4882a593Smuzhiyun /*
2569*4882a593Smuzhiyun * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2570*4882a593Smuzhiyun * we scan for all possible devices, not just Device 0.
2571*4882a593Smuzhiyun */
2572*4882a593Smuzhiyun if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2573*4882a593Smuzhiyun return 0;
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun /*
2576*4882a593Smuzhiyun * A PCIe Downstream Port normally leads to a Link with only Device
2577*4882a593Smuzhiyun * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2578*4882a593Smuzhiyun * only for Device 0 in that situation.
2579*4882a593Smuzhiyun */
2580*4882a593Smuzhiyun if (bridge && pci_is_pcie(bridge) && pcie_downstream_port(bridge))
2581*4882a593Smuzhiyun return 1;
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun return 0;
2584*4882a593Smuzhiyun }
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun /**
2587*4882a593Smuzhiyun * pci_scan_slot - Scan a PCI slot on a bus for devices
2588*4882a593Smuzhiyun * @bus: PCI bus to scan
2589*4882a593Smuzhiyun * @devfn: slot number to scan (must have zero function)
2590*4882a593Smuzhiyun *
2591*4882a593Smuzhiyun * Scan a PCI slot on the specified PCI bus for devices, adding
2592*4882a593Smuzhiyun * discovered devices to the @bus->devices list. New devices
2593*4882a593Smuzhiyun * will not have is_added set.
2594*4882a593Smuzhiyun *
2595*4882a593Smuzhiyun * Returns the number of new devices found.
2596*4882a593Smuzhiyun */
pci_scan_slot(struct pci_bus * bus,int devfn)2597*4882a593Smuzhiyun int pci_scan_slot(struct pci_bus *bus, int devfn)
2598*4882a593Smuzhiyun {
2599*4882a593Smuzhiyun unsigned fn, nr = 0;
2600*4882a593Smuzhiyun struct pci_dev *dev;
2601*4882a593Smuzhiyun
2602*4882a593Smuzhiyun if (only_one_child(bus) && (devfn > 0))
2603*4882a593Smuzhiyun return 0; /* Already scanned the entire slot */
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun dev = pci_scan_single_device(bus, devfn);
2606*4882a593Smuzhiyun if (!dev)
2607*4882a593Smuzhiyun return 0;
2608*4882a593Smuzhiyun if (!pci_dev_is_added(dev))
2609*4882a593Smuzhiyun nr++;
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
2612*4882a593Smuzhiyun dev = pci_scan_single_device(bus, devfn + fn);
2613*4882a593Smuzhiyun if (dev) {
2614*4882a593Smuzhiyun if (!pci_dev_is_added(dev))
2615*4882a593Smuzhiyun nr++;
2616*4882a593Smuzhiyun dev->multifunction = 1;
2617*4882a593Smuzhiyun }
2618*4882a593Smuzhiyun }
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun /* Only one slot has PCIe device */
2621*4882a593Smuzhiyun if (bus->self && nr)
2622*4882a593Smuzhiyun pcie_aspm_init_link_state(bus->self);
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun return nr;
2625*4882a593Smuzhiyun }
2626*4882a593Smuzhiyun EXPORT_SYMBOL(pci_scan_slot);
2627*4882a593Smuzhiyun
pcie_find_smpss(struct pci_dev * dev,void * data)2628*4882a593Smuzhiyun static int pcie_find_smpss(struct pci_dev *dev, void *data)
2629*4882a593Smuzhiyun {
2630*4882a593Smuzhiyun u8 *smpss = data;
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun if (!pci_is_pcie(dev))
2633*4882a593Smuzhiyun return 0;
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun /*
2636*4882a593Smuzhiyun * We don't have a way to change MPS settings on devices that have
2637*4882a593Smuzhiyun * drivers attached. A hot-added device might support only the minimum
2638*4882a593Smuzhiyun * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2639*4882a593Smuzhiyun * where devices may be hot-added, we limit the fabric MPS to 128 so
2640*4882a593Smuzhiyun * hot-added devices will work correctly.
2641*4882a593Smuzhiyun *
2642*4882a593Smuzhiyun * However, if we hot-add a device to a slot directly below a Root
2643*4882a593Smuzhiyun * Port, it's impossible for there to be other existing devices below
2644*4882a593Smuzhiyun * the port. We don't limit the MPS in this case because we can
2645*4882a593Smuzhiyun * reconfigure MPS on both the Root Port and the hot-added device,
2646*4882a593Smuzhiyun * and there are no other devices involved.
2647*4882a593Smuzhiyun *
2648*4882a593Smuzhiyun * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
2649*4882a593Smuzhiyun */
2650*4882a593Smuzhiyun if (dev->is_hotplug_bridge &&
2651*4882a593Smuzhiyun pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
2652*4882a593Smuzhiyun *smpss = 0;
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun if (*smpss > dev->pcie_mpss)
2655*4882a593Smuzhiyun *smpss = dev->pcie_mpss;
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun return 0;
2658*4882a593Smuzhiyun }
2659*4882a593Smuzhiyun
pcie_write_mps(struct pci_dev * dev,int mps)2660*4882a593Smuzhiyun static void pcie_write_mps(struct pci_dev *dev, int mps)
2661*4882a593Smuzhiyun {
2662*4882a593Smuzhiyun int rc;
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
2665*4882a593Smuzhiyun mps = 128 << dev->pcie_mpss;
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2668*4882a593Smuzhiyun dev->bus->self)
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun /*
2671*4882a593Smuzhiyun * For "Performance", the assumption is made that
2672*4882a593Smuzhiyun * downstream communication will never be larger than
2673*4882a593Smuzhiyun * the MRRS. So, the MPS only needs to be configured
2674*4882a593Smuzhiyun * for the upstream communication. This being the case,
2675*4882a593Smuzhiyun * walk from the top down and set the MPS of the child
2676*4882a593Smuzhiyun * to that of the parent bus.
2677*4882a593Smuzhiyun *
2678*4882a593Smuzhiyun * Configure the device MPS with the smaller of the
2679*4882a593Smuzhiyun * device MPSS or the bridge MPS (which is assumed to be
2680*4882a593Smuzhiyun * properly configured at this point to the largest
2681*4882a593Smuzhiyun * allowable MPS based on its parent bus).
2682*4882a593Smuzhiyun */
2683*4882a593Smuzhiyun mps = min(mps, pcie_get_mps(dev->bus->self));
2684*4882a593Smuzhiyun }
2685*4882a593Smuzhiyun
2686*4882a593Smuzhiyun rc = pcie_set_mps(dev, mps);
2687*4882a593Smuzhiyun if (rc)
2688*4882a593Smuzhiyun pci_err(dev, "Failed attempting to set the MPS\n");
2689*4882a593Smuzhiyun }
2690*4882a593Smuzhiyun
pcie_write_mrrs(struct pci_dev * dev)2691*4882a593Smuzhiyun static void pcie_write_mrrs(struct pci_dev *dev)
2692*4882a593Smuzhiyun {
2693*4882a593Smuzhiyun int rc, mrrs;
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun /*
2696*4882a593Smuzhiyun * In the "safe" case, do not configure the MRRS. There appear to be
2697*4882a593Smuzhiyun * issues with setting MRRS to 0 on a number of devices.
2698*4882a593Smuzhiyun */
2699*4882a593Smuzhiyun if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2700*4882a593Smuzhiyun return;
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun /*
2703*4882a593Smuzhiyun * For max performance, the MRRS must be set to the largest supported
2704*4882a593Smuzhiyun * value. However, it cannot be configured larger than the MPS the
2705*4882a593Smuzhiyun * device or the bus can support. This should already be properly
2706*4882a593Smuzhiyun * configured by a prior call to pcie_write_mps().
2707*4882a593Smuzhiyun */
2708*4882a593Smuzhiyun mrrs = pcie_get_mps(dev);
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun /*
2711*4882a593Smuzhiyun * MRRS is a R/W register. Invalid values can be written, but a
2712*4882a593Smuzhiyun * subsequent read will verify if the value is acceptable or not.
2713*4882a593Smuzhiyun * If the MRRS value provided is not acceptable (e.g., too large),
2714*4882a593Smuzhiyun * shrink the value until it is acceptable to the HW.
2715*4882a593Smuzhiyun */
2716*4882a593Smuzhiyun while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2717*4882a593Smuzhiyun rc = pcie_set_readrq(dev, mrrs);
2718*4882a593Smuzhiyun if (!rc)
2719*4882a593Smuzhiyun break;
2720*4882a593Smuzhiyun
2721*4882a593Smuzhiyun pci_warn(dev, "Failed attempting to set the MRRS\n");
2722*4882a593Smuzhiyun mrrs /= 2;
2723*4882a593Smuzhiyun }
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun if (mrrs < 128)
2726*4882a593Smuzhiyun pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
2727*4882a593Smuzhiyun }
2728*4882a593Smuzhiyun
pcie_bus_configure_set(struct pci_dev * dev,void * data)2729*4882a593Smuzhiyun static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2730*4882a593Smuzhiyun {
2731*4882a593Smuzhiyun int mps, orig_mps;
2732*4882a593Smuzhiyun
2733*4882a593Smuzhiyun if (!pci_is_pcie(dev))
2734*4882a593Smuzhiyun return 0;
2735*4882a593Smuzhiyun
2736*4882a593Smuzhiyun if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2737*4882a593Smuzhiyun pcie_bus_config == PCIE_BUS_DEFAULT)
2738*4882a593Smuzhiyun return 0;
2739*4882a593Smuzhiyun
2740*4882a593Smuzhiyun mps = 128 << *(u8 *)data;
2741*4882a593Smuzhiyun orig_mps = pcie_get_mps(dev);
2742*4882a593Smuzhiyun
2743*4882a593Smuzhiyun pcie_write_mps(dev, mps);
2744*4882a593Smuzhiyun pcie_write_mrrs(dev);
2745*4882a593Smuzhiyun
2746*4882a593Smuzhiyun pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
2747*4882a593Smuzhiyun pcie_get_mps(dev), 128 << dev->pcie_mpss,
2748*4882a593Smuzhiyun orig_mps, pcie_get_readrq(dev));
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun return 0;
2751*4882a593Smuzhiyun }
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun /*
2754*4882a593Smuzhiyun * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
2755*4882a593Smuzhiyun * parents then children fashion. If this changes, then this code will not
2756*4882a593Smuzhiyun * work as designed.
2757*4882a593Smuzhiyun */
pcie_bus_configure_settings(struct pci_bus * bus)2758*4882a593Smuzhiyun void pcie_bus_configure_settings(struct pci_bus *bus)
2759*4882a593Smuzhiyun {
2760*4882a593Smuzhiyun u8 smpss = 0;
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun if (!bus->self)
2763*4882a593Smuzhiyun return;
2764*4882a593Smuzhiyun
2765*4882a593Smuzhiyun if (!pci_is_pcie(bus->self))
2766*4882a593Smuzhiyun return;
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun /*
2769*4882a593Smuzhiyun * FIXME - Peer to peer DMA is possible, though the endpoint would need
2770*4882a593Smuzhiyun * to be aware of the MPS of the destination. To work around this,
2771*4882a593Smuzhiyun * simply force the MPS of the entire system to the smallest possible.
2772*4882a593Smuzhiyun */
2773*4882a593Smuzhiyun if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2774*4882a593Smuzhiyun smpss = 0;
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun if (pcie_bus_config == PCIE_BUS_SAFE) {
2777*4882a593Smuzhiyun smpss = bus->self->pcie_mpss;
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun pcie_find_smpss(bus->self, &smpss);
2780*4882a593Smuzhiyun pci_walk_bus(bus, pcie_find_smpss, &smpss);
2781*4882a593Smuzhiyun }
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun pcie_bus_configure_set(bus->self, &smpss);
2784*4882a593Smuzhiyun pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2785*4882a593Smuzhiyun }
2786*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun /*
2789*4882a593Smuzhiyun * Called after each bus is probed, but before its children are examined. This
2790*4882a593Smuzhiyun * is marked as __weak because multiple architectures define it.
2791*4882a593Smuzhiyun */
pcibios_fixup_bus(struct pci_bus * bus)2792*4882a593Smuzhiyun void __weak pcibios_fixup_bus(struct pci_bus *bus)
2793*4882a593Smuzhiyun {
2794*4882a593Smuzhiyun /* nothing to do, expected to be removed in the future */
2795*4882a593Smuzhiyun }
2796*4882a593Smuzhiyun
2797*4882a593Smuzhiyun /**
2798*4882a593Smuzhiyun * pci_scan_child_bus_extend() - Scan devices below a bus
2799*4882a593Smuzhiyun * @bus: Bus to scan for devices
2800*4882a593Smuzhiyun * @available_buses: Total number of buses available (%0 does not try to
2801*4882a593Smuzhiyun * extend beyond the minimal)
2802*4882a593Smuzhiyun *
2803*4882a593Smuzhiyun * Scans devices below @bus including subordinate buses. Returns new
2804*4882a593Smuzhiyun * subordinate number including all the found devices. Passing
2805*4882a593Smuzhiyun * @available_buses causes the remaining bus space to be distributed
2806*4882a593Smuzhiyun * equally between hotplug-capable bridges to allow future extension of the
2807*4882a593Smuzhiyun * hierarchy.
2808*4882a593Smuzhiyun */
pci_scan_child_bus_extend(struct pci_bus * bus,unsigned int available_buses)2809*4882a593Smuzhiyun static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
2810*4882a593Smuzhiyun unsigned int available_buses)
2811*4882a593Smuzhiyun {
2812*4882a593Smuzhiyun unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
2813*4882a593Smuzhiyun unsigned int start = bus->busn_res.start;
2814*4882a593Smuzhiyun unsigned int devfn, fn, cmax, max = start;
2815*4882a593Smuzhiyun struct pci_dev *dev;
2816*4882a593Smuzhiyun int nr_devs;
2817*4882a593Smuzhiyun
2818*4882a593Smuzhiyun dev_dbg(&bus->dev, "scanning bus\n");
2819*4882a593Smuzhiyun
2820*4882a593Smuzhiyun /* Go find them, Rover! */
2821*4882a593Smuzhiyun for (devfn = 0; devfn < 256; devfn += 8) {
2822*4882a593Smuzhiyun nr_devs = pci_scan_slot(bus, devfn);
2823*4882a593Smuzhiyun
2824*4882a593Smuzhiyun /*
2825*4882a593Smuzhiyun * The Jailhouse hypervisor may pass individual functions of a
2826*4882a593Smuzhiyun * multi-function device to a guest without passing function 0.
2827*4882a593Smuzhiyun * Look for them as well.
2828*4882a593Smuzhiyun */
2829*4882a593Smuzhiyun if (jailhouse_paravirt() && nr_devs == 0) {
2830*4882a593Smuzhiyun for (fn = 1; fn < 8; fn++) {
2831*4882a593Smuzhiyun dev = pci_scan_single_device(bus, devfn + fn);
2832*4882a593Smuzhiyun if (dev)
2833*4882a593Smuzhiyun dev->multifunction = 1;
2834*4882a593Smuzhiyun }
2835*4882a593Smuzhiyun }
2836*4882a593Smuzhiyun }
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun /* Reserve buses for SR-IOV capability */
2839*4882a593Smuzhiyun used_buses = pci_iov_bus_range(bus);
2840*4882a593Smuzhiyun max += used_buses;
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun /*
2843*4882a593Smuzhiyun * After performing arch-dependent fixup of the bus, look behind
2844*4882a593Smuzhiyun * all PCI-to-PCI bridges on this bus.
2845*4882a593Smuzhiyun */
2846*4882a593Smuzhiyun if (!bus->is_added) {
2847*4882a593Smuzhiyun dev_dbg(&bus->dev, "fixups for bus\n");
2848*4882a593Smuzhiyun pcibios_fixup_bus(bus);
2849*4882a593Smuzhiyun bus->is_added = 1;
2850*4882a593Smuzhiyun }
2851*4882a593Smuzhiyun
2852*4882a593Smuzhiyun /*
2853*4882a593Smuzhiyun * Calculate how many hotplug bridges and normal bridges there
2854*4882a593Smuzhiyun * are on this bus. We will distribute the additional available
2855*4882a593Smuzhiyun * buses between hotplug bridges.
2856*4882a593Smuzhiyun */
2857*4882a593Smuzhiyun for_each_pci_bridge(dev, bus) {
2858*4882a593Smuzhiyun if (dev->is_hotplug_bridge)
2859*4882a593Smuzhiyun hotplug_bridges++;
2860*4882a593Smuzhiyun else
2861*4882a593Smuzhiyun normal_bridges++;
2862*4882a593Smuzhiyun }
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun /*
2865*4882a593Smuzhiyun * Scan bridges that are already configured. We don't touch them
2866*4882a593Smuzhiyun * unless they are misconfigured (which will be done in the second
2867*4882a593Smuzhiyun * scan below).
2868*4882a593Smuzhiyun */
2869*4882a593Smuzhiyun for_each_pci_bridge(dev, bus) {
2870*4882a593Smuzhiyun cmax = max;
2871*4882a593Smuzhiyun max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
2872*4882a593Smuzhiyun
2873*4882a593Smuzhiyun /*
2874*4882a593Smuzhiyun * Reserve one bus for each bridge now to avoid extending
2875*4882a593Smuzhiyun * hotplug bridges too much during the second scan below.
2876*4882a593Smuzhiyun */
2877*4882a593Smuzhiyun used_buses++;
2878*4882a593Smuzhiyun if (cmax - max > 1)
2879*4882a593Smuzhiyun used_buses += cmax - max - 1;
2880*4882a593Smuzhiyun }
2881*4882a593Smuzhiyun
2882*4882a593Smuzhiyun /* Scan bridges that need to be reconfigured */
2883*4882a593Smuzhiyun for_each_pci_bridge(dev, bus) {
2884*4882a593Smuzhiyun unsigned int buses = 0;
2885*4882a593Smuzhiyun
2886*4882a593Smuzhiyun if (!hotplug_bridges && normal_bridges == 1) {
2887*4882a593Smuzhiyun
2888*4882a593Smuzhiyun /*
2889*4882a593Smuzhiyun * There is only one bridge on the bus (upstream
2890*4882a593Smuzhiyun * port) so it gets all available buses which it
2891*4882a593Smuzhiyun * can then distribute to the possible hotplug
2892*4882a593Smuzhiyun * bridges below.
2893*4882a593Smuzhiyun */
2894*4882a593Smuzhiyun buses = available_buses;
2895*4882a593Smuzhiyun } else if (dev->is_hotplug_bridge) {
2896*4882a593Smuzhiyun
2897*4882a593Smuzhiyun /*
2898*4882a593Smuzhiyun * Distribute the extra buses between hotplug
2899*4882a593Smuzhiyun * bridges if any.
2900*4882a593Smuzhiyun */
2901*4882a593Smuzhiyun buses = available_buses / hotplug_bridges;
2902*4882a593Smuzhiyun buses = min(buses, available_buses - used_buses + 1);
2903*4882a593Smuzhiyun }
2904*4882a593Smuzhiyun
2905*4882a593Smuzhiyun cmax = max;
2906*4882a593Smuzhiyun max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
2907*4882a593Smuzhiyun /* One bus is already accounted so don't add it again */
2908*4882a593Smuzhiyun if (max - cmax > 1)
2909*4882a593Smuzhiyun used_buses += max - cmax - 1;
2910*4882a593Smuzhiyun }
2911*4882a593Smuzhiyun
2912*4882a593Smuzhiyun /*
2913*4882a593Smuzhiyun * Make sure a hotplug bridge has at least the minimum requested
2914*4882a593Smuzhiyun * number of buses but allow it to grow up to the maximum available
2915*4882a593Smuzhiyun * bus number of there is room.
2916*4882a593Smuzhiyun */
2917*4882a593Smuzhiyun if (bus->self && bus->self->is_hotplug_bridge) {
2918*4882a593Smuzhiyun used_buses = max_t(unsigned int, available_buses,
2919*4882a593Smuzhiyun pci_hotplug_bus_size - 1);
2920*4882a593Smuzhiyun if (max - start < used_buses) {
2921*4882a593Smuzhiyun max = start + used_buses;
2922*4882a593Smuzhiyun
2923*4882a593Smuzhiyun /* Do not allocate more buses than we have room left */
2924*4882a593Smuzhiyun if (max > bus->busn_res.end)
2925*4882a593Smuzhiyun max = bus->busn_res.end;
2926*4882a593Smuzhiyun
2927*4882a593Smuzhiyun dev_dbg(&bus->dev, "%pR extended by %#02x\n",
2928*4882a593Smuzhiyun &bus->busn_res, max - start);
2929*4882a593Smuzhiyun }
2930*4882a593Smuzhiyun }
2931*4882a593Smuzhiyun
2932*4882a593Smuzhiyun /*
2933*4882a593Smuzhiyun * We've scanned the bus and so we know all about what's on
2934*4882a593Smuzhiyun * the other side of any bridges that may be on this bus plus
2935*4882a593Smuzhiyun * any devices.
2936*4882a593Smuzhiyun *
2937*4882a593Smuzhiyun * Return how far we've got finding sub-buses.
2938*4882a593Smuzhiyun */
2939*4882a593Smuzhiyun dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
2940*4882a593Smuzhiyun return max;
2941*4882a593Smuzhiyun }
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun /**
2944*4882a593Smuzhiyun * pci_scan_child_bus() - Scan devices below a bus
2945*4882a593Smuzhiyun * @bus: Bus to scan for devices
2946*4882a593Smuzhiyun *
2947*4882a593Smuzhiyun * Scans devices below @bus including subordinate buses. Returns new
2948*4882a593Smuzhiyun * subordinate number including all the found devices.
2949*4882a593Smuzhiyun */
pci_scan_child_bus(struct pci_bus * bus)2950*4882a593Smuzhiyun unsigned int pci_scan_child_bus(struct pci_bus *bus)
2951*4882a593Smuzhiyun {
2952*4882a593Smuzhiyun return pci_scan_child_bus_extend(bus, 0);
2953*4882a593Smuzhiyun }
2954*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_scan_child_bus);
2955*4882a593Smuzhiyun
2956*4882a593Smuzhiyun /**
2957*4882a593Smuzhiyun * pcibios_root_bridge_prepare - Platform-specific host bridge setup
2958*4882a593Smuzhiyun * @bridge: Host bridge to set up
2959*4882a593Smuzhiyun *
2960*4882a593Smuzhiyun * Default empty implementation. Replace with an architecture-specific setup
2961*4882a593Smuzhiyun * routine, if necessary.
2962*4882a593Smuzhiyun */
pcibios_root_bridge_prepare(struct pci_host_bridge * bridge)2963*4882a593Smuzhiyun int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2964*4882a593Smuzhiyun {
2965*4882a593Smuzhiyun return 0;
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun
pcibios_add_bus(struct pci_bus * bus)2968*4882a593Smuzhiyun void __weak pcibios_add_bus(struct pci_bus *bus)
2969*4882a593Smuzhiyun {
2970*4882a593Smuzhiyun }
2971*4882a593Smuzhiyun
pcibios_remove_bus(struct pci_bus * bus)2972*4882a593Smuzhiyun void __weak pcibios_remove_bus(struct pci_bus *bus)
2973*4882a593Smuzhiyun {
2974*4882a593Smuzhiyun }
2975*4882a593Smuzhiyun
pci_create_root_bus(struct device * parent,int bus,struct pci_ops * ops,void * sysdata,struct list_head * resources)2976*4882a593Smuzhiyun struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2977*4882a593Smuzhiyun struct pci_ops *ops, void *sysdata, struct list_head *resources)
2978*4882a593Smuzhiyun {
2979*4882a593Smuzhiyun int error;
2980*4882a593Smuzhiyun struct pci_host_bridge *bridge;
2981*4882a593Smuzhiyun
2982*4882a593Smuzhiyun bridge = pci_alloc_host_bridge(0);
2983*4882a593Smuzhiyun if (!bridge)
2984*4882a593Smuzhiyun return NULL;
2985*4882a593Smuzhiyun
2986*4882a593Smuzhiyun bridge->dev.parent = parent;
2987*4882a593Smuzhiyun
2988*4882a593Smuzhiyun list_splice_init(resources, &bridge->windows);
2989*4882a593Smuzhiyun bridge->sysdata = sysdata;
2990*4882a593Smuzhiyun bridge->busnr = bus;
2991*4882a593Smuzhiyun bridge->ops = ops;
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun error = pci_register_host_bridge(bridge);
2994*4882a593Smuzhiyun if (error < 0)
2995*4882a593Smuzhiyun goto err_out;
2996*4882a593Smuzhiyun
2997*4882a593Smuzhiyun return bridge->bus;
2998*4882a593Smuzhiyun
2999*4882a593Smuzhiyun err_out:
3000*4882a593Smuzhiyun put_device(&bridge->dev);
3001*4882a593Smuzhiyun return NULL;
3002*4882a593Smuzhiyun }
3003*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_create_root_bus);
3004*4882a593Smuzhiyun
pci_host_probe(struct pci_host_bridge * bridge)3005*4882a593Smuzhiyun int pci_host_probe(struct pci_host_bridge *bridge)
3006*4882a593Smuzhiyun {
3007*4882a593Smuzhiyun struct pci_bus *bus, *child;
3008*4882a593Smuzhiyun int ret;
3009*4882a593Smuzhiyun
3010*4882a593Smuzhiyun ret = pci_scan_root_bus_bridge(bridge);
3011*4882a593Smuzhiyun if (ret < 0) {
3012*4882a593Smuzhiyun dev_err(bridge->dev.parent, "Scanning root bridge failed");
3013*4882a593Smuzhiyun return ret;
3014*4882a593Smuzhiyun }
3015*4882a593Smuzhiyun
3016*4882a593Smuzhiyun bus = bridge->bus;
3017*4882a593Smuzhiyun
3018*4882a593Smuzhiyun /*
3019*4882a593Smuzhiyun * We insert PCI resources into the iomem_resource and
3020*4882a593Smuzhiyun * ioport_resource trees in either pci_bus_claim_resources()
3021*4882a593Smuzhiyun * or pci_bus_assign_resources().
3022*4882a593Smuzhiyun */
3023*4882a593Smuzhiyun if (pci_has_flag(PCI_PROBE_ONLY)) {
3024*4882a593Smuzhiyun pci_bus_claim_resources(bus);
3025*4882a593Smuzhiyun } else {
3026*4882a593Smuzhiyun pci_bus_size_bridges(bus);
3027*4882a593Smuzhiyun pci_bus_assign_resources(bus);
3028*4882a593Smuzhiyun
3029*4882a593Smuzhiyun list_for_each_entry(child, &bus->children, node)
3030*4882a593Smuzhiyun pcie_bus_configure_settings(child);
3031*4882a593Smuzhiyun }
3032*4882a593Smuzhiyun
3033*4882a593Smuzhiyun pci_bus_add_devices(bus);
3034*4882a593Smuzhiyun return 0;
3035*4882a593Smuzhiyun }
3036*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_host_probe);
3037*4882a593Smuzhiyun
pci_bus_insert_busn_res(struct pci_bus * b,int bus,int bus_max)3038*4882a593Smuzhiyun int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
3039*4882a593Smuzhiyun {
3040*4882a593Smuzhiyun struct resource *res = &b->busn_res;
3041*4882a593Smuzhiyun struct resource *parent_res, *conflict;
3042*4882a593Smuzhiyun
3043*4882a593Smuzhiyun res->start = bus;
3044*4882a593Smuzhiyun res->end = bus_max;
3045*4882a593Smuzhiyun res->flags = IORESOURCE_BUS;
3046*4882a593Smuzhiyun
3047*4882a593Smuzhiyun if (!pci_is_root_bus(b))
3048*4882a593Smuzhiyun parent_res = &b->parent->busn_res;
3049*4882a593Smuzhiyun else {
3050*4882a593Smuzhiyun parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
3051*4882a593Smuzhiyun res->flags |= IORESOURCE_PCI_FIXED;
3052*4882a593Smuzhiyun }
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun conflict = request_resource_conflict(parent_res, res);
3055*4882a593Smuzhiyun
3056*4882a593Smuzhiyun if (conflict)
3057*4882a593Smuzhiyun dev_info(&b->dev,
3058*4882a593Smuzhiyun "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
3059*4882a593Smuzhiyun res, pci_is_root_bus(b) ? "domain " : "",
3060*4882a593Smuzhiyun parent_res, conflict->name, conflict);
3061*4882a593Smuzhiyun
3062*4882a593Smuzhiyun return conflict == NULL;
3063*4882a593Smuzhiyun }
3064*4882a593Smuzhiyun
pci_bus_update_busn_res_end(struct pci_bus * b,int bus_max)3065*4882a593Smuzhiyun int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
3066*4882a593Smuzhiyun {
3067*4882a593Smuzhiyun struct resource *res = &b->busn_res;
3068*4882a593Smuzhiyun struct resource old_res = *res;
3069*4882a593Smuzhiyun resource_size_t size;
3070*4882a593Smuzhiyun int ret;
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun if (res->start > bus_max)
3073*4882a593Smuzhiyun return -EINVAL;
3074*4882a593Smuzhiyun
3075*4882a593Smuzhiyun size = bus_max - res->start + 1;
3076*4882a593Smuzhiyun ret = adjust_resource(res, res->start, size);
3077*4882a593Smuzhiyun dev_info(&b->dev, "busn_res: %pR end %s updated to %02x\n",
3078*4882a593Smuzhiyun &old_res, ret ? "can not be" : "is", bus_max);
3079*4882a593Smuzhiyun
3080*4882a593Smuzhiyun if (!ret && !res->parent)
3081*4882a593Smuzhiyun pci_bus_insert_busn_res(b, res->start, res->end);
3082*4882a593Smuzhiyun
3083*4882a593Smuzhiyun return ret;
3084*4882a593Smuzhiyun }
3085*4882a593Smuzhiyun
pci_bus_release_busn_res(struct pci_bus * b)3086*4882a593Smuzhiyun void pci_bus_release_busn_res(struct pci_bus *b)
3087*4882a593Smuzhiyun {
3088*4882a593Smuzhiyun struct resource *res = &b->busn_res;
3089*4882a593Smuzhiyun int ret;
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun if (!res->flags || !res->parent)
3092*4882a593Smuzhiyun return;
3093*4882a593Smuzhiyun
3094*4882a593Smuzhiyun ret = release_resource(res);
3095*4882a593Smuzhiyun dev_info(&b->dev, "busn_res: %pR %s released\n",
3096*4882a593Smuzhiyun res, ret ? "can not be" : "is");
3097*4882a593Smuzhiyun }
3098*4882a593Smuzhiyun
pci_scan_root_bus_bridge(struct pci_host_bridge * bridge)3099*4882a593Smuzhiyun int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
3100*4882a593Smuzhiyun {
3101*4882a593Smuzhiyun struct resource_entry *window;
3102*4882a593Smuzhiyun bool found = false;
3103*4882a593Smuzhiyun struct pci_bus *b;
3104*4882a593Smuzhiyun int max, bus, ret;
3105*4882a593Smuzhiyun
3106*4882a593Smuzhiyun if (!bridge)
3107*4882a593Smuzhiyun return -EINVAL;
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun resource_list_for_each_entry(window, &bridge->windows)
3110*4882a593Smuzhiyun if (window->res->flags & IORESOURCE_BUS) {
3111*4882a593Smuzhiyun bridge->busnr = window->res->start;
3112*4882a593Smuzhiyun found = true;
3113*4882a593Smuzhiyun break;
3114*4882a593Smuzhiyun }
3115*4882a593Smuzhiyun
3116*4882a593Smuzhiyun ret = pci_register_host_bridge(bridge);
3117*4882a593Smuzhiyun if (ret < 0)
3118*4882a593Smuzhiyun return ret;
3119*4882a593Smuzhiyun
3120*4882a593Smuzhiyun b = bridge->bus;
3121*4882a593Smuzhiyun bus = bridge->busnr;
3122*4882a593Smuzhiyun
3123*4882a593Smuzhiyun if (!found) {
3124*4882a593Smuzhiyun dev_info(&b->dev,
3125*4882a593Smuzhiyun "No busn resource found for root bus, will use [bus %02x-ff]\n",
3126*4882a593Smuzhiyun bus);
3127*4882a593Smuzhiyun pci_bus_insert_busn_res(b, bus, 255);
3128*4882a593Smuzhiyun }
3129*4882a593Smuzhiyun
3130*4882a593Smuzhiyun max = pci_scan_child_bus(b);
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun if (!found)
3133*4882a593Smuzhiyun pci_bus_update_busn_res_end(b, max);
3134*4882a593Smuzhiyun
3135*4882a593Smuzhiyun return 0;
3136*4882a593Smuzhiyun }
3137*4882a593Smuzhiyun EXPORT_SYMBOL(pci_scan_root_bus_bridge);
3138*4882a593Smuzhiyun
pci_scan_root_bus(struct device * parent,int bus,struct pci_ops * ops,void * sysdata,struct list_head * resources)3139*4882a593Smuzhiyun struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
3140*4882a593Smuzhiyun struct pci_ops *ops, void *sysdata, struct list_head *resources)
3141*4882a593Smuzhiyun {
3142*4882a593Smuzhiyun struct resource_entry *window;
3143*4882a593Smuzhiyun bool found = false;
3144*4882a593Smuzhiyun struct pci_bus *b;
3145*4882a593Smuzhiyun int max;
3146*4882a593Smuzhiyun
3147*4882a593Smuzhiyun resource_list_for_each_entry(window, resources)
3148*4882a593Smuzhiyun if (window->res->flags & IORESOURCE_BUS) {
3149*4882a593Smuzhiyun found = true;
3150*4882a593Smuzhiyun break;
3151*4882a593Smuzhiyun }
3152*4882a593Smuzhiyun
3153*4882a593Smuzhiyun b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
3154*4882a593Smuzhiyun if (!b)
3155*4882a593Smuzhiyun return NULL;
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun if (!found) {
3158*4882a593Smuzhiyun dev_info(&b->dev,
3159*4882a593Smuzhiyun "No busn resource found for root bus, will use [bus %02x-ff]\n",
3160*4882a593Smuzhiyun bus);
3161*4882a593Smuzhiyun pci_bus_insert_busn_res(b, bus, 255);
3162*4882a593Smuzhiyun }
3163*4882a593Smuzhiyun
3164*4882a593Smuzhiyun max = pci_scan_child_bus(b);
3165*4882a593Smuzhiyun
3166*4882a593Smuzhiyun if (!found)
3167*4882a593Smuzhiyun pci_bus_update_busn_res_end(b, max);
3168*4882a593Smuzhiyun
3169*4882a593Smuzhiyun return b;
3170*4882a593Smuzhiyun }
3171*4882a593Smuzhiyun EXPORT_SYMBOL(pci_scan_root_bus);
3172*4882a593Smuzhiyun
pci_scan_bus(int bus,struct pci_ops * ops,void * sysdata)3173*4882a593Smuzhiyun struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
3174*4882a593Smuzhiyun void *sysdata)
3175*4882a593Smuzhiyun {
3176*4882a593Smuzhiyun LIST_HEAD(resources);
3177*4882a593Smuzhiyun struct pci_bus *b;
3178*4882a593Smuzhiyun
3179*4882a593Smuzhiyun pci_add_resource(&resources, &ioport_resource);
3180*4882a593Smuzhiyun pci_add_resource(&resources, &iomem_resource);
3181*4882a593Smuzhiyun pci_add_resource(&resources, &busn_resource);
3182*4882a593Smuzhiyun b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
3183*4882a593Smuzhiyun if (b) {
3184*4882a593Smuzhiyun pci_scan_child_bus(b);
3185*4882a593Smuzhiyun } else {
3186*4882a593Smuzhiyun pci_free_resource_list(&resources);
3187*4882a593Smuzhiyun }
3188*4882a593Smuzhiyun return b;
3189*4882a593Smuzhiyun }
3190*4882a593Smuzhiyun EXPORT_SYMBOL(pci_scan_bus);
3191*4882a593Smuzhiyun
3192*4882a593Smuzhiyun /**
3193*4882a593Smuzhiyun * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
3194*4882a593Smuzhiyun * @bridge: PCI bridge for the bus to scan
3195*4882a593Smuzhiyun *
3196*4882a593Smuzhiyun * Scan a PCI bus and child buses for new devices, add them,
3197*4882a593Smuzhiyun * and enable them, resizing bridge mmio/io resource if necessary
3198*4882a593Smuzhiyun * and possible. The caller must ensure the child devices are already
3199*4882a593Smuzhiyun * removed for resizing to occur.
3200*4882a593Smuzhiyun *
3201*4882a593Smuzhiyun * Returns the max number of subordinate bus discovered.
3202*4882a593Smuzhiyun */
pci_rescan_bus_bridge_resize(struct pci_dev * bridge)3203*4882a593Smuzhiyun unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
3204*4882a593Smuzhiyun {
3205*4882a593Smuzhiyun unsigned int max;
3206*4882a593Smuzhiyun struct pci_bus *bus = bridge->subordinate;
3207*4882a593Smuzhiyun
3208*4882a593Smuzhiyun max = pci_scan_child_bus(bus);
3209*4882a593Smuzhiyun
3210*4882a593Smuzhiyun pci_assign_unassigned_bridge_resources(bridge);
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun pci_bus_add_devices(bus);
3213*4882a593Smuzhiyun
3214*4882a593Smuzhiyun return max;
3215*4882a593Smuzhiyun }
3216*4882a593Smuzhiyun
3217*4882a593Smuzhiyun /**
3218*4882a593Smuzhiyun * pci_rescan_bus - Scan a PCI bus for devices
3219*4882a593Smuzhiyun * @bus: PCI bus to scan
3220*4882a593Smuzhiyun *
3221*4882a593Smuzhiyun * Scan a PCI bus and child buses for new devices, add them,
3222*4882a593Smuzhiyun * and enable them.
3223*4882a593Smuzhiyun *
3224*4882a593Smuzhiyun * Returns the max number of subordinate bus discovered.
3225*4882a593Smuzhiyun */
pci_rescan_bus(struct pci_bus * bus)3226*4882a593Smuzhiyun unsigned int pci_rescan_bus(struct pci_bus *bus)
3227*4882a593Smuzhiyun {
3228*4882a593Smuzhiyun unsigned int max;
3229*4882a593Smuzhiyun
3230*4882a593Smuzhiyun max = pci_scan_child_bus(bus);
3231*4882a593Smuzhiyun pci_assign_unassigned_bus_resources(bus);
3232*4882a593Smuzhiyun pci_bus_add_devices(bus);
3233*4882a593Smuzhiyun
3234*4882a593Smuzhiyun return max;
3235*4882a593Smuzhiyun }
3236*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_rescan_bus);
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun /*
3239*4882a593Smuzhiyun * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3240*4882a593Smuzhiyun * routines should always be executed under this mutex.
3241*4882a593Smuzhiyun */
3242*4882a593Smuzhiyun static DEFINE_MUTEX(pci_rescan_remove_lock);
3243*4882a593Smuzhiyun
pci_lock_rescan_remove(void)3244*4882a593Smuzhiyun void pci_lock_rescan_remove(void)
3245*4882a593Smuzhiyun {
3246*4882a593Smuzhiyun mutex_lock(&pci_rescan_remove_lock);
3247*4882a593Smuzhiyun }
3248*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
3249*4882a593Smuzhiyun
pci_unlock_rescan_remove(void)3250*4882a593Smuzhiyun void pci_unlock_rescan_remove(void)
3251*4882a593Smuzhiyun {
3252*4882a593Smuzhiyun mutex_unlock(&pci_rescan_remove_lock);
3253*4882a593Smuzhiyun }
3254*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
3255*4882a593Smuzhiyun
pci_sort_bf_cmp(const struct device * d_a,const struct device * d_b)3256*4882a593Smuzhiyun static int __init pci_sort_bf_cmp(const struct device *d_a,
3257*4882a593Smuzhiyun const struct device *d_b)
3258*4882a593Smuzhiyun {
3259*4882a593Smuzhiyun const struct pci_dev *a = to_pci_dev(d_a);
3260*4882a593Smuzhiyun const struct pci_dev *b = to_pci_dev(d_b);
3261*4882a593Smuzhiyun
3262*4882a593Smuzhiyun if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
3263*4882a593Smuzhiyun else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
3264*4882a593Smuzhiyun
3265*4882a593Smuzhiyun if (a->bus->number < b->bus->number) return -1;
3266*4882a593Smuzhiyun else if (a->bus->number > b->bus->number) return 1;
3267*4882a593Smuzhiyun
3268*4882a593Smuzhiyun if (a->devfn < b->devfn) return -1;
3269*4882a593Smuzhiyun else if (a->devfn > b->devfn) return 1;
3270*4882a593Smuzhiyun
3271*4882a593Smuzhiyun return 0;
3272*4882a593Smuzhiyun }
3273*4882a593Smuzhiyun
pci_sort_breadthfirst(void)3274*4882a593Smuzhiyun void __init pci_sort_breadthfirst(void)
3275*4882a593Smuzhiyun {
3276*4882a593Smuzhiyun bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
3277*4882a593Smuzhiyun }
3278*4882a593Smuzhiyun
pci_hp_add_bridge(struct pci_dev * dev)3279*4882a593Smuzhiyun int pci_hp_add_bridge(struct pci_dev *dev)
3280*4882a593Smuzhiyun {
3281*4882a593Smuzhiyun struct pci_bus *parent = dev->bus;
3282*4882a593Smuzhiyun int busnr, start = parent->busn_res.start;
3283*4882a593Smuzhiyun unsigned int available_buses = 0;
3284*4882a593Smuzhiyun int end = parent->busn_res.end;
3285*4882a593Smuzhiyun
3286*4882a593Smuzhiyun for (busnr = start; busnr <= end; busnr++) {
3287*4882a593Smuzhiyun if (!pci_find_bus(pci_domain_nr(parent), busnr))
3288*4882a593Smuzhiyun break;
3289*4882a593Smuzhiyun }
3290*4882a593Smuzhiyun if (busnr-- > end) {
3291*4882a593Smuzhiyun pci_err(dev, "No bus number available for hot-added bridge\n");
3292*4882a593Smuzhiyun return -1;
3293*4882a593Smuzhiyun }
3294*4882a593Smuzhiyun
3295*4882a593Smuzhiyun /* Scan bridges that are already configured */
3296*4882a593Smuzhiyun busnr = pci_scan_bridge(parent, dev, busnr, 0);
3297*4882a593Smuzhiyun
3298*4882a593Smuzhiyun /*
3299*4882a593Smuzhiyun * Distribute the available bus numbers between hotplug-capable
3300*4882a593Smuzhiyun * bridges to make extending the chain later possible.
3301*4882a593Smuzhiyun */
3302*4882a593Smuzhiyun available_buses = end - busnr;
3303*4882a593Smuzhiyun
3304*4882a593Smuzhiyun /* Scan bridges that need to be reconfigured */
3305*4882a593Smuzhiyun pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
3306*4882a593Smuzhiyun
3307*4882a593Smuzhiyun if (!dev->subordinate)
3308*4882a593Smuzhiyun return -1;
3309*4882a593Smuzhiyun
3310*4882a593Smuzhiyun return 0;
3311*4882a593Smuzhiyun }
3312*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_hp_add_bridge);
3313