xref: /OK3568_Linux_fs/kernel/drivers/pci/pcie/portdrv.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Purpose:	PCI Express Port Bus Driver's Internal Data Structures
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2004 Intel
6*4882a593Smuzhiyun  * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _PORTDRV_H_
10*4882a593Smuzhiyun #define _PORTDRV_H_
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/compiler.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* Service Type */
15*4882a593Smuzhiyun #define PCIE_PORT_SERVICE_PME_SHIFT	0	/* Power Management Event */
16*4882a593Smuzhiyun #define PCIE_PORT_SERVICE_PME		(1 << PCIE_PORT_SERVICE_PME_SHIFT)
17*4882a593Smuzhiyun #define PCIE_PORT_SERVICE_AER_SHIFT	1	/* Advanced Error Reporting */
18*4882a593Smuzhiyun #define PCIE_PORT_SERVICE_AER		(1 << PCIE_PORT_SERVICE_AER_SHIFT)
19*4882a593Smuzhiyun #define PCIE_PORT_SERVICE_HP_SHIFT	2	/* Native Hotplug */
20*4882a593Smuzhiyun #define PCIE_PORT_SERVICE_HP		(1 << PCIE_PORT_SERVICE_HP_SHIFT)
21*4882a593Smuzhiyun #define PCIE_PORT_SERVICE_DPC_SHIFT	3	/* Downstream Port Containment */
22*4882a593Smuzhiyun #define PCIE_PORT_SERVICE_DPC		(1 << PCIE_PORT_SERVICE_DPC_SHIFT)
23*4882a593Smuzhiyun #define PCIE_PORT_SERVICE_BWNOTIF_SHIFT	4	/* Bandwidth notification */
24*4882a593Smuzhiyun #define PCIE_PORT_SERVICE_BWNOTIF	(1 << PCIE_PORT_SERVICE_BWNOTIF_SHIFT)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define PCIE_PORT_DEVICE_MAXSERVICES   5
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun extern bool pcie_ports_dpc_native;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #ifdef CONFIG_PCIEAER
31*4882a593Smuzhiyun int pcie_aer_init(void);
32*4882a593Smuzhiyun int pcie_aer_is_native(struct pci_dev *dev);
33*4882a593Smuzhiyun #else
pcie_aer_init(void)34*4882a593Smuzhiyun static inline int pcie_aer_init(void) { return 0; }
pcie_aer_is_native(struct pci_dev * dev)35*4882a593Smuzhiyun static inline int pcie_aer_is_native(struct pci_dev *dev) { return 0; }
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_PCI_PCIE
39*4882a593Smuzhiyun int pcie_hp_init(void);
40*4882a593Smuzhiyun #else
pcie_hp_init(void)41*4882a593Smuzhiyun static inline int pcie_hp_init(void) { return 0; }
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #ifdef CONFIG_PCIE_PME
45*4882a593Smuzhiyun int pcie_pme_init(void);
46*4882a593Smuzhiyun #else
pcie_pme_init(void)47*4882a593Smuzhiyun static inline int pcie_pme_init(void) { return 0; }
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #ifdef CONFIG_PCIE_DPC
51*4882a593Smuzhiyun int pcie_dpc_init(void);
52*4882a593Smuzhiyun #else
pcie_dpc_init(void)53*4882a593Smuzhiyun static inline int pcie_dpc_init(void) { return 0; }
54*4882a593Smuzhiyun #endif
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* Port Type */
57*4882a593Smuzhiyun #define PCIE_ANY_PORT			(~0)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun struct pcie_device {
60*4882a593Smuzhiyun 	int		irq;	    /* Service IRQ/MSI/MSI-X Vector */
61*4882a593Smuzhiyun 	struct pci_dev *port;	    /* Root/Upstream/Downstream Port */
62*4882a593Smuzhiyun 	u32		service;    /* Port service this device represents */
63*4882a593Smuzhiyun 	void		*priv_data; /* Service Private Data */
64*4882a593Smuzhiyun 	struct device	device;     /* Generic Device Interface */
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun #define to_pcie_device(d) container_of(d, struct pcie_device, device)
67*4882a593Smuzhiyun 
set_service_data(struct pcie_device * dev,void * data)68*4882a593Smuzhiyun static inline void set_service_data(struct pcie_device *dev, void *data)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	dev->priv_data = data;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
get_service_data(struct pcie_device * dev)73*4882a593Smuzhiyun static inline void *get_service_data(struct pcie_device *dev)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	return dev->priv_data;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun struct pcie_port_service_driver {
79*4882a593Smuzhiyun 	const char *name;
80*4882a593Smuzhiyun 	int (*probe)(struct pcie_device *dev);
81*4882a593Smuzhiyun 	void (*remove)(struct pcie_device *dev);
82*4882a593Smuzhiyun 	int (*suspend)(struct pcie_device *dev);
83*4882a593Smuzhiyun 	int (*resume_noirq)(struct pcie_device *dev);
84*4882a593Smuzhiyun 	int (*resume)(struct pcie_device *dev);
85*4882a593Smuzhiyun 	int (*runtime_suspend)(struct pcie_device *dev);
86*4882a593Smuzhiyun 	int (*runtime_resume)(struct pcie_device *dev);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/* Device driver may resume normal operations */
89*4882a593Smuzhiyun 	void (*error_resume)(struct pci_dev *dev);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	int port_type;  /* Type of the port this driver can handle */
92*4882a593Smuzhiyun 	u32 service;    /* Port service this device represents */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	struct device_driver driver;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun #define to_service_driver(d) \
97*4882a593Smuzhiyun 	container_of(d, struct pcie_port_service_driver, driver)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun int pcie_port_service_register(struct pcie_port_service_driver *new);
100*4882a593Smuzhiyun void pcie_port_service_unregister(struct pcie_port_service_driver *new);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun  * The PCIe Capability Interrupt Message Number (PCIe r3.1, sec 7.8.2) must
104*4882a593Smuzhiyun  * be one of the first 32 MSI-X entries.  Per PCI r3.0, sec 6.8.3.1, MSI
105*4882a593Smuzhiyun  * supports a maximum of 32 vectors per function.
106*4882a593Smuzhiyun  */
107*4882a593Smuzhiyun #define PCIE_PORT_MAX_MSI_ENTRIES	32
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define get_descriptor_id(type, service) (((type - 4) << 8) | service)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun extern struct bus_type pcie_port_bus_type;
112*4882a593Smuzhiyun int pcie_port_device_register(struct pci_dev *dev);
113*4882a593Smuzhiyun #ifdef CONFIG_PM
114*4882a593Smuzhiyun int pcie_port_device_suspend(struct device *dev);
115*4882a593Smuzhiyun int pcie_port_device_resume_noirq(struct device *dev);
116*4882a593Smuzhiyun int pcie_port_device_resume(struct device *dev);
117*4882a593Smuzhiyun int pcie_port_device_runtime_suspend(struct device *dev);
118*4882a593Smuzhiyun int pcie_port_device_runtime_resume(struct device *dev);
119*4882a593Smuzhiyun #endif
120*4882a593Smuzhiyun void pcie_port_device_remove(struct pci_dev *dev);
121*4882a593Smuzhiyun int __must_check pcie_port_bus_register(void);
122*4882a593Smuzhiyun void pcie_port_bus_unregister(void);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun struct pci_dev;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #ifdef CONFIG_PCIE_PME
127*4882a593Smuzhiyun extern bool pcie_pme_msi_disabled;
128*4882a593Smuzhiyun 
pcie_pme_disable_msi(void)129*4882a593Smuzhiyun static inline void pcie_pme_disable_msi(void)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	pcie_pme_msi_disabled = true;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
pcie_pme_no_msi(void)134*4882a593Smuzhiyun static inline bool pcie_pme_no_msi(void)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	return pcie_pme_msi_disabled;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun void pcie_pme_interrupt_enable(struct pci_dev *dev, bool enable);
140*4882a593Smuzhiyun #else /* !CONFIG_PCIE_PME */
pcie_pme_disable_msi(void)141*4882a593Smuzhiyun static inline void pcie_pme_disable_msi(void) {}
pcie_pme_no_msi(void)142*4882a593Smuzhiyun static inline bool pcie_pme_no_msi(void) { return false; }
pcie_pme_interrupt_enable(struct pci_dev * dev,bool en)143*4882a593Smuzhiyun static inline void pcie_pme_interrupt_enable(struct pci_dev *dev, bool en) {}
144*4882a593Smuzhiyun #endif /* !CONFIG_PCIE_PME */
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun struct device *pcie_port_find_device(struct pci_dev *dev, u32 service);
147*4882a593Smuzhiyun #endif /* _PORTDRV_H_ */
148