1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Implement the AER root port service driver. The driver registers an IRQ
4*4882a593Smuzhiyun * handler. When a root port triggers an AER interrupt, the IRQ handler
5*4882a593Smuzhiyun * collects root port status and schedules work.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2006 Intel Corp.
8*4882a593Smuzhiyun * Tom Long Nguyen (tom.l.nguyen@intel.com)
9*4882a593Smuzhiyun * Zhang Yanmin (yanmin.zhang@intel.com)
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * (C) Copyright 2009 Hewlett-Packard Development Company, L.P.
12*4882a593Smuzhiyun * Andrew Patterson <andrew.patterson@hp.com>
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define pr_fmt(fmt) "AER: " fmt
16*4882a593Smuzhiyun #define dev_fmt pr_fmt
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/bitops.h>
19*4882a593Smuzhiyun #include <linux/cper.h>
20*4882a593Smuzhiyun #include <linux/pci.h>
21*4882a593Smuzhiyun #include <linux/pci-acpi.h>
22*4882a593Smuzhiyun #include <linux/sched.h>
23*4882a593Smuzhiyun #include <linux/kernel.h>
24*4882a593Smuzhiyun #include <linux/errno.h>
25*4882a593Smuzhiyun #include <linux/pm.h>
26*4882a593Smuzhiyun #include <linux/init.h>
27*4882a593Smuzhiyun #include <linux/interrupt.h>
28*4882a593Smuzhiyun #include <linux/delay.h>
29*4882a593Smuzhiyun #include <linux/kfifo.h>
30*4882a593Smuzhiyun #include <linux/slab.h>
31*4882a593Smuzhiyun #include <acpi/apei.h>
32*4882a593Smuzhiyun #include <ras/ras_event.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "../pci.h"
35*4882a593Smuzhiyun #include "portdrv.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define AER_ERROR_SOURCES_MAX 128
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define AER_MAX_TYPEOF_COR_ERRS 16 /* as per PCI_ERR_COR_STATUS */
40*4882a593Smuzhiyun #define AER_MAX_TYPEOF_UNCOR_ERRS 27 /* as per PCI_ERR_UNCOR_STATUS*/
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct aer_err_source {
43*4882a593Smuzhiyun unsigned int status;
44*4882a593Smuzhiyun unsigned int id;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct aer_rpc {
48*4882a593Smuzhiyun struct pci_dev *rpd; /* Root Port device */
49*4882a593Smuzhiyun DECLARE_KFIFO(aer_fifo, struct aer_err_source, AER_ERROR_SOURCES_MAX);
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* AER stats for the device */
53*4882a593Smuzhiyun struct aer_stats {
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * Fields for all AER capable devices. They indicate the errors
57*4882a593Smuzhiyun * "as seen by this device". Note that this may mean that if an
58*4882a593Smuzhiyun * end point is causing problems, the AER counters may increment
59*4882a593Smuzhiyun * at its link partner (e.g. root port) because the errors will be
60*4882a593Smuzhiyun * "seen" by the link partner and not the the problematic end point
61*4882a593Smuzhiyun * itself (which may report all counters as 0 as it never saw any
62*4882a593Smuzhiyun * problems).
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun /* Counters for different type of correctable errors */
65*4882a593Smuzhiyun u64 dev_cor_errs[AER_MAX_TYPEOF_COR_ERRS];
66*4882a593Smuzhiyun /* Counters for different type of fatal uncorrectable errors */
67*4882a593Smuzhiyun u64 dev_fatal_errs[AER_MAX_TYPEOF_UNCOR_ERRS];
68*4882a593Smuzhiyun /* Counters for different type of nonfatal uncorrectable errors */
69*4882a593Smuzhiyun u64 dev_nonfatal_errs[AER_MAX_TYPEOF_UNCOR_ERRS];
70*4882a593Smuzhiyun /* Total number of ERR_COR sent by this device */
71*4882a593Smuzhiyun u64 dev_total_cor_errs;
72*4882a593Smuzhiyun /* Total number of ERR_FATAL sent by this device */
73*4882a593Smuzhiyun u64 dev_total_fatal_errs;
74*4882a593Smuzhiyun /* Total number of ERR_NONFATAL sent by this device */
75*4882a593Smuzhiyun u64 dev_total_nonfatal_errs;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * Fields for Root ports & root complex event collectors only, these
79*4882a593Smuzhiyun * indicate the total number of ERR_COR, ERR_FATAL, and ERR_NONFATAL
80*4882a593Smuzhiyun * messages received by the root port / event collector, INCLUDING the
81*4882a593Smuzhiyun * ones that are generated internally (by the rootport itself)
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun u64 rootport_total_cor_errs;
84*4882a593Smuzhiyun u64 rootport_total_fatal_errs;
85*4882a593Smuzhiyun u64 rootport_total_nonfatal_errs;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define AER_LOG_TLP_MASKS (PCI_ERR_UNC_POISON_TLP| \
89*4882a593Smuzhiyun PCI_ERR_UNC_ECRC| \
90*4882a593Smuzhiyun PCI_ERR_UNC_UNSUP| \
91*4882a593Smuzhiyun PCI_ERR_UNC_COMP_ABORT| \
92*4882a593Smuzhiyun PCI_ERR_UNC_UNX_COMP| \
93*4882a593Smuzhiyun PCI_ERR_UNC_MALF_TLP)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define SYSTEM_ERROR_INTR_ON_MESG_MASK (PCI_EXP_RTCTL_SECEE| \
96*4882a593Smuzhiyun PCI_EXP_RTCTL_SENFEE| \
97*4882a593Smuzhiyun PCI_EXP_RTCTL_SEFEE)
98*4882a593Smuzhiyun #define ROOT_PORT_INTR_ON_MESG_MASK (PCI_ERR_ROOT_CMD_COR_EN| \
99*4882a593Smuzhiyun PCI_ERR_ROOT_CMD_NONFATAL_EN| \
100*4882a593Smuzhiyun PCI_ERR_ROOT_CMD_FATAL_EN)
101*4882a593Smuzhiyun #define ERR_COR_ID(d) (d & 0xffff)
102*4882a593Smuzhiyun #define ERR_UNCOR_ID(d) (d >> 16)
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define AER_ERR_STATUS_MASK (PCI_ERR_ROOT_UNCOR_RCV | \
105*4882a593Smuzhiyun PCI_ERR_ROOT_COR_RCV | \
106*4882a593Smuzhiyun PCI_ERR_ROOT_MULTI_COR_RCV | \
107*4882a593Smuzhiyun PCI_ERR_ROOT_MULTI_UNCOR_RCV)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static int pcie_aer_disable;
110*4882a593Smuzhiyun static pci_ers_result_t aer_root_reset(struct pci_dev *dev);
111*4882a593Smuzhiyun
pci_no_aer(void)112*4882a593Smuzhiyun void pci_no_aer(void)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun pcie_aer_disable = 1;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
pci_aer_available(void)117*4882a593Smuzhiyun bool pci_aer_available(void)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun return !pcie_aer_disable && pci_msi_enabled();
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #ifdef CONFIG_PCIE_ECRC
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define ECRC_POLICY_DEFAULT 0 /* ECRC set by BIOS */
125*4882a593Smuzhiyun #define ECRC_POLICY_OFF 1 /* ECRC off for performance */
126*4882a593Smuzhiyun #define ECRC_POLICY_ON 2 /* ECRC on for data integrity */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static int ecrc_policy = ECRC_POLICY_DEFAULT;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const char * const ecrc_policy_str[] = {
131*4882a593Smuzhiyun [ECRC_POLICY_DEFAULT] = "bios",
132*4882a593Smuzhiyun [ECRC_POLICY_OFF] = "off",
133*4882a593Smuzhiyun [ECRC_POLICY_ON] = "on"
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /**
137*4882a593Smuzhiyun * enable_ercr_checking - enable PCIe ECRC checking for a device
138*4882a593Smuzhiyun * @dev: the PCI device
139*4882a593Smuzhiyun *
140*4882a593Smuzhiyun * Returns 0 on success, or negative on failure.
141*4882a593Smuzhiyun */
enable_ecrc_checking(struct pci_dev * dev)142*4882a593Smuzhiyun static int enable_ecrc_checking(struct pci_dev *dev)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun int aer = dev->aer_cap;
145*4882a593Smuzhiyun u32 reg32;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (!aer)
148*4882a593Smuzhiyun return -ENODEV;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_CAP, ®32);
151*4882a593Smuzhiyun if (reg32 & PCI_ERR_CAP_ECRC_GENC)
152*4882a593Smuzhiyun reg32 |= PCI_ERR_CAP_ECRC_GENE;
153*4882a593Smuzhiyun if (reg32 & PCI_ERR_CAP_ECRC_CHKC)
154*4882a593Smuzhiyun reg32 |= PCI_ERR_CAP_ECRC_CHKE;
155*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_CAP, reg32);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /**
161*4882a593Smuzhiyun * disable_ercr_checking - disables PCIe ECRC checking for a device
162*4882a593Smuzhiyun * @dev: the PCI device
163*4882a593Smuzhiyun *
164*4882a593Smuzhiyun * Returns 0 on success, or negative on failure.
165*4882a593Smuzhiyun */
disable_ecrc_checking(struct pci_dev * dev)166*4882a593Smuzhiyun static int disable_ecrc_checking(struct pci_dev *dev)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun int aer = dev->aer_cap;
169*4882a593Smuzhiyun u32 reg32;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (!aer)
172*4882a593Smuzhiyun return -ENODEV;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_CAP, ®32);
175*4882a593Smuzhiyun reg32 &= ~(PCI_ERR_CAP_ECRC_GENE | PCI_ERR_CAP_ECRC_CHKE);
176*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_CAP, reg32);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /**
182*4882a593Smuzhiyun * pcie_set_ecrc_checking - set/unset PCIe ECRC checking for a device based on global policy
183*4882a593Smuzhiyun * @dev: the PCI device
184*4882a593Smuzhiyun */
pcie_set_ecrc_checking(struct pci_dev * dev)185*4882a593Smuzhiyun void pcie_set_ecrc_checking(struct pci_dev *dev)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun switch (ecrc_policy) {
188*4882a593Smuzhiyun case ECRC_POLICY_DEFAULT:
189*4882a593Smuzhiyun return;
190*4882a593Smuzhiyun case ECRC_POLICY_OFF:
191*4882a593Smuzhiyun disable_ecrc_checking(dev);
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun case ECRC_POLICY_ON:
194*4882a593Smuzhiyun enable_ecrc_checking(dev);
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun default:
197*4882a593Smuzhiyun return;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /**
202*4882a593Smuzhiyun * pcie_ecrc_get_policy - parse kernel command-line ecrc option
203*4882a593Smuzhiyun * @str: ECRC policy from kernel command line to use
204*4882a593Smuzhiyun */
pcie_ecrc_get_policy(char * str)205*4882a593Smuzhiyun void pcie_ecrc_get_policy(char *str)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun int i;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun i = match_string(ecrc_policy_str, ARRAY_SIZE(ecrc_policy_str), str);
210*4882a593Smuzhiyun if (i < 0)
211*4882a593Smuzhiyun return;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ecrc_policy = i;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun #endif /* CONFIG_PCIE_ECRC */
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #define PCI_EXP_AER_FLAGS (PCI_EXP_DEVCTL_CERE | PCI_EXP_DEVCTL_NFERE | \
218*4882a593Smuzhiyun PCI_EXP_DEVCTL_FERE | PCI_EXP_DEVCTL_URRE)
219*4882a593Smuzhiyun
pcie_aer_is_native(struct pci_dev * dev)220*4882a593Smuzhiyun int pcie_aer_is_native(struct pci_dev *dev)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (!dev->aer_cap)
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return pcie_ports_native || host->native_aer;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
pci_enable_pcie_error_reporting(struct pci_dev * dev)230*4882a593Smuzhiyun int pci_enable_pcie_error_reporting(struct pci_dev *dev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun int rc;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (!pcie_aer_is_native(dev))
235*4882a593Smuzhiyun return -EIO;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun rc = pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_AER_FLAGS);
238*4882a593Smuzhiyun return pcibios_err_to_errno(rc);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_enable_pcie_error_reporting);
241*4882a593Smuzhiyun
pci_disable_pcie_error_reporting(struct pci_dev * dev)242*4882a593Smuzhiyun int pci_disable_pcie_error_reporting(struct pci_dev *dev)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun int rc;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (!pcie_aer_is_native(dev))
247*4882a593Smuzhiyun return -EIO;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun rc = pcie_capability_clear_word(dev, PCI_EXP_DEVCTL, PCI_EXP_AER_FLAGS);
250*4882a593Smuzhiyun return pcibios_err_to_errno(rc);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_disable_pcie_error_reporting);
253*4882a593Smuzhiyun
pci_aer_clear_nonfatal_status(struct pci_dev * dev)254*4882a593Smuzhiyun int pci_aer_clear_nonfatal_status(struct pci_dev *dev)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun int aer = dev->aer_cap;
257*4882a593Smuzhiyun u32 status, sev;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (!pcie_aer_is_native(dev))
260*4882a593Smuzhiyun return -EIO;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Clear status bits for ERR_NONFATAL errors only */
263*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_STATUS, &status);
264*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_SEVER, &sev);
265*4882a593Smuzhiyun status &= ~sev;
266*4882a593Smuzhiyun if (status)
267*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_UNCOR_STATUS, status);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_aer_clear_nonfatal_status);
272*4882a593Smuzhiyun
pci_aer_clear_fatal_status(struct pci_dev * dev)273*4882a593Smuzhiyun void pci_aer_clear_fatal_status(struct pci_dev *dev)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun int aer = dev->aer_cap;
276*4882a593Smuzhiyun u32 status, sev;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (!pcie_aer_is_native(dev))
279*4882a593Smuzhiyun return;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Clear status bits for ERR_FATAL errors only */
282*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_STATUS, &status);
283*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_SEVER, &sev);
284*4882a593Smuzhiyun status &= sev;
285*4882a593Smuzhiyun if (status)
286*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_UNCOR_STATUS, status);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /**
290*4882a593Smuzhiyun * pci_aer_raw_clear_status - Clear AER error registers.
291*4882a593Smuzhiyun * @dev: the PCI device
292*4882a593Smuzhiyun *
293*4882a593Smuzhiyun * Clearing AER error status registers unconditionally, regardless of
294*4882a593Smuzhiyun * whether they're owned by firmware or the OS.
295*4882a593Smuzhiyun *
296*4882a593Smuzhiyun * Returns 0 on success, or negative on failure.
297*4882a593Smuzhiyun */
pci_aer_raw_clear_status(struct pci_dev * dev)298*4882a593Smuzhiyun int pci_aer_raw_clear_status(struct pci_dev *dev)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun int aer = dev->aer_cap;
301*4882a593Smuzhiyun u32 status;
302*4882a593Smuzhiyun int port_type;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (!aer)
305*4882a593Smuzhiyun return -EIO;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun port_type = pci_pcie_type(dev);
308*4882a593Smuzhiyun if (port_type == PCI_EXP_TYPE_ROOT_PORT ||
309*4882a593Smuzhiyun port_type == PCI_EXP_TYPE_RC_EC) {
310*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_ROOT_STATUS, &status);
311*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_ROOT_STATUS, status);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_COR_STATUS, &status);
315*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_COR_STATUS, status);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_STATUS, &status);
318*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_UNCOR_STATUS, status);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
pci_aer_clear_status(struct pci_dev * dev)323*4882a593Smuzhiyun int pci_aer_clear_status(struct pci_dev *dev)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun if (!pcie_aer_is_native(dev))
326*4882a593Smuzhiyun return -EIO;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun return pci_aer_raw_clear_status(dev);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
pci_save_aer_state(struct pci_dev * dev)331*4882a593Smuzhiyun void pci_save_aer_state(struct pci_dev *dev)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun int aer = dev->aer_cap;
334*4882a593Smuzhiyun struct pci_cap_saved_state *save_state;
335*4882a593Smuzhiyun u32 *cap;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (!aer)
338*4882a593Smuzhiyun return;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_ERR);
341*4882a593Smuzhiyun if (!save_state)
342*4882a593Smuzhiyun return;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun cap = &save_state->cap.data[0];
345*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, cap++);
346*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_SEVER, cap++);
347*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_COR_MASK, cap++);
348*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_CAP, cap++);
349*4882a593Smuzhiyun if (pcie_cap_has_rtctl(dev))
350*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_ROOT_COMMAND, cap++);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
pci_restore_aer_state(struct pci_dev * dev)353*4882a593Smuzhiyun void pci_restore_aer_state(struct pci_dev *dev)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun int aer = dev->aer_cap;
356*4882a593Smuzhiyun struct pci_cap_saved_state *save_state;
357*4882a593Smuzhiyun u32 *cap;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (!aer)
360*4882a593Smuzhiyun return;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_ERR);
363*4882a593Smuzhiyun if (!save_state)
364*4882a593Smuzhiyun return;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun cap = &save_state->cap.data[0];
367*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, *cap++);
368*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_UNCOR_SEVER, *cap++);
369*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_COR_MASK, *cap++);
370*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_CAP, *cap++);
371*4882a593Smuzhiyun if (pcie_cap_has_rtctl(dev))
372*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_ROOT_COMMAND, *cap++);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
pci_aer_init(struct pci_dev * dev)375*4882a593Smuzhiyun void pci_aer_init(struct pci_dev *dev)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun int n;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun dev->aer_cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
380*4882a593Smuzhiyun if (!dev->aer_cap)
381*4882a593Smuzhiyun return;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun dev->aer_stats = kzalloc(sizeof(struct aer_stats), GFP_KERNEL);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /*
386*4882a593Smuzhiyun * We save/restore PCI_ERR_UNCOR_MASK, PCI_ERR_UNCOR_SEVER,
387*4882a593Smuzhiyun * PCI_ERR_COR_MASK, and PCI_ERR_CAP. Root and Root Complex Event
388*4882a593Smuzhiyun * Collectors also implement PCI_ERR_ROOT_COMMAND (PCIe r5.0, sec
389*4882a593Smuzhiyun * 7.8.4).
390*4882a593Smuzhiyun */
391*4882a593Smuzhiyun n = pcie_cap_has_rtctl(dev) ? 5 : 4;
392*4882a593Smuzhiyun pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_ERR, sizeof(u32) * n);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun pci_aer_clear_status(dev);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
pci_aer_exit(struct pci_dev * dev)397*4882a593Smuzhiyun void pci_aer_exit(struct pci_dev *dev)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun kfree(dev->aer_stats);
400*4882a593Smuzhiyun dev->aer_stats = NULL;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun #define AER_AGENT_RECEIVER 0
404*4882a593Smuzhiyun #define AER_AGENT_REQUESTER 1
405*4882a593Smuzhiyun #define AER_AGENT_COMPLETER 2
406*4882a593Smuzhiyun #define AER_AGENT_TRANSMITTER 3
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun #define AER_AGENT_REQUESTER_MASK(t) ((t == AER_CORRECTABLE) ? \
409*4882a593Smuzhiyun 0 : (PCI_ERR_UNC_COMP_TIME|PCI_ERR_UNC_UNSUP))
410*4882a593Smuzhiyun #define AER_AGENT_COMPLETER_MASK(t) ((t == AER_CORRECTABLE) ? \
411*4882a593Smuzhiyun 0 : PCI_ERR_UNC_COMP_ABORT)
412*4882a593Smuzhiyun #define AER_AGENT_TRANSMITTER_MASK(t) ((t == AER_CORRECTABLE) ? \
413*4882a593Smuzhiyun (PCI_ERR_COR_REP_ROLL|PCI_ERR_COR_REP_TIMER) : 0)
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun #define AER_GET_AGENT(t, e) \
416*4882a593Smuzhiyun ((e & AER_AGENT_COMPLETER_MASK(t)) ? AER_AGENT_COMPLETER : \
417*4882a593Smuzhiyun (e & AER_AGENT_REQUESTER_MASK(t)) ? AER_AGENT_REQUESTER : \
418*4882a593Smuzhiyun (e & AER_AGENT_TRANSMITTER_MASK(t)) ? AER_AGENT_TRANSMITTER : \
419*4882a593Smuzhiyun AER_AGENT_RECEIVER)
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun #define AER_PHYSICAL_LAYER_ERROR 0
422*4882a593Smuzhiyun #define AER_DATA_LINK_LAYER_ERROR 1
423*4882a593Smuzhiyun #define AER_TRANSACTION_LAYER_ERROR 2
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun #define AER_PHYSICAL_LAYER_ERROR_MASK(t) ((t == AER_CORRECTABLE) ? \
426*4882a593Smuzhiyun PCI_ERR_COR_RCVR : 0)
427*4882a593Smuzhiyun #define AER_DATA_LINK_LAYER_ERROR_MASK(t) ((t == AER_CORRECTABLE) ? \
428*4882a593Smuzhiyun (PCI_ERR_COR_BAD_TLP| \
429*4882a593Smuzhiyun PCI_ERR_COR_BAD_DLLP| \
430*4882a593Smuzhiyun PCI_ERR_COR_REP_ROLL| \
431*4882a593Smuzhiyun PCI_ERR_COR_REP_TIMER) : PCI_ERR_UNC_DLP)
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun #define AER_GET_LAYER_ERROR(t, e) \
434*4882a593Smuzhiyun ((e & AER_PHYSICAL_LAYER_ERROR_MASK(t)) ? AER_PHYSICAL_LAYER_ERROR : \
435*4882a593Smuzhiyun (e & AER_DATA_LINK_LAYER_ERROR_MASK(t)) ? AER_DATA_LINK_LAYER_ERROR : \
436*4882a593Smuzhiyun AER_TRANSACTION_LAYER_ERROR)
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /*
439*4882a593Smuzhiyun * AER error strings
440*4882a593Smuzhiyun */
441*4882a593Smuzhiyun static const char *aer_error_severity_string[] = {
442*4882a593Smuzhiyun "Uncorrected (Non-Fatal)",
443*4882a593Smuzhiyun "Uncorrected (Fatal)",
444*4882a593Smuzhiyun "Corrected"
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun static const char *aer_error_layer[] = {
448*4882a593Smuzhiyun "Physical Layer",
449*4882a593Smuzhiyun "Data Link Layer",
450*4882a593Smuzhiyun "Transaction Layer"
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun static const char *aer_correctable_error_string[] = {
454*4882a593Smuzhiyun "RxErr", /* Bit Position 0 */
455*4882a593Smuzhiyun NULL,
456*4882a593Smuzhiyun NULL,
457*4882a593Smuzhiyun NULL,
458*4882a593Smuzhiyun NULL,
459*4882a593Smuzhiyun NULL,
460*4882a593Smuzhiyun "BadTLP", /* Bit Position 6 */
461*4882a593Smuzhiyun "BadDLLP", /* Bit Position 7 */
462*4882a593Smuzhiyun "Rollover", /* Bit Position 8 */
463*4882a593Smuzhiyun NULL,
464*4882a593Smuzhiyun NULL,
465*4882a593Smuzhiyun NULL,
466*4882a593Smuzhiyun "Timeout", /* Bit Position 12 */
467*4882a593Smuzhiyun "NonFatalErr", /* Bit Position 13 */
468*4882a593Smuzhiyun "CorrIntErr", /* Bit Position 14 */
469*4882a593Smuzhiyun "HeaderOF", /* Bit Position 15 */
470*4882a593Smuzhiyun NULL, /* Bit Position 16 */
471*4882a593Smuzhiyun NULL, /* Bit Position 17 */
472*4882a593Smuzhiyun NULL, /* Bit Position 18 */
473*4882a593Smuzhiyun NULL, /* Bit Position 19 */
474*4882a593Smuzhiyun NULL, /* Bit Position 20 */
475*4882a593Smuzhiyun NULL, /* Bit Position 21 */
476*4882a593Smuzhiyun NULL, /* Bit Position 22 */
477*4882a593Smuzhiyun NULL, /* Bit Position 23 */
478*4882a593Smuzhiyun NULL, /* Bit Position 24 */
479*4882a593Smuzhiyun NULL, /* Bit Position 25 */
480*4882a593Smuzhiyun NULL, /* Bit Position 26 */
481*4882a593Smuzhiyun NULL, /* Bit Position 27 */
482*4882a593Smuzhiyun NULL, /* Bit Position 28 */
483*4882a593Smuzhiyun NULL, /* Bit Position 29 */
484*4882a593Smuzhiyun NULL, /* Bit Position 30 */
485*4882a593Smuzhiyun NULL, /* Bit Position 31 */
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun static const char *aer_uncorrectable_error_string[] = {
489*4882a593Smuzhiyun "Undefined", /* Bit Position 0 */
490*4882a593Smuzhiyun NULL,
491*4882a593Smuzhiyun NULL,
492*4882a593Smuzhiyun NULL,
493*4882a593Smuzhiyun "DLP", /* Bit Position 4 */
494*4882a593Smuzhiyun "SDES", /* Bit Position 5 */
495*4882a593Smuzhiyun NULL,
496*4882a593Smuzhiyun NULL,
497*4882a593Smuzhiyun NULL,
498*4882a593Smuzhiyun NULL,
499*4882a593Smuzhiyun NULL,
500*4882a593Smuzhiyun NULL,
501*4882a593Smuzhiyun "TLP", /* Bit Position 12 */
502*4882a593Smuzhiyun "FCP", /* Bit Position 13 */
503*4882a593Smuzhiyun "CmpltTO", /* Bit Position 14 */
504*4882a593Smuzhiyun "CmpltAbrt", /* Bit Position 15 */
505*4882a593Smuzhiyun "UnxCmplt", /* Bit Position 16 */
506*4882a593Smuzhiyun "RxOF", /* Bit Position 17 */
507*4882a593Smuzhiyun "MalfTLP", /* Bit Position 18 */
508*4882a593Smuzhiyun "ECRC", /* Bit Position 19 */
509*4882a593Smuzhiyun "UnsupReq", /* Bit Position 20 */
510*4882a593Smuzhiyun "ACSViol", /* Bit Position 21 */
511*4882a593Smuzhiyun "UncorrIntErr", /* Bit Position 22 */
512*4882a593Smuzhiyun "BlockedTLP", /* Bit Position 23 */
513*4882a593Smuzhiyun "AtomicOpBlocked", /* Bit Position 24 */
514*4882a593Smuzhiyun "TLPBlockedErr", /* Bit Position 25 */
515*4882a593Smuzhiyun "PoisonTLPBlocked", /* Bit Position 26 */
516*4882a593Smuzhiyun NULL, /* Bit Position 27 */
517*4882a593Smuzhiyun NULL, /* Bit Position 28 */
518*4882a593Smuzhiyun NULL, /* Bit Position 29 */
519*4882a593Smuzhiyun NULL, /* Bit Position 30 */
520*4882a593Smuzhiyun NULL, /* Bit Position 31 */
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static const char *aer_agent_string[] = {
524*4882a593Smuzhiyun "Receiver ID",
525*4882a593Smuzhiyun "Requester ID",
526*4882a593Smuzhiyun "Completer ID",
527*4882a593Smuzhiyun "Transmitter ID"
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun #define aer_stats_dev_attr(name, stats_array, strings_array, \
531*4882a593Smuzhiyun total_string, total_field) \
532*4882a593Smuzhiyun static ssize_t \
533*4882a593Smuzhiyun name##_show(struct device *dev, struct device_attribute *attr, \
534*4882a593Smuzhiyun char *buf) \
535*4882a593Smuzhiyun { \
536*4882a593Smuzhiyun unsigned int i; \
537*4882a593Smuzhiyun char *str = buf; \
538*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev); \
539*4882a593Smuzhiyun u64 *stats = pdev->aer_stats->stats_array; \
540*4882a593Smuzhiyun \
541*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pdev->aer_stats->stats_array); i++) {\
542*4882a593Smuzhiyun if (strings_array[i]) \
543*4882a593Smuzhiyun str += sprintf(str, "%s %llu\n", \
544*4882a593Smuzhiyun strings_array[i], stats[i]); \
545*4882a593Smuzhiyun else if (stats[i]) \
546*4882a593Smuzhiyun str += sprintf(str, #stats_array "_bit[%d] %llu\n",\
547*4882a593Smuzhiyun i, stats[i]); \
548*4882a593Smuzhiyun } \
549*4882a593Smuzhiyun str += sprintf(str, "TOTAL_%s %llu\n", total_string, \
550*4882a593Smuzhiyun pdev->aer_stats->total_field); \
551*4882a593Smuzhiyun return str-buf; \
552*4882a593Smuzhiyun } \
553*4882a593Smuzhiyun static DEVICE_ATTR_RO(name)
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun aer_stats_dev_attr(aer_dev_correctable, dev_cor_errs,
556*4882a593Smuzhiyun aer_correctable_error_string, "ERR_COR",
557*4882a593Smuzhiyun dev_total_cor_errs);
558*4882a593Smuzhiyun aer_stats_dev_attr(aer_dev_fatal, dev_fatal_errs,
559*4882a593Smuzhiyun aer_uncorrectable_error_string, "ERR_FATAL",
560*4882a593Smuzhiyun dev_total_fatal_errs);
561*4882a593Smuzhiyun aer_stats_dev_attr(aer_dev_nonfatal, dev_nonfatal_errs,
562*4882a593Smuzhiyun aer_uncorrectable_error_string, "ERR_NONFATAL",
563*4882a593Smuzhiyun dev_total_nonfatal_errs);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun #define aer_stats_rootport_attr(name, field) \
566*4882a593Smuzhiyun static ssize_t \
567*4882a593Smuzhiyun name##_show(struct device *dev, struct device_attribute *attr, \
568*4882a593Smuzhiyun char *buf) \
569*4882a593Smuzhiyun { \
570*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev); \
571*4882a593Smuzhiyun return sprintf(buf, "%llu\n", pdev->aer_stats->field); \
572*4882a593Smuzhiyun } \
573*4882a593Smuzhiyun static DEVICE_ATTR_RO(name)
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun aer_stats_rootport_attr(aer_rootport_total_err_cor,
576*4882a593Smuzhiyun rootport_total_cor_errs);
577*4882a593Smuzhiyun aer_stats_rootport_attr(aer_rootport_total_err_fatal,
578*4882a593Smuzhiyun rootport_total_fatal_errs);
579*4882a593Smuzhiyun aer_stats_rootport_attr(aer_rootport_total_err_nonfatal,
580*4882a593Smuzhiyun rootport_total_nonfatal_errs);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun static struct attribute *aer_stats_attrs[] __ro_after_init = {
583*4882a593Smuzhiyun &dev_attr_aer_dev_correctable.attr,
584*4882a593Smuzhiyun &dev_attr_aer_dev_fatal.attr,
585*4882a593Smuzhiyun &dev_attr_aer_dev_nonfatal.attr,
586*4882a593Smuzhiyun &dev_attr_aer_rootport_total_err_cor.attr,
587*4882a593Smuzhiyun &dev_attr_aer_rootport_total_err_fatal.attr,
588*4882a593Smuzhiyun &dev_attr_aer_rootport_total_err_nonfatal.attr,
589*4882a593Smuzhiyun NULL
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun
aer_stats_attrs_are_visible(struct kobject * kobj,struct attribute * a,int n)592*4882a593Smuzhiyun static umode_t aer_stats_attrs_are_visible(struct kobject *kobj,
593*4882a593Smuzhiyun struct attribute *a, int n)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun struct device *dev = kobj_to_dev(kobj);
596*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (!pdev->aer_stats)
599*4882a593Smuzhiyun return 0;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun if ((a == &dev_attr_aer_rootport_total_err_cor.attr ||
602*4882a593Smuzhiyun a == &dev_attr_aer_rootport_total_err_fatal.attr ||
603*4882a593Smuzhiyun a == &dev_attr_aer_rootport_total_err_nonfatal.attr) &&
604*4882a593Smuzhiyun ((pci_pcie_type(pdev) != PCI_EXP_TYPE_ROOT_PORT) &&
605*4882a593Smuzhiyun (pci_pcie_type(pdev) != PCI_EXP_TYPE_RC_EC)))
606*4882a593Smuzhiyun return 0;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun return a->mode;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun const struct attribute_group aer_stats_attr_group = {
612*4882a593Smuzhiyun .attrs = aer_stats_attrs,
613*4882a593Smuzhiyun .is_visible = aer_stats_attrs_are_visible,
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun
pci_dev_aer_stats_incr(struct pci_dev * pdev,struct aer_err_info * info)616*4882a593Smuzhiyun static void pci_dev_aer_stats_incr(struct pci_dev *pdev,
617*4882a593Smuzhiyun struct aer_err_info *info)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun unsigned long status = info->status & ~info->mask;
620*4882a593Smuzhiyun int i, max = -1;
621*4882a593Smuzhiyun u64 *counter = NULL;
622*4882a593Smuzhiyun struct aer_stats *aer_stats = pdev->aer_stats;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (!aer_stats)
625*4882a593Smuzhiyun return;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun switch (info->severity) {
628*4882a593Smuzhiyun case AER_CORRECTABLE:
629*4882a593Smuzhiyun aer_stats->dev_total_cor_errs++;
630*4882a593Smuzhiyun counter = &aer_stats->dev_cor_errs[0];
631*4882a593Smuzhiyun max = AER_MAX_TYPEOF_COR_ERRS;
632*4882a593Smuzhiyun break;
633*4882a593Smuzhiyun case AER_NONFATAL:
634*4882a593Smuzhiyun aer_stats->dev_total_nonfatal_errs++;
635*4882a593Smuzhiyun counter = &aer_stats->dev_nonfatal_errs[0];
636*4882a593Smuzhiyun max = AER_MAX_TYPEOF_UNCOR_ERRS;
637*4882a593Smuzhiyun break;
638*4882a593Smuzhiyun case AER_FATAL:
639*4882a593Smuzhiyun aer_stats->dev_total_fatal_errs++;
640*4882a593Smuzhiyun counter = &aer_stats->dev_fatal_errs[0];
641*4882a593Smuzhiyun max = AER_MAX_TYPEOF_UNCOR_ERRS;
642*4882a593Smuzhiyun break;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun for_each_set_bit(i, &status, max)
646*4882a593Smuzhiyun counter[i]++;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
pci_rootport_aer_stats_incr(struct pci_dev * pdev,struct aer_err_source * e_src)649*4882a593Smuzhiyun static void pci_rootport_aer_stats_incr(struct pci_dev *pdev,
650*4882a593Smuzhiyun struct aer_err_source *e_src)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun struct aer_stats *aer_stats = pdev->aer_stats;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (!aer_stats)
655*4882a593Smuzhiyun return;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (e_src->status & PCI_ERR_ROOT_COR_RCV)
658*4882a593Smuzhiyun aer_stats->rootport_total_cor_errs++;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun if (e_src->status & PCI_ERR_ROOT_UNCOR_RCV) {
661*4882a593Smuzhiyun if (e_src->status & PCI_ERR_ROOT_FATAL_RCV)
662*4882a593Smuzhiyun aer_stats->rootport_total_fatal_errs++;
663*4882a593Smuzhiyun else
664*4882a593Smuzhiyun aer_stats->rootport_total_nonfatal_errs++;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
__print_tlp_header(struct pci_dev * dev,struct aer_header_log_regs * t)668*4882a593Smuzhiyun static void __print_tlp_header(struct pci_dev *dev,
669*4882a593Smuzhiyun struct aer_header_log_regs *t)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun pci_err(dev, " TLP Header: %08x %08x %08x %08x\n",
672*4882a593Smuzhiyun t->dw0, t->dw1, t->dw2, t->dw3);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
__aer_print_error(struct pci_dev * dev,struct aer_err_info * info)675*4882a593Smuzhiyun static void __aer_print_error(struct pci_dev *dev,
676*4882a593Smuzhiyun struct aer_err_info *info)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun const char **strings;
679*4882a593Smuzhiyun unsigned long status = info->status & ~info->mask;
680*4882a593Smuzhiyun const char *level, *errmsg;
681*4882a593Smuzhiyun int i;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (info->severity == AER_CORRECTABLE) {
684*4882a593Smuzhiyun strings = aer_correctable_error_string;
685*4882a593Smuzhiyun level = KERN_WARNING;
686*4882a593Smuzhiyun } else {
687*4882a593Smuzhiyun strings = aer_uncorrectable_error_string;
688*4882a593Smuzhiyun level = KERN_ERR;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun for_each_set_bit(i, &status, 32) {
692*4882a593Smuzhiyun errmsg = strings[i];
693*4882a593Smuzhiyun if (!errmsg)
694*4882a593Smuzhiyun errmsg = "Unknown Error Bit";
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun pci_printk(level, dev, " [%2d] %-22s%s\n", i, errmsg,
697*4882a593Smuzhiyun info->first_error == i ? " (First)" : "");
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun pci_dev_aer_stats_incr(dev, info);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
aer_print_error(struct pci_dev * dev,struct aer_err_info * info)702*4882a593Smuzhiyun void aer_print_error(struct pci_dev *dev, struct aer_err_info *info)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun int layer, agent;
705*4882a593Smuzhiyun int id = ((dev->bus->number << 8) | dev->devfn);
706*4882a593Smuzhiyun const char *level;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if (!info->status) {
709*4882a593Smuzhiyun pci_err(dev, "PCIe Bus Error: severity=%s, type=Inaccessible, (Unregistered Agent ID)\n",
710*4882a593Smuzhiyun aer_error_severity_string[info->severity]);
711*4882a593Smuzhiyun goto out;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun layer = AER_GET_LAYER_ERROR(info->severity, info->status);
715*4882a593Smuzhiyun agent = AER_GET_AGENT(info->severity, info->status);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun level = (info->severity == AER_CORRECTABLE) ? KERN_WARNING : KERN_ERR;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun pci_printk(level, dev, "PCIe Bus Error: severity=%s, type=%s, (%s)\n",
720*4882a593Smuzhiyun aer_error_severity_string[info->severity],
721*4882a593Smuzhiyun aer_error_layer[layer], aer_agent_string[agent]);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun pci_printk(level, dev, " device [%04x:%04x] error status/mask=%08x/%08x\n",
724*4882a593Smuzhiyun dev->vendor, dev->device, info->status, info->mask);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun __aer_print_error(dev, info);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun if (info->tlp_header_valid)
729*4882a593Smuzhiyun __print_tlp_header(dev, &info->tlp);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun out:
732*4882a593Smuzhiyun if (info->id && info->error_dev_num > 1 && info->id == id)
733*4882a593Smuzhiyun pci_err(dev, " Error of this Agent is reported first\n");
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun trace_aer_event(dev_name(&dev->dev), (info->status & ~info->mask),
736*4882a593Smuzhiyun info->severity, info->tlp_header_valid, &info->tlp);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
aer_print_port_info(struct pci_dev * dev,struct aer_err_info * info)739*4882a593Smuzhiyun static void aer_print_port_info(struct pci_dev *dev, struct aer_err_info *info)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun u8 bus = info->id >> 8;
742*4882a593Smuzhiyun u8 devfn = info->id & 0xff;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun pci_info(dev, "%s%s error received: %04x:%02x:%02x.%d\n",
745*4882a593Smuzhiyun info->multi_error_valid ? "Multiple " : "",
746*4882a593Smuzhiyun aer_error_severity_string[info->severity],
747*4882a593Smuzhiyun pci_domain_nr(dev->bus), bus, PCI_SLOT(devfn),
748*4882a593Smuzhiyun PCI_FUNC(devfn));
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun #ifdef CONFIG_ACPI_APEI_PCIEAER
cper_severity_to_aer(int cper_severity)752*4882a593Smuzhiyun int cper_severity_to_aer(int cper_severity)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun switch (cper_severity) {
755*4882a593Smuzhiyun case CPER_SEV_RECOVERABLE:
756*4882a593Smuzhiyun return AER_NONFATAL;
757*4882a593Smuzhiyun case CPER_SEV_FATAL:
758*4882a593Smuzhiyun return AER_FATAL;
759*4882a593Smuzhiyun default:
760*4882a593Smuzhiyun return AER_CORRECTABLE;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cper_severity_to_aer);
764*4882a593Smuzhiyun
cper_print_aer(struct pci_dev * dev,int aer_severity,struct aer_capability_regs * aer)765*4882a593Smuzhiyun void cper_print_aer(struct pci_dev *dev, int aer_severity,
766*4882a593Smuzhiyun struct aer_capability_regs *aer)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun int layer, agent, tlp_header_valid = 0;
769*4882a593Smuzhiyun u32 status, mask;
770*4882a593Smuzhiyun struct aer_err_info info;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun if (aer_severity == AER_CORRECTABLE) {
773*4882a593Smuzhiyun status = aer->cor_status;
774*4882a593Smuzhiyun mask = aer->cor_mask;
775*4882a593Smuzhiyun } else {
776*4882a593Smuzhiyun status = aer->uncor_status;
777*4882a593Smuzhiyun mask = aer->uncor_mask;
778*4882a593Smuzhiyun tlp_header_valid = status & AER_LOG_TLP_MASKS;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun layer = AER_GET_LAYER_ERROR(aer_severity, status);
782*4882a593Smuzhiyun agent = AER_GET_AGENT(aer_severity, status);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun memset(&info, 0, sizeof(info));
785*4882a593Smuzhiyun info.severity = aer_severity;
786*4882a593Smuzhiyun info.status = status;
787*4882a593Smuzhiyun info.mask = mask;
788*4882a593Smuzhiyun info.first_error = PCI_ERR_CAP_FEP(aer->cap_control);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun pci_err(dev, "aer_status: 0x%08x, aer_mask: 0x%08x\n", status, mask);
791*4882a593Smuzhiyun __aer_print_error(dev, &info);
792*4882a593Smuzhiyun pci_err(dev, "aer_layer=%s, aer_agent=%s\n",
793*4882a593Smuzhiyun aer_error_layer[layer], aer_agent_string[agent]);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun if (aer_severity != AER_CORRECTABLE)
796*4882a593Smuzhiyun pci_err(dev, "aer_uncor_severity: 0x%08x\n",
797*4882a593Smuzhiyun aer->uncor_severity);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun if (tlp_header_valid)
800*4882a593Smuzhiyun __print_tlp_header(dev, &aer->header_log);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun trace_aer_event(dev_name(&dev->dev), (status & ~mask),
803*4882a593Smuzhiyun aer_severity, tlp_header_valid, &aer->header_log);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun #endif
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /**
808*4882a593Smuzhiyun * add_error_device - list device to be handled
809*4882a593Smuzhiyun * @e_info: pointer to error info
810*4882a593Smuzhiyun * @dev: pointer to pci_dev to be added
811*4882a593Smuzhiyun */
add_error_device(struct aer_err_info * e_info,struct pci_dev * dev)812*4882a593Smuzhiyun static int add_error_device(struct aer_err_info *e_info, struct pci_dev *dev)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun if (e_info->error_dev_num < AER_MAX_MULTI_ERR_DEVICES) {
815*4882a593Smuzhiyun e_info->dev[e_info->error_dev_num] = pci_dev_get(dev);
816*4882a593Smuzhiyun e_info->error_dev_num++;
817*4882a593Smuzhiyun return 0;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun return -ENOSPC;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /**
823*4882a593Smuzhiyun * is_error_source - check whether the device is source of reported error
824*4882a593Smuzhiyun * @dev: pointer to pci_dev to be checked
825*4882a593Smuzhiyun * @e_info: pointer to reported error info
826*4882a593Smuzhiyun */
is_error_source(struct pci_dev * dev,struct aer_err_info * e_info)827*4882a593Smuzhiyun static bool is_error_source(struct pci_dev *dev, struct aer_err_info *e_info)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun int aer = dev->aer_cap;
830*4882a593Smuzhiyun u32 status, mask;
831*4882a593Smuzhiyun u16 reg16;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /*
834*4882a593Smuzhiyun * When bus id is equal to 0, it might be a bad id
835*4882a593Smuzhiyun * reported by root port.
836*4882a593Smuzhiyun */
837*4882a593Smuzhiyun if ((PCI_BUS_NUM(e_info->id) != 0) &&
838*4882a593Smuzhiyun !(dev->bus->bus_flags & PCI_BUS_FLAGS_NO_AERSID)) {
839*4882a593Smuzhiyun /* Device ID match? */
840*4882a593Smuzhiyun if (e_info->id == ((dev->bus->number << 8) | dev->devfn))
841*4882a593Smuzhiyun return true;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* Continue id comparing if there is no multiple error */
844*4882a593Smuzhiyun if (!e_info->multi_error_valid)
845*4882a593Smuzhiyun return false;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun /*
849*4882a593Smuzhiyun * When either
850*4882a593Smuzhiyun * 1) bus id is equal to 0. Some ports might lose the bus
851*4882a593Smuzhiyun * id of error source id;
852*4882a593Smuzhiyun * 2) bus flag PCI_BUS_FLAGS_NO_AERSID is set
853*4882a593Smuzhiyun * 3) There are multiple errors and prior ID comparing fails;
854*4882a593Smuzhiyun * We check AER status registers to find possible reporter.
855*4882a593Smuzhiyun */
856*4882a593Smuzhiyun if (atomic_read(&dev->enable_cnt) == 0)
857*4882a593Smuzhiyun return false;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /* Check if AER is enabled */
860*4882a593Smuzhiyun pcie_capability_read_word(dev, PCI_EXP_DEVCTL, ®16);
861*4882a593Smuzhiyun if (!(reg16 & PCI_EXP_AER_FLAGS))
862*4882a593Smuzhiyun return false;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun if (!aer)
865*4882a593Smuzhiyun return false;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* Check if error is recorded */
868*4882a593Smuzhiyun if (e_info->severity == AER_CORRECTABLE) {
869*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_COR_STATUS, &status);
870*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_COR_MASK, &mask);
871*4882a593Smuzhiyun } else {
872*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_STATUS, &status);
873*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, &mask);
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun if (status & ~mask)
876*4882a593Smuzhiyun return true;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun return false;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
find_device_iter(struct pci_dev * dev,void * data)881*4882a593Smuzhiyun static int find_device_iter(struct pci_dev *dev, void *data)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun struct aer_err_info *e_info = (struct aer_err_info *)data;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (is_error_source(dev, e_info)) {
886*4882a593Smuzhiyun /* List this device */
887*4882a593Smuzhiyun if (add_error_device(e_info, dev)) {
888*4882a593Smuzhiyun /* We cannot handle more... Stop iteration */
889*4882a593Smuzhiyun /* TODO: Should print error message here? */
890*4882a593Smuzhiyun return 1;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun /* If there is only a single error, stop iteration */
894*4882a593Smuzhiyun if (!e_info->multi_error_valid)
895*4882a593Smuzhiyun return 1;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun return 0;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /**
901*4882a593Smuzhiyun * find_source_device - search through device hierarchy for source device
902*4882a593Smuzhiyun * @parent: pointer to Root Port pci_dev data structure
903*4882a593Smuzhiyun * @e_info: including detailed error information such like id
904*4882a593Smuzhiyun *
905*4882a593Smuzhiyun * Return true if found.
906*4882a593Smuzhiyun *
907*4882a593Smuzhiyun * Invoked by DPC when error is detected at the Root Port.
908*4882a593Smuzhiyun * Caller of this function must set id, severity, and multi_error_valid of
909*4882a593Smuzhiyun * struct aer_err_info pointed by @e_info properly. This function must fill
910*4882a593Smuzhiyun * e_info->error_dev_num and e_info->dev[], based on the given information.
911*4882a593Smuzhiyun */
find_source_device(struct pci_dev * parent,struct aer_err_info * e_info)912*4882a593Smuzhiyun static bool find_source_device(struct pci_dev *parent,
913*4882a593Smuzhiyun struct aer_err_info *e_info)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun struct pci_dev *dev = parent;
916*4882a593Smuzhiyun int result;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun /* Must reset in this function */
919*4882a593Smuzhiyun e_info->error_dev_num = 0;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun /* Is Root Port an agent that sends error message? */
922*4882a593Smuzhiyun result = find_device_iter(dev, e_info);
923*4882a593Smuzhiyun if (result)
924*4882a593Smuzhiyun return true;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun pci_walk_bus(parent->subordinate, find_device_iter, e_info);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun if (!e_info->error_dev_num) {
929*4882a593Smuzhiyun pci_info(parent, "can't find device of ID%04x\n", e_info->id);
930*4882a593Smuzhiyun return false;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun return true;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /**
936*4882a593Smuzhiyun * handle_error_source - handle logging error into an event log
937*4882a593Smuzhiyun * @dev: pointer to pci_dev data structure of error source device
938*4882a593Smuzhiyun * @info: comprehensive error information
939*4882a593Smuzhiyun *
940*4882a593Smuzhiyun * Invoked when an error being detected by Root Port.
941*4882a593Smuzhiyun */
handle_error_source(struct pci_dev * dev,struct aer_err_info * info)942*4882a593Smuzhiyun static void handle_error_source(struct pci_dev *dev, struct aer_err_info *info)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun int aer = dev->aer_cap;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun if (info->severity == AER_CORRECTABLE) {
947*4882a593Smuzhiyun /*
948*4882a593Smuzhiyun * Correctable error does not need software intervention.
949*4882a593Smuzhiyun * No need to go through error recovery process.
950*4882a593Smuzhiyun */
951*4882a593Smuzhiyun if (aer)
952*4882a593Smuzhiyun pci_write_config_dword(dev, aer + PCI_ERR_COR_STATUS,
953*4882a593Smuzhiyun info->status);
954*4882a593Smuzhiyun if (pcie_aer_is_native(dev))
955*4882a593Smuzhiyun pcie_clear_device_status(dev);
956*4882a593Smuzhiyun } else if (info->severity == AER_NONFATAL)
957*4882a593Smuzhiyun pcie_do_recovery(dev, pci_channel_io_normal, aer_root_reset);
958*4882a593Smuzhiyun else if (info->severity == AER_FATAL)
959*4882a593Smuzhiyun pcie_do_recovery(dev, pci_channel_io_frozen, aer_root_reset);
960*4882a593Smuzhiyun pci_dev_put(dev);
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun #ifdef CONFIG_ACPI_APEI_PCIEAER
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun #define AER_RECOVER_RING_ORDER 4
966*4882a593Smuzhiyun #define AER_RECOVER_RING_SIZE (1 << AER_RECOVER_RING_ORDER)
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun struct aer_recover_entry {
969*4882a593Smuzhiyun u8 bus;
970*4882a593Smuzhiyun u8 devfn;
971*4882a593Smuzhiyun u16 domain;
972*4882a593Smuzhiyun int severity;
973*4882a593Smuzhiyun struct aer_capability_regs *regs;
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun static DEFINE_KFIFO(aer_recover_ring, struct aer_recover_entry,
977*4882a593Smuzhiyun AER_RECOVER_RING_SIZE);
978*4882a593Smuzhiyun
aer_recover_work_func(struct work_struct * work)979*4882a593Smuzhiyun static void aer_recover_work_func(struct work_struct *work)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun struct aer_recover_entry entry;
982*4882a593Smuzhiyun struct pci_dev *pdev;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun while (kfifo_get(&aer_recover_ring, &entry)) {
985*4882a593Smuzhiyun pdev = pci_get_domain_bus_and_slot(entry.domain, entry.bus,
986*4882a593Smuzhiyun entry.devfn);
987*4882a593Smuzhiyun if (!pdev) {
988*4882a593Smuzhiyun pr_err("AER recover: Can not find pci_dev for %04x:%02x:%02x:%x\n",
989*4882a593Smuzhiyun entry.domain, entry.bus,
990*4882a593Smuzhiyun PCI_SLOT(entry.devfn), PCI_FUNC(entry.devfn));
991*4882a593Smuzhiyun continue;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun cper_print_aer(pdev, entry.severity, entry.regs);
994*4882a593Smuzhiyun if (entry.severity == AER_NONFATAL)
995*4882a593Smuzhiyun pcie_do_recovery(pdev, pci_channel_io_normal,
996*4882a593Smuzhiyun aer_root_reset);
997*4882a593Smuzhiyun else if (entry.severity == AER_FATAL)
998*4882a593Smuzhiyun pcie_do_recovery(pdev, pci_channel_io_frozen,
999*4882a593Smuzhiyun aer_root_reset);
1000*4882a593Smuzhiyun pci_dev_put(pdev);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /*
1005*4882a593Smuzhiyun * Mutual exclusion for writers of aer_recover_ring, reader side don't
1006*4882a593Smuzhiyun * need lock, because there is only one reader and lock is not needed
1007*4882a593Smuzhiyun * between reader and writer.
1008*4882a593Smuzhiyun */
1009*4882a593Smuzhiyun static DEFINE_SPINLOCK(aer_recover_ring_lock);
1010*4882a593Smuzhiyun static DECLARE_WORK(aer_recover_work, aer_recover_work_func);
1011*4882a593Smuzhiyun
aer_recover_queue(int domain,unsigned int bus,unsigned int devfn,int severity,struct aer_capability_regs * aer_regs)1012*4882a593Smuzhiyun void aer_recover_queue(int domain, unsigned int bus, unsigned int devfn,
1013*4882a593Smuzhiyun int severity, struct aer_capability_regs *aer_regs)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun struct aer_recover_entry entry = {
1016*4882a593Smuzhiyun .bus = bus,
1017*4882a593Smuzhiyun .devfn = devfn,
1018*4882a593Smuzhiyun .domain = domain,
1019*4882a593Smuzhiyun .severity = severity,
1020*4882a593Smuzhiyun .regs = aer_regs,
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun if (kfifo_in_spinlocked(&aer_recover_ring, &entry, 1,
1024*4882a593Smuzhiyun &aer_recover_ring_lock))
1025*4882a593Smuzhiyun schedule_work(&aer_recover_work);
1026*4882a593Smuzhiyun else
1027*4882a593Smuzhiyun pr_err("AER recover: Buffer overflow when recovering AER for %04x:%02x:%02x:%x\n",
1028*4882a593Smuzhiyun domain, bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(aer_recover_queue);
1031*4882a593Smuzhiyun #endif
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /**
1034*4882a593Smuzhiyun * aer_get_device_error_info - read error status from dev and store it to info
1035*4882a593Smuzhiyun * @dev: pointer to the device expected to have a error record
1036*4882a593Smuzhiyun * @info: pointer to structure to store the error record
1037*4882a593Smuzhiyun *
1038*4882a593Smuzhiyun * Return 1 on success, 0 on error.
1039*4882a593Smuzhiyun *
1040*4882a593Smuzhiyun * Note that @info is reused among all error devices. Clear fields properly.
1041*4882a593Smuzhiyun */
aer_get_device_error_info(struct pci_dev * dev,struct aer_err_info * info)1042*4882a593Smuzhiyun int aer_get_device_error_info(struct pci_dev *dev, struct aer_err_info *info)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun int type = pci_pcie_type(dev);
1045*4882a593Smuzhiyun int aer = dev->aer_cap;
1046*4882a593Smuzhiyun int temp;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun /* Must reset in this function */
1049*4882a593Smuzhiyun info->status = 0;
1050*4882a593Smuzhiyun info->tlp_header_valid = 0;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /* The device might not support AER */
1053*4882a593Smuzhiyun if (!aer)
1054*4882a593Smuzhiyun return 0;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun if (info->severity == AER_CORRECTABLE) {
1057*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_COR_STATUS,
1058*4882a593Smuzhiyun &info->status);
1059*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_COR_MASK,
1060*4882a593Smuzhiyun &info->mask);
1061*4882a593Smuzhiyun if (!(info->status & ~info->mask))
1062*4882a593Smuzhiyun return 0;
1063*4882a593Smuzhiyun } else if (type == PCI_EXP_TYPE_ROOT_PORT ||
1064*4882a593Smuzhiyun type == PCI_EXP_TYPE_DOWNSTREAM ||
1065*4882a593Smuzhiyun info->severity == AER_NONFATAL) {
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun /* Link is still healthy for IO reads */
1068*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_STATUS,
1069*4882a593Smuzhiyun &info->status);
1070*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_MASK,
1071*4882a593Smuzhiyun &info->mask);
1072*4882a593Smuzhiyun if (!(info->status & ~info->mask))
1073*4882a593Smuzhiyun return 0;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun /* Get First Error Pointer */
1076*4882a593Smuzhiyun pci_read_config_dword(dev, aer + PCI_ERR_CAP, &temp);
1077*4882a593Smuzhiyun info->first_error = PCI_ERR_CAP_FEP(temp);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (info->status & AER_LOG_TLP_MASKS) {
1080*4882a593Smuzhiyun info->tlp_header_valid = 1;
1081*4882a593Smuzhiyun pci_read_config_dword(dev,
1082*4882a593Smuzhiyun aer + PCI_ERR_HEADER_LOG, &info->tlp.dw0);
1083*4882a593Smuzhiyun pci_read_config_dword(dev,
1084*4882a593Smuzhiyun aer + PCI_ERR_HEADER_LOG + 4, &info->tlp.dw1);
1085*4882a593Smuzhiyun pci_read_config_dword(dev,
1086*4882a593Smuzhiyun aer + PCI_ERR_HEADER_LOG + 8, &info->tlp.dw2);
1087*4882a593Smuzhiyun pci_read_config_dword(dev,
1088*4882a593Smuzhiyun aer + PCI_ERR_HEADER_LOG + 12, &info->tlp.dw3);
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun return 1;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
aer_process_err_devices(struct aer_err_info * e_info)1095*4882a593Smuzhiyun static inline void aer_process_err_devices(struct aer_err_info *e_info)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun int i;
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* Report all before handle them, not to lost records by reset etc. */
1100*4882a593Smuzhiyun for (i = 0; i < e_info->error_dev_num && e_info->dev[i]; i++) {
1101*4882a593Smuzhiyun if (aer_get_device_error_info(e_info->dev[i], e_info))
1102*4882a593Smuzhiyun aer_print_error(e_info->dev[i], e_info);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun for (i = 0; i < e_info->error_dev_num && e_info->dev[i]; i++) {
1105*4882a593Smuzhiyun if (aer_get_device_error_info(e_info->dev[i], e_info))
1106*4882a593Smuzhiyun handle_error_source(e_info->dev[i], e_info);
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun /**
1111*4882a593Smuzhiyun * aer_isr_one_error - consume an error detected by root port
1112*4882a593Smuzhiyun * @rpc: pointer to the root port which holds an error
1113*4882a593Smuzhiyun * @e_src: pointer to an error source
1114*4882a593Smuzhiyun */
aer_isr_one_error(struct aer_rpc * rpc,struct aer_err_source * e_src)1115*4882a593Smuzhiyun static void aer_isr_one_error(struct aer_rpc *rpc,
1116*4882a593Smuzhiyun struct aer_err_source *e_src)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun struct pci_dev *pdev = rpc->rpd;
1119*4882a593Smuzhiyun struct aer_err_info e_info;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun pci_rootport_aer_stats_incr(pdev, e_src);
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun /*
1124*4882a593Smuzhiyun * There is a possibility that both correctable error and
1125*4882a593Smuzhiyun * uncorrectable error being logged. Report correctable error first.
1126*4882a593Smuzhiyun */
1127*4882a593Smuzhiyun if (e_src->status & PCI_ERR_ROOT_COR_RCV) {
1128*4882a593Smuzhiyun e_info.id = ERR_COR_ID(e_src->id);
1129*4882a593Smuzhiyun e_info.severity = AER_CORRECTABLE;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun if (e_src->status & PCI_ERR_ROOT_MULTI_COR_RCV)
1132*4882a593Smuzhiyun e_info.multi_error_valid = 1;
1133*4882a593Smuzhiyun else
1134*4882a593Smuzhiyun e_info.multi_error_valid = 0;
1135*4882a593Smuzhiyun aer_print_port_info(pdev, &e_info);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun if (find_source_device(pdev, &e_info))
1138*4882a593Smuzhiyun aer_process_err_devices(&e_info);
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun if (e_src->status & PCI_ERR_ROOT_UNCOR_RCV) {
1142*4882a593Smuzhiyun e_info.id = ERR_UNCOR_ID(e_src->id);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun if (e_src->status & PCI_ERR_ROOT_FATAL_RCV)
1145*4882a593Smuzhiyun e_info.severity = AER_FATAL;
1146*4882a593Smuzhiyun else
1147*4882a593Smuzhiyun e_info.severity = AER_NONFATAL;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun if (e_src->status & PCI_ERR_ROOT_MULTI_UNCOR_RCV)
1150*4882a593Smuzhiyun e_info.multi_error_valid = 1;
1151*4882a593Smuzhiyun else
1152*4882a593Smuzhiyun e_info.multi_error_valid = 0;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun aer_print_port_info(pdev, &e_info);
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun if (find_source_device(pdev, &e_info))
1157*4882a593Smuzhiyun aer_process_err_devices(&e_info);
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /**
1162*4882a593Smuzhiyun * aer_isr - consume errors detected by root port
1163*4882a593Smuzhiyun * @irq: IRQ assigned to Root Port
1164*4882a593Smuzhiyun * @context: pointer to Root Port data structure
1165*4882a593Smuzhiyun *
1166*4882a593Smuzhiyun * Invoked, as DPC, when root port records new detected error
1167*4882a593Smuzhiyun */
aer_isr(int irq,void * context)1168*4882a593Smuzhiyun static irqreturn_t aer_isr(int irq, void *context)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun struct pcie_device *dev = (struct pcie_device *)context;
1171*4882a593Smuzhiyun struct aer_rpc *rpc = get_service_data(dev);
1172*4882a593Smuzhiyun struct aer_err_source e_src;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun if (kfifo_is_empty(&rpc->aer_fifo))
1175*4882a593Smuzhiyun return IRQ_NONE;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun while (kfifo_get(&rpc->aer_fifo, &e_src))
1178*4882a593Smuzhiyun aer_isr_one_error(rpc, &e_src);
1179*4882a593Smuzhiyun return IRQ_HANDLED;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /**
1183*4882a593Smuzhiyun * aer_irq - Root Port's ISR
1184*4882a593Smuzhiyun * @irq: IRQ assigned to Root Port
1185*4882a593Smuzhiyun * @context: pointer to Root Port data structure
1186*4882a593Smuzhiyun *
1187*4882a593Smuzhiyun * Invoked when Root Port detects AER messages.
1188*4882a593Smuzhiyun */
aer_irq(int irq,void * context)1189*4882a593Smuzhiyun static irqreturn_t aer_irq(int irq, void *context)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun struct pcie_device *pdev = (struct pcie_device *)context;
1192*4882a593Smuzhiyun struct aer_rpc *rpc = get_service_data(pdev);
1193*4882a593Smuzhiyun struct pci_dev *rp = rpc->rpd;
1194*4882a593Smuzhiyun int aer = rp->aer_cap;
1195*4882a593Smuzhiyun struct aer_err_source e_src = {};
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun pci_read_config_dword(rp, aer + PCI_ERR_ROOT_STATUS, &e_src.status);
1198*4882a593Smuzhiyun if (!(e_src.status & AER_ERR_STATUS_MASK))
1199*4882a593Smuzhiyun return IRQ_NONE;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun pci_read_config_dword(rp, aer + PCI_ERR_ROOT_ERR_SRC, &e_src.id);
1202*4882a593Smuzhiyun pci_write_config_dword(rp, aer + PCI_ERR_ROOT_STATUS, e_src.status);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun if (!kfifo_put(&rpc->aer_fifo, e_src))
1205*4882a593Smuzhiyun return IRQ_HANDLED;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
set_device_error_reporting(struct pci_dev * dev,void * data)1210*4882a593Smuzhiyun static int set_device_error_reporting(struct pci_dev *dev, void *data)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun bool enable = *((bool *)data);
1213*4882a593Smuzhiyun int type = pci_pcie_type(dev);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun if ((type == PCI_EXP_TYPE_ROOT_PORT) ||
1216*4882a593Smuzhiyun (type == PCI_EXP_TYPE_RC_EC) ||
1217*4882a593Smuzhiyun (type == PCI_EXP_TYPE_UPSTREAM) ||
1218*4882a593Smuzhiyun (type == PCI_EXP_TYPE_DOWNSTREAM)) {
1219*4882a593Smuzhiyun if (enable)
1220*4882a593Smuzhiyun pci_enable_pcie_error_reporting(dev);
1221*4882a593Smuzhiyun else
1222*4882a593Smuzhiyun pci_disable_pcie_error_reporting(dev);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun if (enable)
1226*4882a593Smuzhiyun pcie_set_ecrc_checking(dev);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun return 0;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun /**
1232*4882a593Smuzhiyun * set_downstream_devices_error_reporting - enable/disable the error reporting bits on the root port and its downstream ports.
1233*4882a593Smuzhiyun * @dev: pointer to root port's pci_dev data structure
1234*4882a593Smuzhiyun * @enable: true = enable error reporting, false = disable error reporting.
1235*4882a593Smuzhiyun */
set_downstream_devices_error_reporting(struct pci_dev * dev,bool enable)1236*4882a593Smuzhiyun static void set_downstream_devices_error_reporting(struct pci_dev *dev,
1237*4882a593Smuzhiyun bool enable)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun set_device_error_reporting(dev, &enable);
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun if (!dev->subordinate)
1242*4882a593Smuzhiyun return;
1243*4882a593Smuzhiyun pci_walk_bus(dev->subordinate, set_device_error_reporting, &enable);
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun /**
1247*4882a593Smuzhiyun * aer_enable_rootport - enable Root Port's interrupts when receiving messages
1248*4882a593Smuzhiyun * @rpc: pointer to a Root Port data structure
1249*4882a593Smuzhiyun *
1250*4882a593Smuzhiyun * Invoked when PCIe bus loads AER service driver.
1251*4882a593Smuzhiyun */
aer_enable_rootport(struct aer_rpc * rpc)1252*4882a593Smuzhiyun static void aer_enable_rootport(struct aer_rpc *rpc)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun struct pci_dev *pdev = rpc->rpd;
1255*4882a593Smuzhiyun int aer = pdev->aer_cap;
1256*4882a593Smuzhiyun u16 reg16;
1257*4882a593Smuzhiyun u32 reg32;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun /* Clear PCIe Capability's Device Status */
1260*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_DEVSTA, ®16);
1261*4882a593Smuzhiyun pcie_capability_write_word(pdev, PCI_EXP_DEVSTA, reg16);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /* Disable system error generation in response to error messages */
1264*4882a593Smuzhiyun pcie_capability_clear_word(pdev, PCI_EXP_RTCTL,
1265*4882a593Smuzhiyun SYSTEM_ERROR_INTR_ON_MESG_MASK);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun /* Clear error status */
1268*4882a593Smuzhiyun pci_read_config_dword(pdev, aer + PCI_ERR_ROOT_STATUS, ®32);
1269*4882a593Smuzhiyun pci_write_config_dword(pdev, aer + PCI_ERR_ROOT_STATUS, reg32);
1270*4882a593Smuzhiyun pci_read_config_dword(pdev, aer + PCI_ERR_COR_STATUS, ®32);
1271*4882a593Smuzhiyun pci_write_config_dword(pdev, aer + PCI_ERR_COR_STATUS, reg32);
1272*4882a593Smuzhiyun pci_read_config_dword(pdev, aer + PCI_ERR_UNCOR_STATUS, ®32);
1273*4882a593Smuzhiyun pci_write_config_dword(pdev, aer + PCI_ERR_UNCOR_STATUS, reg32);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun /*
1276*4882a593Smuzhiyun * Enable error reporting for the root port device and downstream port
1277*4882a593Smuzhiyun * devices.
1278*4882a593Smuzhiyun */
1279*4882a593Smuzhiyun set_downstream_devices_error_reporting(pdev, true);
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun /* Enable Root Port's interrupt in response to error messages */
1282*4882a593Smuzhiyun pci_read_config_dword(pdev, aer + PCI_ERR_ROOT_COMMAND, ®32);
1283*4882a593Smuzhiyun reg32 |= ROOT_PORT_INTR_ON_MESG_MASK;
1284*4882a593Smuzhiyun pci_write_config_dword(pdev, aer + PCI_ERR_ROOT_COMMAND, reg32);
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun /**
1288*4882a593Smuzhiyun * aer_disable_rootport - disable Root Port's interrupts when receiving messages
1289*4882a593Smuzhiyun * @rpc: pointer to a Root Port data structure
1290*4882a593Smuzhiyun *
1291*4882a593Smuzhiyun * Invoked when PCIe bus unloads AER service driver.
1292*4882a593Smuzhiyun */
aer_disable_rootport(struct aer_rpc * rpc)1293*4882a593Smuzhiyun static void aer_disable_rootport(struct aer_rpc *rpc)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun struct pci_dev *pdev = rpc->rpd;
1296*4882a593Smuzhiyun int aer = pdev->aer_cap;
1297*4882a593Smuzhiyun u32 reg32;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /*
1300*4882a593Smuzhiyun * Disable error reporting for the root port device and downstream port
1301*4882a593Smuzhiyun * devices.
1302*4882a593Smuzhiyun */
1303*4882a593Smuzhiyun set_downstream_devices_error_reporting(pdev, false);
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun /* Disable Root's interrupt in response to error messages */
1306*4882a593Smuzhiyun pci_read_config_dword(pdev, aer + PCI_ERR_ROOT_COMMAND, ®32);
1307*4882a593Smuzhiyun reg32 &= ~ROOT_PORT_INTR_ON_MESG_MASK;
1308*4882a593Smuzhiyun pci_write_config_dword(pdev, aer + PCI_ERR_ROOT_COMMAND, reg32);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun /* Clear Root's error status reg */
1311*4882a593Smuzhiyun pci_read_config_dword(pdev, aer + PCI_ERR_ROOT_STATUS, ®32);
1312*4882a593Smuzhiyun pci_write_config_dword(pdev, aer + PCI_ERR_ROOT_STATUS, reg32);
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun /**
1316*4882a593Smuzhiyun * aer_remove - clean up resources
1317*4882a593Smuzhiyun * @dev: pointer to the pcie_dev data structure
1318*4882a593Smuzhiyun *
1319*4882a593Smuzhiyun * Invoked when PCI Express bus unloads or AER probe fails.
1320*4882a593Smuzhiyun */
aer_remove(struct pcie_device * dev)1321*4882a593Smuzhiyun static void aer_remove(struct pcie_device *dev)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun struct aer_rpc *rpc = get_service_data(dev);
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun aer_disable_rootport(rpc);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun /**
1329*4882a593Smuzhiyun * aer_probe - initialize resources
1330*4882a593Smuzhiyun * @dev: pointer to the pcie_dev data structure
1331*4882a593Smuzhiyun *
1332*4882a593Smuzhiyun * Invoked when PCI Express bus loads AER service driver.
1333*4882a593Smuzhiyun */
aer_probe(struct pcie_device * dev)1334*4882a593Smuzhiyun static int aer_probe(struct pcie_device *dev)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun int status;
1337*4882a593Smuzhiyun struct aer_rpc *rpc;
1338*4882a593Smuzhiyun struct device *device = &dev->device;
1339*4882a593Smuzhiyun struct pci_dev *port = dev->port;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(aer_correctable_error_string) <
1342*4882a593Smuzhiyun AER_MAX_TYPEOF_COR_ERRS);
1343*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(aer_uncorrectable_error_string) <
1344*4882a593Smuzhiyun AER_MAX_TYPEOF_UNCOR_ERRS);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun /* Limit to Root Ports or Root Complex Event Collectors */
1347*4882a593Smuzhiyun if ((pci_pcie_type(port) != PCI_EXP_TYPE_RC_EC) &&
1348*4882a593Smuzhiyun (pci_pcie_type(port) != PCI_EXP_TYPE_ROOT_PORT))
1349*4882a593Smuzhiyun return -ENODEV;
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun rpc = devm_kzalloc(device, sizeof(struct aer_rpc), GFP_KERNEL);
1352*4882a593Smuzhiyun if (!rpc)
1353*4882a593Smuzhiyun return -ENOMEM;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun rpc->rpd = port;
1356*4882a593Smuzhiyun INIT_KFIFO(rpc->aer_fifo);
1357*4882a593Smuzhiyun set_service_data(dev, rpc);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun status = devm_request_threaded_irq(device, dev->irq, aer_irq, aer_isr,
1360*4882a593Smuzhiyun IRQF_SHARED, "aerdrv", dev);
1361*4882a593Smuzhiyun if (status) {
1362*4882a593Smuzhiyun pci_err(port, "request AER IRQ %d failed\n", dev->irq);
1363*4882a593Smuzhiyun return status;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun aer_enable_rootport(rpc);
1367*4882a593Smuzhiyun pci_info(port, "enabled with IRQ %d\n", dev->irq);
1368*4882a593Smuzhiyun return 0;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun /**
1372*4882a593Smuzhiyun * aer_root_reset - reset Root Port hierarchy or RCEC
1373*4882a593Smuzhiyun * @dev: pointer to Root Port or RCEC
1374*4882a593Smuzhiyun *
1375*4882a593Smuzhiyun * Invoked by Port Bus driver when performing reset.
1376*4882a593Smuzhiyun */
aer_root_reset(struct pci_dev * dev)1377*4882a593Smuzhiyun static pci_ers_result_t aer_root_reset(struct pci_dev *dev)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun int type = pci_pcie_type(dev);
1380*4882a593Smuzhiyun struct pci_dev *root;
1381*4882a593Smuzhiyun int aer;
1382*4882a593Smuzhiyun struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
1383*4882a593Smuzhiyun u32 reg32;
1384*4882a593Smuzhiyun int rc;
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun root = dev; /* device with Root Error registers */
1387*4882a593Smuzhiyun aer = root->aer_cap;
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun if ((host->native_aer || pcie_ports_native) && aer) {
1390*4882a593Smuzhiyun /* Disable Root's interrupt in response to error messages */
1391*4882a593Smuzhiyun pci_read_config_dword(root, aer + PCI_ERR_ROOT_COMMAND, ®32);
1392*4882a593Smuzhiyun reg32 &= ~ROOT_PORT_INTR_ON_MESG_MASK;
1393*4882a593Smuzhiyun pci_write_config_dword(root, aer + PCI_ERR_ROOT_COMMAND, reg32);
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun if (type == PCI_EXP_TYPE_RC_EC) {
1397*4882a593Smuzhiyun if (pcie_has_flr(dev)) {
1398*4882a593Smuzhiyun rc = pcie_flr(dev);
1399*4882a593Smuzhiyun pci_info(dev, "has been reset (%d)\n", rc);
1400*4882a593Smuzhiyun } else {
1401*4882a593Smuzhiyun pci_info(dev, "not reset (no FLR support)\n");
1402*4882a593Smuzhiyun rc = -ENOTTY;
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun } else {
1405*4882a593Smuzhiyun rc = pci_bus_error_reset(dev);
1406*4882a593Smuzhiyun pci_info(dev, "Root Port link has been reset (%d)\n", rc);
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun if ((host->native_aer || pcie_ports_native) && aer) {
1410*4882a593Smuzhiyun /* Clear Root Error Status */
1411*4882a593Smuzhiyun pci_read_config_dword(root, aer + PCI_ERR_ROOT_STATUS, ®32);
1412*4882a593Smuzhiyun pci_write_config_dword(root, aer + PCI_ERR_ROOT_STATUS, reg32);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun /* Enable Root Port's interrupt in response to error messages */
1415*4882a593Smuzhiyun pci_read_config_dword(root, aer + PCI_ERR_ROOT_COMMAND, ®32);
1416*4882a593Smuzhiyun reg32 |= ROOT_PORT_INTR_ON_MESG_MASK;
1417*4882a593Smuzhiyun pci_write_config_dword(root, aer + PCI_ERR_ROOT_COMMAND, reg32);
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun return rc ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun static struct pcie_port_service_driver aerdriver = {
1424*4882a593Smuzhiyun .name = "aer",
1425*4882a593Smuzhiyun .port_type = PCIE_ANY_PORT,
1426*4882a593Smuzhiyun .service = PCIE_PORT_SERVICE_AER,
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun .probe = aer_probe,
1429*4882a593Smuzhiyun .remove = aer_remove,
1430*4882a593Smuzhiyun };
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun /**
1433*4882a593Smuzhiyun * aer_service_init - register AER root service driver
1434*4882a593Smuzhiyun *
1435*4882a593Smuzhiyun * Invoked when AER root service driver is loaded.
1436*4882a593Smuzhiyun */
pcie_aer_init(void)1437*4882a593Smuzhiyun int __init pcie_aer_init(void)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun if (!pci_aer_available())
1440*4882a593Smuzhiyun return -ENXIO;
1441*4882a593Smuzhiyun return pcie_port_service_register(&aerdriver);
1442*4882a593Smuzhiyun }
1443