1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef DRIVERS_PCI_H
3*4882a593Smuzhiyun #define DRIVERS_PCI_H
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/pci.h>
6*4882a593Smuzhiyun #include <linux/android_kabi.h>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /* Number of possible devfns: 0.0 to 1f.7 inclusive */
9*4882a593Smuzhiyun #define MAX_NR_DEVFNS 256
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define PCI_FIND_CAP_TTL 48
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define PCI_VSEC_ID_INTEL_TBT 0x1234 /* Thunderbolt */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun extern const unsigned char pcie_link_speed[];
16*4882a593Smuzhiyun extern bool pci_early_dump;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
19*4882a593Smuzhiyun bool pcie_cap_has_rtctl(const struct pci_dev *dev);
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* Functions internal to the PCI core code */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun int pci_create_sysfs_dev_files(struct pci_dev *pdev);
24*4882a593Smuzhiyun void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
25*4882a593Smuzhiyun #if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
pci_create_firmware_label_files(struct pci_dev * pdev)26*4882a593Smuzhiyun static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
27*4882a593Smuzhiyun { return; }
pci_remove_firmware_label_files(struct pci_dev * pdev)28*4882a593Smuzhiyun static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
29*4882a593Smuzhiyun { return; }
30*4882a593Smuzhiyun #else
31*4882a593Smuzhiyun void pci_create_firmware_label_files(struct pci_dev *pdev);
32*4882a593Smuzhiyun void pci_remove_firmware_label_files(struct pci_dev *pdev);
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun void pci_cleanup_rom(struct pci_dev *dev);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun enum pci_mmap_api {
37*4882a593Smuzhiyun PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
38*4882a593Smuzhiyun PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
41*4882a593Smuzhiyun enum pci_mmap_api mmap_api);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun int pci_probe_reset_function(struct pci_dev *dev);
44*4882a593Smuzhiyun int pci_bridge_secondary_bus_reset(struct pci_dev *dev);
45*4882a593Smuzhiyun int pci_bus_error_reset(struct pci_dev *dev);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define PCI_PM_D2_DELAY 200 /* usec; see PCIe r4.0, sec 5.9.1 */
48*4882a593Smuzhiyun #define PCI_PM_D3HOT_WAIT 10 /* msec */
49*4882a593Smuzhiyun #define PCI_PM_D3COLD_WAIT 100 /* msec */
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /**
52*4882a593Smuzhiyun * struct pci_platform_pm_ops - Firmware PM callbacks
53*4882a593Smuzhiyun *
54*4882a593Smuzhiyun * @bridge_d3: Does the bridge allow entering into D3
55*4882a593Smuzhiyun *
56*4882a593Smuzhiyun * @is_manageable: returns 'true' if given device is power manageable by the
57*4882a593Smuzhiyun * platform firmware
58*4882a593Smuzhiyun *
59*4882a593Smuzhiyun * @set_state: invokes the platform firmware to set the device's power state
60*4882a593Smuzhiyun *
61*4882a593Smuzhiyun * @get_state: queries the platform firmware for a device's current power state
62*4882a593Smuzhiyun *
63*4882a593Smuzhiyun * @refresh_state: asks the platform to refresh the device's power state data
64*4882a593Smuzhiyun *
65*4882a593Smuzhiyun * @choose_state: returns PCI power state of given device preferred by the
66*4882a593Smuzhiyun * platform; to be used during system-wide transitions from a
67*4882a593Smuzhiyun * sleeping state to the working state and vice versa
68*4882a593Smuzhiyun *
69*4882a593Smuzhiyun * @set_wakeup: enables/disables wakeup capability for the device
70*4882a593Smuzhiyun *
71*4882a593Smuzhiyun * @need_resume: returns 'true' if the given device (which is currently
72*4882a593Smuzhiyun * suspended) needs to be resumed to be configured for system
73*4882a593Smuzhiyun * wakeup.
74*4882a593Smuzhiyun *
75*4882a593Smuzhiyun * If given platform is generally capable of power managing PCI devices, all of
76*4882a593Smuzhiyun * these callbacks are mandatory.
77*4882a593Smuzhiyun */
78*4882a593Smuzhiyun struct pci_platform_pm_ops {
79*4882a593Smuzhiyun bool (*bridge_d3)(struct pci_dev *dev);
80*4882a593Smuzhiyun bool (*is_manageable)(struct pci_dev *dev);
81*4882a593Smuzhiyun int (*set_state)(struct pci_dev *dev, pci_power_t state);
82*4882a593Smuzhiyun pci_power_t (*get_state)(struct pci_dev *dev);
83*4882a593Smuzhiyun void (*refresh_state)(struct pci_dev *dev);
84*4882a593Smuzhiyun pci_power_t (*choose_state)(struct pci_dev *dev);
85*4882a593Smuzhiyun int (*set_wakeup)(struct pci_dev *dev, bool enable);
86*4882a593Smuzhiyun bool (*need_resume)(struct pci_dev *dev);
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
90*4882a593Smuzhiyun void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
91*4882a593Smuzhiyun void pci_refresh_power_state(struct pci_dev *dev);
92*4882a593Smuzhiyun int pci_power_up(struct pci_dev *dev);
93*4882a593Smuzhiyun void pci_disable_enabled_device(struct pci_dev *dev);
94*4882a593Smuzhiyun int pci_finish_runtime_suspend(struct pci_dev *dev);
95*4882a593Smuzhiyun void pcie_clear_device_status(struct pci_dev *dev);
96*4882a593Smuzhiyun void pcie_clear_root_pme_status(struct pci_dev *dev);
97*4882a593Smuzhiyun bool pci_check_pme_status(struct pci_dev *dev);
98*4882a593Smuzhiyun void pci_pme_wakeup_bus(struct pci_bus *bus);
99*4882a593Smuzhiyun int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
100*4882a593Smuzhiyun void pci_pme_restore(struct pci_dev *dev);
101*4882a593Smuzhiyun bool pci_dev_need_resume(struct pci_dev *dev);
102*4882a593Smuzhiyun void pci_dev_adjust_pme(struct pci_dev *dev);
103*4882a593Smuzhiyun void pci_dev_complete_resume(struct pci_dev *pci_dev);
104*4882a593Smuzhiyun void pci_config_pm_runtime_get(struct pci_dev *dev);
105*4882a593Smuzhiyun void pci_config_pm_runtime_put(struct pci_dev *dev);
106*4882a593Smuzhiyun void pci_pm_init(struct pci_dev *dev);
107*4882a593Smuzhiyun void pci_ea_init(struct pci_dev *dev);
108*4882a593Smuzhiyun void pci_allocate_cap_save_buffers(struct pci_dev *dev);
109*4882a593Smuzhiyun void pci_free_cap_save_buffers(struct pci_dev *dev);
110*4882a593Smuzhiyun bool pci_bridge_d3_possible(struct pci_dev *dev);
111*4882a593Smuzhiyun void pci_bridge_d3_update(struct pci_dev *dev);
112*4882a593Smuzhiyun void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev);
113*4882a593Smuzhiyun
pci_wakeup_event(struct pci_dev * dev)114*4882a593Smuzhiyun static inline void pci_wakeup_event(struct pci_dev *dev)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun /* Wait 100 ms before the system can be put into a sleep state. */
117*4882a593Smuzhiyun pm_wakeup_event(&dev->dev, 100);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
pci_has_subordinate(struct pci_dev * pci_dev)120*4882a593Smuzhiyun static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun return !!(pci_dev->subordinate);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
pci_power_manageable(struct pci_dev * pci_dev)125*4882a593Smuzhiyun static inline bool pci_power_manageable(struct pci_dev *pci_dev)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * Currently we allow normal PCI devices and PCI bridges transition
129*4882a593Smuzhiyun * into D3 if their bridge_d3 is set.
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
pcie_downstream_port(const struct pci_dev * dev)134*4882a593Smuzhiyun static inline bool pcie_downstream_port(const struct pci_dev *dev)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun int type = pci_pcie_type(dev);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return type == PCI_EXP_TYPE_ROOT_PORT ||
139*4882a593Smuzhiyun type == PCI_EXP_TYPE_DOWNSTREAM ||
140*4882a593Smuzhiyun type == PCI_EXP_TYPE_PCIE_BRIDGE;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun int pci_vpd_init(struct pci_dev *dev);
144*4882a593Smuzhiyun void pci_vpd_release(struct pci_dev *dev);
145*4882a593Smuzhiyun void pcie_vpd_create_sysfs_dev_files(struct pci_dev *dev);
146*4882a593Smuzhiyun void pcie_vpd_remove_sysfs_dev_files(struct pci_dev *dev);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* PCI Virtual Channel */
149*4882a593Smuzhiyun int pci_save_vc_state(struct pci_dev *dev);
150*4882a593Smuzhiyun void pci_restore_vc_state(struct pci_dev *dev);
151*4882a593Smuzhiyun void pci_allocate_vc_save_buffers(struct pci_dev *dev);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* PCI /proc functions */
154*4882a593Smuzhiyun #ifdef CONFIG_PROC_FS
155*4882a593Smuzhiyun int pci_proc_attach_device(struct pci_dev *dev);
156*4882a593Smuzhiyun int pci_proc_detach_device(struct pci_dev *dev);
157*4882a593Smuzhiyun int pci_proc_detach_bus(struct pci_bus *bus);
158*4882a593Smuzhiyun #else
pci_proc_attach_device(struct pci_dev * dev)159*4882a593Smuzhiyun static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
pci_proc_detach_device(struct pci_dev * dev)160*4882a593Smuzhiyun static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
pci_proc_detach_bus(struct pci_bus * bus)161*4882a593Smuzhiyun static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
162*4882a593Smuzhiyun #endif
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Functions for PCI Hotplug drivers to use */
165*4882a593Smuzhiyun int pci_hp_add_bridge(struct pci_dev *dev);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #ifdef HAVE_PCI_LEGACY
168*4882a593Smuzhiyun void pci_create_legacy_files(struct pci_bus *bus);
169*4882a593Smuzhiyun void pci_remove_legacy_files(struct pci_bus *bus);
170*4882a593Smuzhiyun #else
pci_create_legacy_files(struct pci_bus * bus)171*4882a593Smuzhiyun static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
pci_remove_legacy_files(struct pci_bus * bus)172*4882a593Smuzhiyun static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Lock for read/write access to pci device and bus lists */
176*4882a593Smuzhiyun extern struct rw_semaphore pci_bus_sem;
177*4882a593Smuzhiyun extern struct mutex pci_slot_mutex;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun extern raw_spinlock_t pci_lock;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun extern unsigned int pci_pm_d3hot_delay;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
184*4882a593Smuzhiyun void pci_no_msi(void);
185*4882a593Smuzhiyun #else
pci_no_msi(void)186*4882a593Smuzhiyun static inline void pci_no_msi(void) { }
187*4882a593Smuzhiyun #endif
188*4882a593Smuzhiyun
pci_msi_set_enable(struct pci_dev * dev,int enable)189*4882a593Smuzhiyun static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun u16 control;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
194*4882a593Smuzhiyun control &= ~PCI_MSI_FLAGS_ENABLE;
195*4882a593Smuzhiyun if (enable)
196*4882a593Smuzhiyun control |= PCI_MSI_FLAGS_ENABLE;
197*4882a593Smuzhiyun pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
pci_msix_clear_and_set_ctrl(struct pci_dev * dev,u16 clear,u16 set)200*4882a593Smuzhiyun static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun u16 ctrl;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
205*4882a593Smuzhiyun ctrl &= ~clear;
206*4882a593Smuzhiyun ctrl |= set;
207*4882a593Smuzhiyun pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun void pci_realloc_get_opt(char *);
211*4882a593Smuzhiyun
pci_no_d1d2(struct pci_dev * dev)212*4882a593Smuzhiyun static inline int pci_no_d1d2(struct pci_dev *dev)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun unsigned int parent_dstates = 0;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (dev->bus->self)
217*4882a593Smuzhiyun parent_dstates = dev->bus->self->no_d1d2;
218*4882a593Smuzhiyun return (dev->no_d1d2 || parent_dstates);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun extern const struct attribute_group *pci_dev_groups[];
222*4882a593Smuzhiyun extern const struct attribute_group *pcibus_groups[];
223*4882a593Smuzhiyun extern const struct device_type pci_dev_type;
224*4882a593Smuzhiyun extern const struct attribute_group *pci_bus_groups[];
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun extern unsigned long pci_hotplug_io_size;
227*4882a593Smuzhiyun extern unsigned long pci_hotplug_mmio_size;
228*4882a593Smuzhiyun extern unsigned long pci_hotplug_mmio_pref_size;
229*4882a593Smuzhiyun extern unsigned long pci_hotplug_bus_size;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /**
232*4882a593Smuzhiyun * pci_match_one_device - Tell if a PCI device structure has a matching
233*4882a593Smuzhiyun * PCI device id structure
234*4882a593Smuzhiyun * @id: single PCI device id structure to match
235*4882a593Smuzhiyun * @dev: the PCI device structure to match against
236*4882a593Smuzhiyun *
237*4882a593Smuzhiyun * Returns the matching pci_device_id structure or %NULL if there is no match.
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun static inline const struct pci_device_id *
pci_match_one_device(const struct pci_device_id * id,const struct pci_dev * dev)240*4882a593Smuzhiyun pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
243*4882a593Smuzhiyun (id->device == PCI_ANY_ID || id->device == dev->device) &&
244*4882a593Smuzhiyun (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
245*4882a593Smuzhiyun (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
246*4882a593Smuzhiyun !((id->class ^ dev->class) & id->class_mask))
247*4882a593Smuzhiyun return id;
248*4882a593Smuzhiyun return NULL;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* PCI slot sysfs helper code */
252*4882a593Smuzhiyun #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun extern struct kset *pci_slots_kset;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun struct pci_slot_attribute {
257*4882a593Smuzhiyun struct attribute attr;
258*4882a593Smuzhiyun ssize_t (*show)(struct pci_slot *, char *);
259*4882a593Smuzhiyun ssize_t (*store)(struct pci_slot *, const char *, size_t);
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun enum pci_bar_type {
264*4882a593Smuzhiyun pci_bar_unknown, /* Standard PCI BAR probe */
265*4882a593Smuzhiyun pci_bar_io, /* An I/O port BAR */
266*4882a593Smuzhiyun pci_bar_mem32, /* A 32-bit memory BAR */
267*4882a593Smuzhiyun pci_bar_mem64, /* A 64-bit memory BAR */
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun struct device *pci_get_host_bridge_device(struct pci_dev *dev);
271*4882a593Smuzhiyun void pci_put_host_bridge_device(struct device *dev);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun int pci_configure_extended_tags(struct pci_dev *dev, void *ign);
274*4882a593Smuzhiyun bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
275*4882a593Smuzhiyun int crs_timeout);
276*4882a593Smuzhiyun bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
277*4882a593Smuzhiyun int crs_timeout);
278*4882a593Smuzhiyun int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *pl, int crs_timeout);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun int pci_setup_device(struct pci_dev *dev);
281*4882a593Smuzhiyun int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
282*4882a593Smuzhiyun struct resource *res, unsigned int reg);
283*4882a593Smuzhiyun void pci_configure_ari(struct pci_dev *dev);
284*4882a593Smuzhiyun void __pci_bus_size_bridges(struct pci_bus *bus,
285*4882a593Smuzhiyun struct list_head *realloc_head);
286*4882a593Smuzhiyun void __pci_bus_assign_resources(const struct pci_bus *bus,
287*4882a593Smuzhiyun struct list_head *realloc_head,
288*4882a593Smuzhiyun struct list_head *fail_head);
289*4882a593Smuzhiyun bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun void pci_reassigndev_resource_alignment(struct pci_dev *dev);
292*4882a593Smuzhiyun void pci_disable_bridge_window(struct pci_dev *dev);
293*4882a593Smuzhiyun struct pci_bus *pci_bus_get(struct pci_bus *bus);
294*4882a593Smuzhiyun void pci_bus_put(struct pci_bus *bus);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* PCIe link information from Link Capabilities 2 */
297*4882a593Smuzhiyun #define PCIE_LNKCAP2_SLS2SPEED(lnkcap2) \
298*4882a593Smuzhiyun ((lnkcap2) & PCI_EXP_LNKCAP2_SLS_32_0GB ? PCIE_SPEED_32_0GT : \
299*4882a593Smuzhiyun (lnkcap2) & PCI_EXP_LNKCAP2_SLS_16_0GB ? PCIE_SPEED_16_0GT : \
300*4882a593Smuzhiyun (lnkcap2) & PCI_EXP_LNKCAP2_SLS_8_0GB ? PCIE_SPEED_8_0GT : \
301*4882a593Smuzhiyun (lnkcap2) & PCI_EXP_LNKCAP2_SLS_5_0GB ? PCIE_SPEED_5_0GT : \
302*4882a593Smuzhiyun (lnkcap2) & PCI_EXP_LNKCAP2_SLS_2_5GB ? PCIE_SPEED_2_5GT : \
303*4882a593Smuzhiyun PCI_SPEED_UNKNOWN)
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* PCIe speed to Mb/s reduced by encoding overhead */
306*4882a593Smuzhiyun #define PCIE_SPEED2MBS_ENC(speed) \
307*4882a593Smuzhiyun ((speed) == PCIE_SPEED_32_0GT ? 32000*128/130 : \
308*4882a593Smuzhiyun (speed) == PCIE_SPEED_16_0GT ? 16000*128/130 : \
309*4882a593Smuzhiyun (speed) == PCIE_SPEED_8_0GT ? 8000*128/130 : \
310*4882a593Smuzhiyun (speed) == PCIE_SPEED_5_0GT ? 5000*8/10 : \
311*4882a593Smuzhiyun (speed) == PCIE_SPEED_2_5GT ? 2500*8/10 : \
312*4882a593Smuzhiyun 0)
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun const char *pci_speed_string(enum pci_bus_speed speed);
315*4882a593Smuzhiyun enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
316*4882a593Smuzhiyun enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
317*4882a593Smuzhiyun u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
318*4882a593Smuzhiyun enum pcie_link_width *width);
319*4882a593Smuzhiyun void __pcie_print_link_status(struct pci_dev *dev, bool verbose);
320*4882a593Smuzhiyun void pcie_report_downtraining(struct pci_dev *dev);
321*4882a593Smuzhiyun void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* Single Root I/O Virtualization */
324*4882a593Smuzhiyun struct pci_sriov {
325*4882a593Smuzhiyun int pos; /* Capability position */
326*4882a593Smuzhiyun int nres; /* Number of resources */
327*4882a593Smuzhiyun u32 cap; /* SR-IOV Capabilities */
328*4882a593Smuzhiyun u16 ctrl; /* SR-IOV Control */
329*4882a593Smuzhiyun u16 total_VFs; /* Total VFs associated with the PF */
330*4882a593Smuzhiyun u16 initial_VFs; /* Initial VFs associated with the PF */
331*4882a593Smuzhiyun u16 num_VFs; /* Number of VFs available */
332*4882a593Smuzhiyun u16 offset; /* First VF Routing ID offset */
333*4882a593Smuzhiyun u16 stride; /* Following VF stride */
334*4882a593Smuzhiyun u16 vf_device; /* VF device ID */
335*4882a593Smuzhiyun u32 pgsz; /* Page size for BAR alignment */
336*4882a593Smuzhiyun u8 link; /* Function Dependency Link */
337*4882a593Smuzhiyun u8 max_VF_buses; /* Max buses consumed by VFs */
338*4882a593Smuzhiyun u16 driver_max_VFs; /* Max num VFs driver supports */
339*4882a593Smuzhiyun struct pci_dev *dev; /* Lowest numbered PF */
340*4882a593Smuzhiyun struct pci_dev *self; /* This PF */
341*4882a593Smuzhiyun u32 class; /* VF device */
342*4882a593Smuzhiyun u8 hdr_type; /* VF header type */
343*4882a593Smuzhiyun u16 subsystem_vendor; /* VF subsystem vendor */
344*4882a593Smuzhiyun u16 subsystem_device; /* VF subsystem device */
345*4882a593Smuzhiyun resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
346*4882a593Smuzhiyun bool drivers_autoprobe; /* Auto probing of VFs by driver */
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun ANDROID_KABI_RESERVE(1);
349*4882a593Smuzhiyun ANDROID_KABI_RESERVE(2);
350*4882a593Smuzhiyun ANDROID_KABI_RESERVE(3);
351*4882a593Smuzhiyun ANDROID_KABI_RESERVE(4);
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /**
355*4882a593Smuzhiyun * pci_dev_set_io_state - Set the new error state if possible.
356*4882a593Smuzhiyun *
357*4882a593Smuzhiyun * @dev - pci device to set new error_state
358*4882a593Smuzhiyun * @new - the state we want dev to be in
359*4882a593Smuzhiyun *
360*4882a593Smuzhiyun * Must be called with device_lock held.
361*4882a593Smuzhiyun *
362*4882a593Smuzhiyun * Returns true if state has been changed to the requested state.
363*4882a593Smuzhiyun */
pci_dev_set_io_state(struct pci_dev * dev,pci_channel_state_t new)364*4882a593Smuzhiyun static inline bool pci_dev_set_io_state(struct pci_dev *dev,
365*4882a593Smuzhiyun pci_channel_state_t new)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun bool changed = false;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun device_lock_assert(&dev->dev);
370*4882a593Smuzhiyun switch (new) {
371*4882a593Smuzhiyun case pci_channel_io_perm_failure:
372*4882a593Smuzhiyun switch (dev->error_state) {
373*4882a593Smuzhiyun case pci_channel_io_frozen:
374*4882a593Smuzhiyun case pci_channel_io_normal:
375*4882a593Smuzhiyun case pci_channel_io_perm_failure:
376*4882a593Smuzhiyun changed = true;
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun break;
380*4882a593Smuzhiyun case pci_channel_io_frozen:
381*4882a593Smuzhiyun switch (dev->error_state) {
382*4882a593Smuzhiyun case pci_channel_io_frozen:
383*4882a593Smuzhiyun case pci_channel_io_normal:
384*4882a593Smuzhiyun changed = true;
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun break;
388*4882a593Smuzhiyun case pci_channel_io_normal:
389*4882a593Smuzhiyun switch (dev->error_state) {
390*4882a593Smuzhiyun case pci_channel_io_frozen:
391*4882a593Smuzhiyun case pci_channel_io_normal:
392*4882a593Smuzhiyun changed = true;
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun break;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun if (changed)
398*4882a593Smuzhiyun dev->error_state = new;
399*4882a593Smuzhiyun return changed;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
pci_dev_set_disconnected(struct pci_dev * dev,void * unused)402*4882a593Smuzhiyun static inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun device_lock(&dev->dev);
405*4882a593Smuzhiyun pci_dev_set_io_state(dev, pci_channel_io_perm_failure);
406*4882a593Smuzhiyun device_unlock(&dev->dev);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return 0;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
pci_dev_is_disconnected(const struct pci_dev * dev)411*4882a593Smuzhiyun static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun return dev->error_state == pci_channel_io_perm_failure;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* pci_dev priv_flags */
417*4882a593Smuzhiyun #define PCI_DEV_ADDED 0
418*4882a593Smuzhiyun #define PCI_DPC_RECOVERED 1
419*4882a593Smuzhiyun #define PCI_DPC_RECOVERING 2
420*4882a593Smuzhiyun
pci_dev_assign_added(struct pci_dev * dev,bool added)421*4882a593Smuzhiyun static inline void pci_dev_assign_added(struct pci_dev *dev, bool added)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun assign_bit(PCI_DEV_ADDED, &dev->priv_flags, added);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
pci_dev_is_added(const struct pci_dev * dev)426*4882a593Smuzhiyun static inline bool pci_dev_is_added(const struct pci_dev *dev)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun return test_bit(PCI_DEV_ADDED, &dev->priv_flags);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun #ifdef CONFIG_PCIEAER
432*4882a593Smuzhiyun #include <linux/aer.h>
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun #define AER_MAX_MULTI_ERR_DEVICES 5 /* Not likely to have more */
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun struct aer_err_info {
437*4882a593Smuzhiyun struct pci_dev *dev[AER_MAX_MULTI_ERR_DEVICES];
438*4882a593Smuzhiyun int error_dev_num;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun unsigned int id:16;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun unsigned int severity:2; /* 0:NONFATAL | 1:FATAL | 2:COR */
443*4882a593Smuzhiyun unsigned int __pad1:5;
444*4882a593Smuzhiyun unsigned int multi_error_valid:1;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun unsigned int first_error:5;
447*4882a593Smuzhiyun unsigned int __pad2:2;
448*4882a593Smuzhiyun unsigned int tlp_header_valid:1;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun unsigned int status; /* COR/UNCOR Error Status */
451*4882a593Smuzhiyun unsigned int mask; /* COR/UNCOR Error Mask */
452*4882a593Smuzhiyun struct aer_header_log_regs tlp; /* TLP Header */
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun int aer_get_device_error_info(struct pci_dev *dev, struct aer_err_info *info);
456*4882a593Smuzhiyun void aer_print_error(struct pci_dev *dev, struct aer_err_info *info);
457*4882a593Smuzhiyun #endif /* CONFIG_PCIEAER */
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun #ifdef CONFIG_PCIE_DPC
460*4882a593Smuzhiyun void pci_save_dpc_state(struct pci_dev *dev);
461*4882a593Smuzhiyun void pci_restore_dpc_state(struct pci_dev *dev);
462*4882a593Smuzhiyun void pci_dpc_init(struct pci_dev *pdev);
463*4882a593Smuzhiyun void dpc_process_error(struct pci_dev *pdev);
464*4882a593Smuzhiyun pci_ers_result_t dpc_reset_link(struct pci_dev *pdev);
465*4882a593Smuzhiyun bool pci_dpc_recovered(struct pci_dev *pdev);
466*4882a593Smuzhiyun #else
pci_save_dpc_state(struct pci_dev * dev)467*4882a593Smuzhiyun static inline void pci_save_dpc_state(struct pci_dev *dev) {}
pci_restore_dpc_state(struct pci_dev * dev)468*4882a593Smuzhiyun static inline void pci_restore_dpc_state(struct pci_dev *dev) {}
pci_dpc_init(struct pci_dev * pdev)469*4882a593Smuzhiyun static inline void pci_dpc_init(struct pci_dev *pdev) {}
pci_dpc_recovered(struct pci_dev * pdev)470*4882a593Smuzhiyun static inline bool pci_dpc_recovered(struct pci_dev *pdev) { return false; }
471*4882a593Smuzhiyun #endif
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun #ifdef CONFIG_PCI_ATS
474*4882a593Smuzhiyun /* Address Translation Service */
475*4882a593Smuzhiyun void pci_ats_init(struct pci_dev *dev);
476*4882a593Smuzhiyun void pci_restore_ats_state(struct pci_dev *dev);
477*4882a593Smuzhiyun #else
pci_ats_init(struct pci_dev * d)478*4882a593Smuzhiyun static inline void pci_ats_init(struct pci_dev *d) { }
pci_restore_ats_state(struct pci_dev * dev)479*4882a593Smuzhiyun static inline void pci_restore_ats_state(struct pci_dev *dev) { }
480*4882a593Smuzhiyun #endif /* CONFIG_PCI_ATS */
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun #ifdef CONFIG_PCI_PRI
483*4882a593Smuzhiyun void pci_pri_init(struct pci_dev *dev);
484*4882a593Smuzhiyun void pci_restore_pri_state(struct pci_dev *pdev);
485*4882a593Smuzhiyun #else
pci_pri_init(struct pci_dev * dev)486*4882a593Smuzhiyun static inline void pci_pri_init(struct pci_dev *dev) { }
pci_restore_pri_state(struct pci_dev * pdev)487*4882a593Smuzhiyun static inline void pci_restore_pri_state(struct pci_dev *pdev) { }
488*4882a593Smuzhiyun #endif
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun #ifdef CONFIG_PCI_PASID
491*4882a593Smuzhiyun void pci_pasid_init(struct pci_dev *dev);
492*4882a593Smuzhiyun void pci_restore_pasid_state(struct pci_dev *pdev);
493*4882a593Smuzhiyun #else
pci_pasid_init(struct pci_dev * dev)494*4882a593Smuzhiyun static inline void pci_pasid_init(struct pci_dev *dev) { }
pci_restore_pasid_state(struct pci_dev * pdev)495*4882a593Smuzhiyun static inline void pci_restore_pasid_state(struct pci_dev *pdev) { }
496*4882a593Smuzhiyun #endif
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
499*4882a593Smuzhiyun int pci_iov_init(struct pci_dev *dev);
500*4882a593Smuzhiyun void pci_iov_release(struct pci_dev *dev);
501*4882a593Smuzhiyun void pci_iov_remove(struct pci_dev *dev);
502*4882a593Smuzhiyun void pci_iov_update_resource(struct pci_dev *dev, int resno);
503*4882a593Smuzhiyun resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
504*4882a593Smuzhiyun void pci_restore_iov_state(struct pci_dev *dev);
505*4882a593Smuzhiyun int pci_iov_bus_range(struct pci_bus *bus);
506*4882a593Smuzhiyun extern const struct attribute_group sriov_dev_attr_group;
507*4882a593Smuzhiyun #else
pci_iov_init(struct pci_dev * dev)508*4882a593Smuzhiyun static inline int pci_iov_init(struct pci_dev *dev)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun return -ENODEV;
511*4882a593Smuzhiyun }
pci_iov_release(struct pci_dev * dev)512*4882a593Smuzhiyun static inline void pci_iov_release(struct pci_dev *dev)
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun }
pci_iov_remove(struct pci_dev * dev)516*4882a593Smuzhiyun static inline void pci_iov_remove(struct pci_dev *dev)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun }
pci_restore_iov_state(struct pci_dev * dev)519*4882a593Smuzhiyun static inline void pci_restore_iov_state(struct pci_dev *dev)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun }
pci_iov_bus_range(struct pci_bus * bus)522*4882a593Smuzhiyun static inline int pci_iov_bus_range(struct pci_bus *bus)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun #endif /* CONFIG_PCI_IOV */
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun unsigned long pci_cardbus_resource_alignment(struct resource *);
530*4882a593Smuzhiyun
pci_resource_alignment(struct pci_dev * dev,struct resource * res)531*4882a593Smuzhiyun static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
532*4882a593Smuzhiyun struct resource *res)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
535*4882a593Smuzhiyun int resno = res - dev->resource;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
538*4882a593Smuzhiyun return pci_sriov_resource_alignment(dev, resno);
539*4882a593Smuzhiyun #endif
540*4882a593Smuzhiyun if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
541*4882a593Smuzhiyun return pci_cardbus_resource_alignment(res);
542*4882a593Smuzhiyun return resource_alignment(res);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun void pci_acs_init(struct pci_dev *dev);
546*4882a593Smuzhiyun #ifdef CONFIG_PCI_QUIRKS
547*4882a593Smuzhiyun int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
548*4882a593Smuzhiyun int pci_dev_specific_enable_acs(struct pci_dev *dev);
549*4882a593Smuzhiyun int pci_dev_specific_disable_acs_redir(struct pci_dev *dev);
550*4882a593Smuzhiyun #else
pci_dev_specific_acs_enabled(struct pci_dev * dev,u16 acs_flags)551*4882a593Smuzhiyun static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
552*4882a593Smuzhiyun u16 acs_flags)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun return -ENOTTY;
555*4882a593Smuzhiyun }
pci_dev_specific_enable_acs(struct pci_dev * dev)556*4882a593Smuzhiyun static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun return -ENOTTY;
559*4882a593Smuzhiyun }
pci_dev_specific_disable_acs_redir(struct pci_dev * dev)560*4882a593Smuzhiyun static inline int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun return -ENOTTY;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun #endif
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* PCI error reporting and recovery */
567*4882a593Smuzhiyun pci_ers_result_t pcie_do_recovery(struct pci_dev *dev,
568*4882a593Smuzhiyun pci_channel_state_t state,
569*4882a593Smuzhiyun pci_ers_result_t (*reset_subordinates)(struct pci_dev *pdev));
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun bool pcie_wait_for_link(struct pci_dev *pdev, bool active);
572*4882a593Smuzhiyun #ifdef CONFIG_PCIEASPM
573*4882a593Smuzhiyun void pcie_aspm_init_link_state(struct pci_dev *pdev);
574*4882a593Smuzhiyun void pcie_aspm_exit_link_state(struct pci_dev *pdev);
575*4882a593Smuzhiyun void pcie_aspm_pm_state_change(struct pci_dev *pdev);
576*4882a593Smuzhiyun void pcie_aspm_powersave_config_link(struct pci_dev *pdev);
577*4882a593Smuzhiyun #else
pcie_aspm_init_link_state(struct pci_dev * pdev)578*4882a593Smuzhiyun static inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
pcie_aspm_exit_link_state(struct pci_dev * pdev)579*4882a593Smuzhiyun static inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
pcie_aspm_pm_state_change(struct pci_dev * pdev)580*4882a593Smuzhiyun static inline void pcie_aspm_pm_state_change(struct pci_dev *pdev) { }
pcie_aspm_powersave_config_link(struct pci_dev * pdev)581*4882a593Smuzhiyun static inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
582*4882a593Smuzhiyun #endif
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun #ifdef CONFIG_PCIE_ECRC
585*4882a593Smuzhiyun void pcie_set_ecrc_checking(struct pci_dev *dev);
586*4882a593Smuzhiyun void pcie_ecrc_get_policy(char *str);
587*4882a593Smuzhiyun #else
pcie_set_ecrc_checking(struct pci_dev * dev)588*4882a593Smuzhiyun static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
pcie_ecrc_get_policy(char * str)589*4882a593Smuzhiyun static inline void pcie_ecrc_get_policy(char *str) { }
590*4882a593Smuzhiyun #endif
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun #ifdef CONFIG_PCIE_PTM
593*4882a593Smuzhiyun void pci_ptm_init(struct pci_dev *dev);
594*4882a593Smuzhiyun #else
pci_ptm_init(struct pci_dev * dev)595*4882a593Smuzhiyun static inline void pci_ptm_init(struct pci_dev *dev) { }
596*4882a593Smuzhiyun #endif
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun struct pci_dev_reset_methods {
599*4882a593Smuzhiyun u16 vendor;
600*4882a593Smuzhiyun u16 device;
601*4882a593Smuzhiyun int (*reset)(struct pci_dev *dev, int probe);
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun #ifdef CONFIG_PCI_QUIRKS
605*4882a593Smuzhiyun int pci_dev_specific_reset(struct pci_dev *dev, int probe);
606*4882a593Smuzhiyun #else
pci_dev_specific_reset(struct pci_dev * dev,int probe)607*4882a593Smuzhiyun static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun return -ENOTTY;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun #endif
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun #if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
614*4882a593Smuzhiyun int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
615*4882a593Smuzhiyun struct resource *res);
616*4882a593Smuzhiyun #else
acpi_get_rc_resources(struct device * dev,const char * hid,u16 segment,struct resource * res)617*4882a593Smuzhiyun static inline int acpi_get_rc_resources(struct device *dev, const char *hid,
618*4882a593Smuzhiyun u16 segment, struct resource *res)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun return -ENODEV;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun #endif
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar);
625*4882a593Smuzhiyun int pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
626*4882a593Smuzhiyun int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
pci_rebar_size_to_bytes(int size)627*4882a593Smuzhiyun static inline u64 pci_rebar_size_to_bytes(int size)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun return 1ULL << (size + 20);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun struct device_node;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun #ifdef CONFIG_OF
635*4882a593Smuzhiyun int of_pci_parse_bus_range(struct device_node *node, struct resource *res);
636*4882a593Smuzhiyun int of_get_pci_domain_nr(struct device_node *node);
637*4882a593Smuzhiyun int of_pci_get_max_link_speed(struct device_node *node);
638*4882a593Smuzhiyun void pci_set_of_node(struct pci_dev *dev);
639*4882a593Smuzhiyun void pci_release_of_node(struct pci_dev *dev);
640*4882a593Smuzhiyun void pci_set_bus_of_node(struct pci_bus *bus);
641*4882a593Smuzhiyun void pci_release_bus_of_node(struct pci_bus *bus);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun #else
646*4882a593Smuzhiyun static inline int
of_pci_parse_bus_range(struct device_node * node,struct resource * res)647*4882a593Smuzhiyun of_pci_parse_bus_range(struct device_node *node, struct resource *res)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun return -EINVAL;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun static inline int
of_get_pci_domain_nr(struct device_node * node)653*4882a593Smuzhiyun of_get_pci_domain_nr(struct device_node *node)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun return -1;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun static inline int
of_pci_get_max_link_speed(struct device_node * node)659*4882a593Smuzhiyun of_pci_get_max_link_speed(struct device_node *node)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun return -EINVAL;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
pci_set_of_node(struct pci_dev * dev)664*4882a593Smuzhiyun static inline void pci_set_of_node(struct pci_dev *dev) { }
pci_release_of_node(struct pci_dev * dev)665*4882a593Smuzhiyun static inline void pci_release_of_node(struct pci_dev *dev) { }
pci_set_bus_of_node(struct pci_bus * bus)666*4882a593Smuzhiyun static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
pci_release_bus_of_node(struct pci_bus * bus)667*4882a593Smuzhiyun static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
668*4882a593Smuzhiyun
devm_of_pci_bridge_init(struct device * dev,struct pci_host_bridge * bridge)669*4882a593Smuzhiyun static inline int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun return 0;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun #endif /* CONFIG_OF */
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun #ifdef CONFIG_PCIEAER
677*4882a593Smuzhiyun void pci_no_aer(void);
678*4882a593Smuzhiyun void pci_aer_init(struct pci_dev *dev);
679*4882a593Smuzhiyun void pci_aer_exit(struct pci_dev *dev);
680*4882a593Smuzhiyun extern const struct attribute_group aer_stats_attr_group;
681*4882a593Smuzhiyun void pci_aer_clear_fatal_status(struct pci_dev *dev);
682*4882a593Smuzhiyun int pci_aer_clear_status(struct pci_dev *dev);
683*4882a593Smuzhiyun int pci_aer_raw_clear_status(struct pci_dev *dev);
684*4882a593Smuzhiyun #else
pci_no_aer(void)685*4882a593Smuzhiyun static inline void pci_no_aer(void) { }
pci_aer_init(struct pci_dev * d)686*4882a593Smuzhiyun static inline void pci_aer_init(struct pci_dev *d) { }
pci_aer_exit(struct pci_dev * d)687*4882a593Smuzhiyun static inline void pci_aer_exit(struct pci_dev *d) { }
pci_aer_clear_fatal_status(struct pci_dev * dev)688*4882a593Smuzhiyun static inline void pci_aer_clear_fatal_status(struct pci_dev *dev) { }
pci_aer_clear_status(struct pci_dev * dev)689*4882a593Smuzhiyun static inline int pci_aer_clear_status(struct pci_dev *dev) { return -EINVAL; }
pci_aer_raw_clear_status(struct pci_dev * dev)690*4882a593Smuzhiyun static inline int pci_aer_raw_clear_status(struct pci_dev *dev) { return -EINVAL; }
691*4882a593Smuzhiyun #endif
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun #ifdef CONFIG_ACPI
694*4882a593Smuzhiyun int pci_acpi_program_hp_params(struct pci_dev *dev);
695*4882a593Smuzhiyun #else
pci_acpi_program_hp_params(struct pci_dev * dev)696*4882a593Smuzhiyun static inline int pci_acpi_program_hp_params(struct pci_dev *dev)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun return -ENODEV;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun #endif
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun #ifdef CONFIG_PCIEASPM
703*4882a593Smuzhiyun extern const struct attribute_group aspm_ctrl_attr_group;
704*4882a593Smuzhiyun #endif
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun #endif /* DRIVERS_PCI_H */
707