1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PCI Express I/O Virtualization (IOV) support
4*4882a593Smuzhiyun * Single Root IOV 1.0
5*4882a593Smuzhiyun * Address Translation Service 1.0
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2009 Intel Corporation, Yu Zhao <yu.zhao@intel.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/export.h>
13*4882a593Smuzhiyun #include <linux/string.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include "pci.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define VIRTFN_ID_LEN 16
18*4882a593Smuzhiyun
pci_iov_virtfn_bus(struct pci_dev * dev,int vf_id)19*4882a593Smuzhiyun int pci_iov_virtfn_bus(struct pci_dev *dev, int vf_id)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun if (!dev->is_physfn)
22*4882a593Smuzhiyun return -EINVAL;
23*4882a593Smuzhiyun return dev->bus->number + ((dev->devfn + dev->sriov->offset +
24*4882a593Smuzhiyun dev->sriov->stride * vf_id) >> 8);
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun
pci_iov_virtfn_devfn(struct pci_dev * dev,int vf_id)27*4882a593Smuzhiyun int pci_iov_virtfn_devfn(struct pci_dev *dev, int vf_id)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun if (!dev->is_physfn)
30*4882a593Smuzhiyun return -EINVAL;
31*4882a593Smuzhiyun return (dev->devfn + dev->sriov->offset +
32*4882a593Smuzhiyun dev->sriov->stride * vf_id) & 0xff;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun * Per SR-IOV spec sec 3.3.10 and 3.3.11, First VF Offset and VF Stride may
37*4882a593Smuzhiyun * change when NumVFs changes.
38*4882a593Smuzhiyun *
39*4882a593Smuzhiyun * Update iov->offset and iov->stride when NumVFs is written.
40*4882a593Smuzhiyun */
pci_iov_set_numvfs(struct pci_dev * dev,int nr_virtfn)41*4882a593Smuzhiyun static inline void pci_iov_set_numvfs(struct pci_dev *dev, int nr_virtfn)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun struct pci_sriov *iov = dev->sriov;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun pci_write_config_word(dev, iov->pos + PCI_SRIOV_NUM_VF, nr_virtfn);
46*4882a593Smuzhiyun pci_read_config_word(dev, iov->pos + PCI_SRIOV_VF_OFFSET, &iov->offset);
47*4882a593Smuzhiyun pci_read_config_word(dev, iov->pos + PCI_SRIOV_VF_STRIDE, &iov->stride);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * The PF consumes one bus number. NumVFs, First VF Offset, and VF Stride
52*4882a593Smuzhiyun * determine how many additional bus numbers will be consumed by VFs.
53*4882a593Smuzhiyun *
54*4882a593Smuzhiyun * Iterate over all valid NumVFs, validate offset and stride, and calculate
55*4882a593Smuzhiyun * the maximum number of bus numbers that could ever be required.
56*4882a593Smuzhiyun */
compute_max_vf_buses(struct pci_dev * dev)57*4882a593Smuzhiyun static int compute_max_vf_buses(struct pci_dev *dev)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct pci_sriov *iov = dev->sriov;
60*4882a593Smuzhiyun int nr_virtfn, busnr, rc = 0;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun for (nr_virtfn = iov->total_VFs; nr_virtfn; nr_virtfn--) {
63*4882a593Smuzhiyun pci_iov_set_numvfs(dev, nr_virtfn);
64*4882a593Smuzhiyun if (!iov->offset || (nr_virtfn > 1 && !iov->stride)) {
65*4882a593Smuzhiyun rc = -EIO;
66*4882a593Smuzhiyun goto out;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun busnr = pci_iov_virtfn_bus(dev, nr_virtfn - 1);
70*4882a593Smuzhiyun if (busnr > iov->max_VF_buses)
71*4882a593Smuzhiyun iov->max_VF_buses = busnr;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun out:
75*4882a593Smuzhiyun pci_iov_set_numvfs(dev, 0);
76*4882a593Smuzhiyun return rc;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
virtfn_add_bus(struct pci_bus * bus,int busnr)79*4882a593Smuzhiyun static struct pci_bus *virtfn_add_bus(struct pci_bus *bus, int busnr)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct pci_bus *child;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun if (bus->number == busnr)
84*4882a593Smuzhiyun return bus;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun child = pci_find_bus(pci_domain_nr(bus), busnr);
87*4882a593Smuzhiyun if (child)
88*4882a593Smuzhiyun return child;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun child = pci_add_new_bus(bus, NULL, busnr);
91*4882a593Smuzhiyun if (!child)
92*4882a593Smuzhiyun return NULL;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun pci_bus_insert_busn_res(child, busnr, busnr);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return child;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
virtfn_remove_bus(struct pci_bus * physbus,struct pci_bus * virtbus)99*4882a593Smuzhiyun static void virtfn_remove_bus(struct pci_bus *physbus, struct pci_bus *virtbus)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun if (physbus != virtbus && list_empty(&virtbus->devices))
102*4882a593Smuzhiyun pci_remove_bus(virtbus);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
pci_iov_resource_size(struct pci_dev * dev,int resno)105*4882a593Smuzhiyun resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun if (!dev->is_physfn)
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return dev->sriov->barsz[resno - PCI_IOV_RESOURCES];
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
pci_read_vf_config_common(struct pci_dev * virtfn)113*4882a593Smuzhiyun static void pci_read_vf_config_common(struct pci_dev *virtfn)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct pci_dev *physfn = virtfn->physfn;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * Some config registers are the same across all associated VFs.
119*4882a593Smuzhiyun * Read them once from VF0 so we can skip reading them from the
120*4882a593Smuzhiyun * other VFs.
121*4882a593Smuzhiyun *
122*4882a593Smuzhiyun * PCIe r4.0, sec 9.3.4.1, technically doesn't require all VFs to
123*4882a593Smuzhiyun * have the same Revision ID and Subsystem ID, but we assume they
124*4882a593Smuzhiyun * do.
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun pci_read_config_dword(virtfn, PCI_CLASS_REVISION,
127*4882a593Smuzhiyun &physfn->sriov->class);
128*4882a593Smuzhiyun pci_read_config_byte(virtfn, PCI_HEADER_TYPE,
129*4882a593Smuzhiyun &physfn->sriov->hdr_type);
130*4882a593Smuzhiyun pci_read_config_word(virtfn, PCI_SUBSYSTEM_VENDOR_ID,
131*4882a593Smuzhiyun &physfn->sriov->subsystem_vendor);
132*4882a593Smuzhiyun pci_read_config_word(virtfn, PCI_SUBSYSTEM_ID,
133*4882a593Smuzhiyun &physfn->sriov->subsystem_device);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
pci_iov_sysfs_link(struct pci_dev * dev,struct pci_dev * virtfn,int id)136*4882a593Smuzhiyun int pci_iov_sysfs_link(struct pci_dev *dev,
137*4882a593Smuzhiyun struct pci_dev *virtfn, int id)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun char buf[VIRTFN_ID_LEN];
140*4882a593Smuzhiyun int rc;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun sprintf(buf, "virtfn%u", id);
143*4882a593Smuzhiyun rc = sysfs_create_link(&dev->dev.kobj, &virtfn->dev.kobj, buf);
144*4882a593Smuzhiyun if (rc)
145*4882a593Smuzhiyun goto failed;
146*4882a593Smuzhiyun rc = sysfs_create_link(&virtfn->dev.kobj, &dev->dev.kobj, "physfn");
147*4882a593Smuzhiyun if (rc)
148*4882a593Smuzhiyun goto failed1;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun kobject_uevent(&virtfn->dev.kobj, KOBJ_CHANGE);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun failed1:
155*4882a593Smuzhiyun sysfs_remove_link(&dev->dev.kobj, buf);
156*4882a593Smuzhiyun failed:
157*4882a593Smuzhiyun return rc;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
pci_iov_add_virtfn(struct pci_dev * dev,int id)160*4882a593Smuzhiyun int pci_iov_add_virtfn(struct pci_dev *dev, int id)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun int i;
163*4882a593Smuzhiyun int rc = -ENOMEM;
164*4882a593Smuzhiyun u64 size;
165*4882a593Smuzhiyun struct pci_dev *virtfn;
166*4882a593Smuzhiyun struct resource *res;
167*4882a593Smuzhiyun struct pci_sriov *iov = dev->sriov;
168*4882a593Smuzhiyun struct pci_bus *bus;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun bus = virtfn_add_bus(dev->bus, pci_iov_virtfn_bus(dev, id));
171*4882a593Smuzhiyun if (!bus)
172*4882a593Smuzhiyun goto failed;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun virtfn = pci_alloc_dev(bus);
175*4882a593Smuzhiyun if (!virtfn)
176*4882a593Smuzhiyun goto failed0;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun virtfn->devfn = pci_iov_virtfn_devfn(dev, id);
179*4882a593Smuzhiyun virtfn->vendor = dev->vendor;
180*4882a593Smuzhiyun virtfn->device = iov->vf_device;
181*4882a593Smuzhiyun virtfn->is_virtfn = 1;
182*4882a593Smuzhiyun virtfn->physfn = pci_dev_get(dev);
183*4882a593Smuzhiyun virtfn->no_command_memory = 1;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (id == 0)
186*4882a593Smuzhiyun pci_read_vf_config_common(virtfn);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun rc = pci_setup_device(virtfn);
189*4882a593Smuzhiyun if (rc)
190*4882a593Smuzhiyun goto failed1;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun virtfn->dev.parent = dev->dev.parent;
193*4882a593Smuzhiyun virtfn->multifunction = 0;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
196*4882a593Smuzhiyun res = &dev->resource[i + PCI_IOV_RESOURCES];
197*4882a593Smuzhiyun if (!res->parent)
198*4882a593Smuzhiyun continue;
199*4882a593Smuzhiyun virtfn->resource[i].name = pci_name(virtfn);
200*4882a593Smuzhiyun virtfn->resource[i].flags = res->flags;
201*4882a593Smuzhiyun size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
202*4882a593Smuzhiyun virtfn->resource[i].start = res->start + size * id;
203*4882a593Smuzhiyun virtfn->resource[i].end = virtfn->resource[i].start + size - 1;
204*4882a593Smuzhiyun rc = request_resource(res, &virtfn->resource[i]);
205*4882a593Smuzhiyun BUG_ON(rc);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun pci_device_add(virtfn, virtfn->bus);
209*4882a593Smuzhiyun rc = pci_iov_sysfs_link(dev, virtfn, id);
210*4882a593Smuzhiyun if (rc)
211*4882a593Smuzhiyun goto failed1;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun pci_bus_add_device(virtfn);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun return 0;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun failed1:
218*4882a593Smuzhiyun pci_stop_and_remove_bus_device(virtfn);
219*4882a593Smuzhiyun pci_dev_put(dev);
220*4882a593Smuzhiyun failed0:
221*4882a593Smuzhiyun virtfn_remove_bus(dev->bus, bus);
222*4882a593Smuzhiyun failed:
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return rc;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
pci_iov_remove_virtfn(struct pci_dev * dev,int id)227*4882a593Smuzhiyun void pci_iov_remove_virtfn(struct pci_dev *dev, int id)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun char buf[VIRTFN_ID_LEN];
230*4882a593Smuzhiyun struct pci_dev *virtfn;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun virtfn = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus),
233*4882a593Smuzhiyun pci_iov_virtfn_bus(dev, id),
234*4882a593Smuzhiyun pci_iov_virtfn_devfn(dev, id));
235*4882a593Smuzhiyun if (!virtfn)
236*4882a593Smuzhiyun return;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun sprintf(buf, "virtfn%u", id);
239*4882a593Smuzhiyun sysfs_remove_link(&dev->dev.kobj, buf);
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * pci_stop_dev() could have been called for this virtfn already,
242*4882a593Smuzhiyun * so the directory for the virtfn may have been removed before.
243*4882a593Smuzhiyun * Double check to avoid spurious sysfs warnings.
244*4882a593Smuzhiyun */
245*4882a593Smuzhiyun if (virtfn->dev.kobj.sd)
246*4882a593Smuzhiyun sysfs_remove_link(&virtfn->dev.kobj, "physfn");
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun pci_stop_and_remove_bus_device(virtfn);
249*4882a593Smuzhiyun virtfn_remove_bus(dev->bus, virtfn->bus);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* balance pci_get_domain_bus_and_slot() */
252*4882a593Smuzhiyun pci_dev_put(virtfn);
253*4882a593Smuzhiyun pci_dev_put(dev);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
sriov_totalvfs_show(struct device * dev,struct device_attribute * attr,char * buf)256*4882a593Smuzhiyun static ssize_t sriov_totalvfs_show(struct device *dev,
257*4882a593Smuzhiyun struct device_attribute *attr,
258*4882a593Smuzhiyun char *buf)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return sprintf(buf, "%u\n", pci_sriov_get_totalvfs(pdev));
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
sriov_numvfs_show(struct device * dev,struct device_attribute * attr,char * buf)265*4882a593Smuzhiyun static ssize_t sriov_numvfs_show(struct device *dev,
266*4882a593Smuzhiyun struct device_attribute *attr,
267*4882a593Smuzhiyun char *buf)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
270*4882a593Smuzhiyun u16 num_vfs;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Serialize vs sriov_numvfs_store() so readers see valid num_VFs */
273*4882a593Smuzhiyun device_lock(&pdev->dev);
274*4882a593Smuzhiyun num_vfs = pdev->sriov->num_VFs;
275*4882a593Smuzhiyun device_unlock(&pdev->dev);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return sprintf(buf, "%u\n", num_vfs);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /*
281*4882a593Smuzhiyun * num_vfs > 0; number of VFs to enable
282*4882a593Smuzhiyun * num_vfs = 0; disable all VFs
283*4882a593Smuzhiyun *
284*4882a593Smuzhiyun * Note: SRIOV spec does not allow partial VF
285*4882a593Smuzhiyun * disable, so it's all or none.
286*4882a593Smuzhiyun */
sriov_numvfs_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)287*4882a593Smuzhiyun static ssize_t sriov_numvfs_store(struct device *dev,
288*4882a593Smuzhiyun struct device_attribute *attr,
289*4882a593Smuzhiyun const char *buf, size_t count)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
292*4882a593Smuzhiyun int ret;
293*4882a593Smuzhiyun u16 num_vfs;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun ret = kstrtou16(buf, 0, &num_vfs);
296*4882a593Smuzhiyun if (ret < 0)
297*4882a593Smuzhiyun return ret;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (num_vfs > pci_sriov_get_totalvfs(pdev))
300*4882a593Smuzhiyun return -ERANGE;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun device_lock(&pdev->dev);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (num_vfs == pdev->sriov->num_VFs)
305*4882a593Smuzhiyun goto exit;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* is PF driver loaded w/callback */
308*4882a593Smuzhiyun if (!pdev->driver || !pdev->driver->sriov_configure) {
309*4882a593Smuzhiyun pci_info(pdev, "Driver does not support SRIOV configuration via sysfs\n");
310*4882a593Smuzhiyun ret = -ENOENT;
311*4882a593Smuzhiyun goto exit;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (num_vfs == 0) {
315*4882a593Smuzhiyun /* disable VFs */
316*4882a593Smuzhiyun ret = pdev->driver->sriov_configure(pdev, 0);
317*4882a593Smuzhiyun goto exit;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* enable VFs */
321*4882a593Smuzhiyun if (pdev->sriov->num_VFs) {
322*4882a593Smuzhiyun pci_warn(pdev, "%d VFs already enabled. Disable before enabling %d VFs\n",
323*4882a593Smuzhiyun pdev->sriov->num_VFs, num_vfs);
324*4882a593Smuzhiyun ret = -EBUSY;
325*4882a593Smuzhiyun goto exit;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun ret = pdev->driver->sriov_configure(pdev, num_vfs);
329*4882a593Smuzhiyun if (ret < 0)
330*4882a593Smuzhiyun goto exit;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (ret != num_vfs)
333*4882a593Smuzhiyun pci_warn(pdev, "%d VFs requested; only %d enabled\n",
334*4882a593Smuzhiyun num_vfs, ret);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun exit:
337*4882a593Smuzhiyun device_unlock(&pdev->dev);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (ret < 0)
340*4882a593Smuzhiyun return ret;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return count;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
sriov_offset_show(struct device * dev,struct device_attribute * attr,char * buf)345*4882a593Smuzhiyun static ssize_t sriov_offset_show(struct device *dev,
346*4882a593Smuzhiyun struct device_attribute *attr,
347*4882a593Smuzhiyun char *buf)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return sprintf(buf, "%u\n", pdev->sriov->offset);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
sriov_stride_show(struct device * dev,struct device_attribute * attr,char * buf)354*4882a593Smuzhiyun static ssize_t sriov_stride_show(struct device *dev,
355*4882a593Smuzhiyun struct device_attribute *attr,
356*4882a593Smuzhiyun char *buf)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return sprintf(buf, "%u\n", pdev->sriov->stride);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
sriov_vf_device_show(struct device * dev,struct device_attribute * attr,char * buf)363*4882a593Smuzhiyun static ssize_t sriov_vf_device_show(struct device *dev,
364*4882a593Smuzhiyun struct device_attribute *attr,
365*4882a593Smuzhiyun char *buf)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun return sprintf(buf, "%x\n", pdev->sriov->vf_device);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
sriov_drivers_autoprobe_show(struct device * dev,struct device_attribute * attr,char * buf)372*4882a593Smuzhiyun static ssize_t sriov_drivers_autoprobe_show(struct device *dev,
373*4882a593Smuzhiyun struct device_attribute *attr,
374*4882a593Smuzhiyun char *buf)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return sprintf(buf, "%u\n", pdev->sriov->drivers_autoprobe);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
sriov_drivers_autoprobe_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)381*4882a593Smuzhiyun static ssize_t sriov_drivers_autoprobe_store(struct device *dev,
382*4882a593Smuzhiyun struct device_attribute *attr,
383*4882a593Smuzhiyun const char *buf, size_t count)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
386*4882a593Smuzhiyun bool drivers_autoprobe;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (kstrtobool(buf, &drivers_autoprobe) < 0)
389*4882a593Smuzhiyun return -EINVAL;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun pdev->sriov->drivers_autoprobe = drivers_autoprobe;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return count;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun static DEVICE_ATTR_RO(sriov_totalvfs);
397*4882a593Smuzhiyun static DEVICE_ATTR_RW(sriov_numvfs);
398*4882a593Smuzhiyun static DEVICE_ATTR_RO(sriov_offset);
399*4882a593Smuzhiyun static DEVICE_ATTR_RO(sriov_stride);
400*4882a593Smuzhiyun static DEVICE_ATTR_RO(sriov_vf_device);
401*4882a593Smuzhiyun static DEVICE_ATTR_RW(sriov_drivers_autoprobe);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun static struct attribute *sriov_dev_attrs[] = {
404*4882a593Smuzhiyun &dev_attr_sriov_totalvfs.attr,
405*4882a593Smuzhiyun &dev_attr_sriov_numvfs.attr,
406*4882a593Smuzhiyun &dev_attr_sriov_offset.attr,
407*4882a593Smuzhiyun &dev_attr_sriov_stride.attr,
408*4882a593Smuzhiyun &dev_attr_sriov_vf_device.attr,
409*4882a593Smuzhiyun &dev_attr_sriov_drivers_autoprobe.attr,
410*4882a593Smuzhiyun NULL,
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun
sriov_attrs_are_visible(struct kobject * kobj,struct attribute * a,int n)413*4882a593Smuzhiyun static umode_t sriov_attrs_are_visible(struct kobject *kobj,
414*4882a593Smuzhiyun struct attribute *a, int n)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct device *dev = kobj_to_dev(kobj);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (!dev_is_pf(dev))
419*4882a593Smuzhiyun return 0;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun return a->mode;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun const struct attribute_group sriov_dev_attr_group = {
425*4882a593Smuzhiyun .attrs = sriov_dev_attrs,
426*4882a593Smuzhiyun .is_visible = sriov_attrs_are_visible,
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun
pcibios_sriov_enable(struct pci_dev * pdev,u16 num_vfs)429*4882a593Smuzhiyun int __weak pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
pcibios_sriov_disable(struct pci_dev * pdev)434*4882a593Smuzhiyun int __weak pcibios_sriov_disable(struct pci_dev *pdev)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
sriov_add_vfs(struct pci_dev * dev,u16 num_vfs)439*4882a593Smuzhiyun static int sriov_add_vfs(struct pci_dev *dev, u16 num_vfs)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun unsigned int i;
442*4882a593Smuzhiyun int rc;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (dev->no_vf_scan)
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun for (i = 0; i < num_vfs; i++) {
448*4882a593Smuzhiyun rc = pci_iov_add_virtfn(dev, i);
449*4882a593Smuzhiyun if (rc)
450*4882a593Smuzhiyun goto failed;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun return 0;
453*4882a593Smuzhiyun failed:
454*4882a593Smuzhiyun while (i--)
455*4882a593Smuzhiyun pci_iov_remove_virtfn(dev, i);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return rc;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
sriov_enable(struct pci_dev * dev,int nr_virtfn)460*4882a593Smuzhiyun static int sriov_enable(struct pci_dev *dev, int nr_virtfn)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun int rc;
463*4882a593Smuzhiyun int i;
464*4882a593Smuzhiyun int nres;
465*4882a593Smuzhiyun u16 initial;
466*4882a593Smuzhiyun struct resource *res;
467*4882a593Smuzhiyun struct pci_dev *pdev;
468*4882a593Smuzhiyun struct pci_sriov *iov = dev->sriov;
469*4882a593Smuzhiyun int bars = 0;
470*4882a593Smuzhiyun int bus;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (!nr_virtfn)
473*4882a593Smuzhiyun return 0;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (iov->num_VFs)
476*4882a593Smuzhiyun return -EINVAL;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun pci_read_config_word(dev, iov->pos + PCI_SRIOV_INITIAL_VF, &initial);
479*4882a593Smuzhiyun if (initial > iov->total_VFs ||
480*4882a593Smuzhiyun (!(iov->cap & PCI_SRIOV_CAP_VFM) && (initial != iov->total_VFs)))
481*4882a593Smuzhiyun return -EIO;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (nr_virtfn < 0 || nr_virtfn > iov->total_VFs ||
484*4882a593Smuzhiyun (!(iov->cap & PCI_SRIOV_CAP_VFM) && (nr_virtfn > initial)))
485*4882a593Smuzhiyun return -EINVAL;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun nres = 0;
488*4882a593Smuzhiyun for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
489*4882a593Smuzhiyun bars |= (1 << (i + PCI_IOV_RESOURCES));
490*4882a593Smuzhiyun res = &dev->resource[i + PCI_IOV_RESOURCES];
491*4882a593Smuzhiyun if (res->parent)
492*4882a593Smuzhiyun nres++;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun if (nres != iov->nres) {
495*4882a593Smuzhiyun pci_err(dev, "not enough MMIO resources for SR-IOV\n");
496*4882a593Smuzhiyun return -ENOMEM;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun bus = pci_iov_virtfn_bus(dev, nr_virtfn - 1);
500*4882a593Smuzhiyun if (bus > dev->bus->busn_res.end) {
501*4882a593Smuzhiyun pci_err(dev, "can't enable %d VFs (bus %02x out of range of %pR)\n",
502*4882a593Smuzhiyun nr_virtfn, bus, &dev->bus->busn_res);
503*4882a593Smuzhiyun return -ENOMEM;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun if (pci_enable_resources(dev, bars)) {
507*4882a593Smuzhiyun pci_err(dev, "SR-IOV: IOV BARS not allocated\n");
508*4882a593Smuzhiyun return -ENOMEM;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun if (iov->link != dev->devfn) {
512*4882a593Smuzhiyun pdev = pci_get_slot(dev->bus, iov->link);
513*4882a593Smuzhiyun if (!pdev)
514*4882a593Smuzhiyun return -ENODEV;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun if (!pdev->is_physfn) {
517*4882a593Smuzhiyun pci_dev_put(pdev);
518*4882a593Smuzhiyun return -ENOSYS;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun rc = sysfs_create_link(&dev->dev.kobj,
522*4882a593Smuzhiyun &pdev->dev.kobj, "dep_link");
523*4882a593Smuzhiyun pci_dev_put(pdev);
524*4882a593Smuzhiyun if (rc)
525*4882a593Smuzhiyun return rc;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun iov->initial_VFs = initial;
529*4882a593Smuzhiyun if (nr_virtfn < initial)
530*4882a593Smuzhiyun initial = nr_virtfn;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun rc = pcibios_sriov_enable(dev, initial);
533*4882a593Smuzhiyun if (rc) {
534*4882a593Smuzhiyun pci_err(dev, "failure %d from pcibios_sriov_enable()\n", rc);
535*4882a593Smuzhiyun goto err_pcibios;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun pci_iov_set_numvfs(dev, nr_virtfn);
539*4882a593Smuzhiyun iov->ctrl |= PCI_SRIOV_CTRL_VFE | PCI_SRIOV_CTRL_MSE;
540*4882a593Smuzhiyun pci_cfg_access_lock(dev);
541*4882a593Smuzhiyun pci_write_config_word(dev, iov->pos + PCI_SRIOV_CTRL, iov->ctrl);
542*4882a593Smuzhiyun msleep(100);
543*4882a593Smuzhiyun pci_cfg_access_unlock(dev);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun rc = sriov_add_vfs(dev, initial);
546*4882a593Smuzhiyun if (rc)
547*4882a593Smuzhiyun goto err_pcibios;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun kobject_uevent(&dev->dev.kobj, KOBJ_CHANGE);
550*4882a593Smuzhiyun iov->num_VFs = nr_virtfn;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun return 0;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun err_pcibios:
555*4882a593Smuzhiyun iov->ctrl &= ~(PCI_SRIOV_CTRL_VFE | PCI_SRIOV_CTRL_MSE);
556*4882a593Smuzhiyun pci_cfg_access_lock(dev);
557*4882a593Smuzhiyun pci_write_config_word(dev, iov->pos + PCI_SRIOV_CTRL, iov->ctrl);
558*4882a593Smuzhiyun ssleep(1);
559*4882a593Smuzhiyun pci_cfg_access_unlock(dev);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun pcibios_sriov_disable(dev);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (iov->link != dev->devfn)
564*4882a593Smuzhiyun sysfs_remove_link(&dev->dev.kobj, "dep_link");
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun pci_iov_set_numvfs(dev, 0);
567*4882a593Smuzhiyun return rc;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
sriov_del_vfs(struct pci_dev * dev)570*4882a593Smuzhiyun static void sriov_del_vfs(struct pci_dev *dev)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun struct pci_sriov *iov = dev->sriov;
573*4882a593Smuzhiyun int i;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun for (i = 0; i < iov->num_VFs; i++)
576*4882a593Smuzhiyun pci_iov_remove_virtfn(dev, i);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
sriov_disable(struct pci_dev * dev)579*4882a593Smuzhiyun static void sriov_disable(struct pci_dev *dev)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct pci_sriov *iov = dev->sriov;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (!iov->num_VFs)
584*4882a593Smuzhiyun return;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun sriov_del_vfs(dev);
587*4882a593Smuzhiyun iov->ctrl &= ~(PCI_SRIOV_CTRL_VFE | PCI_SRIOV_CTRL_MSE);
588*4882a593Smuzhiyun pci_cfg_access_lock(dev);
589*4882a593Smuzhiyun pci_write_config_word(dev, iov->pos + PCI_SRIOV_CTRL, iov->ctrl);
590*4882a593Smuzhiyun ssleep(1);
591*4882a593Smuzhiyun pci_cfg_access_unlock(dev);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun pcibios_sriov_disable(dev);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun if (iov->link != dev->devfn)
596*4882a593Smuzhiyun sysfs_remove_link(&dev->dev.kobj, "dep_link");
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun iov->num_VFs = 0;
599*4882a593Smuzhiyun pci_iov_set_numvfs(dev, 0);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
sriov_init(struct pci_dev * dev,int pos)602*4882a593Smuzhiyun static int sriov_init(struct pci_dev *dev, int pos)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun int i, bar64;
605*4882a593Smuzhiyun int rc;
606*4882a593Smuzhiyun int nres;
607*4882a593Smuzhiyun u32 pgsz;
608*4882a593Smuzhiyun u16 ctrl, total;
609*4882a593Smuzhiyun struct pci_sriov *iov;
610*4882a593Smuzhiyun struct resource *res;
611*4882a593Smuzhiyun struct pci_dev *pdev;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun pci_read_config_word(dev, pos + PCI_SRIOV_CTRL, &ctrl);
614*4882a593Smuzhiyun if (ctrl & PCI_SRIOV_CTRL_VFE) {
615*4882a593Smuzhiyun pci_write_config_word(dev, pos + PCI_SRIOV_CTRL, 0);
616*4882a593Smuzhiyun ssleep(1);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun ctrl = 0;
620*4882a593Smuzhiyun list_for_each_entry(pdev, &dev->bus->devices, bus_list)
621*4882a593Smuzhiyun if (pdev->is_physfn)
622*4882a593Smuzhiyun goto found;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun pdev = NULL;
625*4882a593Smuzhiyun if (pci_ari_enabled(dev->bus))
626*4882a593Smuzhiyun ctrl |= PCI_SRIOV_CTRL_ARI;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun found:
629*4882a593Smuzhiyun pci_write_config_word(dev, pos + PCI_SRIOV_CTRL, ctrl);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun pci_read_config_word(dev, pos + PCI_SRIOV_TOTAL_VF, &total);
632*4882a593Smuzhiyun if (!total)
633*4882a593Smuzhiyun return 0;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun pci_read_config_dword(dev, pos + PCI_SRIOV_SUP_PGSIZE, &pgsz);
636*4882a593Smuzhiyun i = PAGE_SHIFT > 12 ? PAGE_SHIFT - 12 : 0;
637*4882a593Smuzhiyun pgsz &= ~((1 << i) - 1);
638*4882a593Smuzhiyun if (!pgsz)
639*4882a593Smuzhiyun return -EIO;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun pgsz &= ~(pgsz - 1);
642*4882a593Smuzhiyun pci_write_config_dword(dev, pos + PCI_SRIOV_SYS_PGSIZE, pgsz);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun iov = kzalloc(sizeof(*iov), GFP_KERNEL);
645*4882a593Smuzhiyun if (!iov)
646*4882a593Smuzhiyun return -ENOMEM;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun nres = 0;
649*4882a593Smuzhiyun for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
650*4882a593Smuzhiyun res = &dev->resource[i + PCI_IOV_RESOURCES];
651*4882a593Smuzhiyun /*
652*4882a593Smuzhiyun * If it is already FIXED, don't change it, something
653*4882a593Smuzhiyun * (perhaps EA or header fixups) wants it this way.
654*4882a593Smuzhiyun */
655*4882a593Smuzhiyun if (res->flags & IORESOURCE_PCI_FIXED)
656*4882a593Smuzhiyun bar64 = (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
657*4882a593Smuzhiyun else
658*4882a593Smuzhiyun bar64 = __pci_read_base(dev, pci_bar_unknown, res,
659*4882a593Smuzhiyun pos + PCI_SRIOV_BAR + i * 4);
660*4882a593Smuzhiyun if (!res->flags)
661*4882a593Smuzhiyun continue;
662*4882a593Smuzhiyun if (resource_size(res) & (PAGE_SIZE - 1)) {
663*4882a593Smuzhiyun rc = -EIO;
664*4882a593Smuzhiyun goto failed;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun iov->barsz[i] = resource_size(res);
667*4882a593Smuzhiyun res->end = res->start + resource_size(res) * total - 1;
668*4882a593Smuzhiyun pci_info(dev, "VF(n) BAR%d space: %pR (contains BAR%d for %d VFs)\n",
669*4882a593Smuzhiyun i, res, i, total);
670*4882a593Smuzhiyun i += bar64;
671*4882a593Smuzhiyun nres++;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun iov->pos = pos;
675*4882a593Smuzhiyun iov->nres = nres;
676*4882a593Smuzhiyun iov->ctrl = ctrl;
677*4882a593Smuzhiyun iov->total_VFs = total;
678*4882a593Smuzhiyun iov->driver_max_VFs = total;
679*4882a593Smuzhiyun pci_read_config_word(dev, pos + PCI_SRIOV_VF_DID, &iov->vf_device);
680*4882a593Smuzhiyun iov->pgsz = pgsz;
681*4882a593Smuzhiyun iov->self = dev;
682*4882a593Smuzhiyun iov->drivers_autoprobe = true;
683*4882a593Smuzhiyun pci_read_config_dword(dev, pos + PCI_SRIOV_CAP, &iov->cap);
684*4882a593Smuzhiyun pci_read_config_byte(dev, pos + PCI_SRIOV_FUNC_LINK, &iov->link);
685*4882a593Smuzhiyun if (pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END)
686*4882a593Smuzhiyun iov->link = PCI_DEVFN(PCI_SLOT(dev->devfn), iov->link);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun if (pdev)
689*4882a593Smuzhiyun iov->dev = pci_dev_get(pdev);
690*4882a593Smuzhiyun else
691*4882a593Smuzhiyun iov->dev = dev;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun dev->sriov = iov;
694*4882a593Smuzhiyun dev->is_physfn = 1;
695*4882a593Smuzhiyun rc = compute_max_vf_buses(dev);
696*4882a593Smuzhiyun if (rc)
697*4882a593Smuzhiyun goto fail_max_buses;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun return 0;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun fail_max_buses:
702*4882a593Smuzhiyun dev->sriov = NULL;
703*4882a593Smuzhiyun dev->is_physfn = 0;
704*4882a593Smuzhiyun failed:
705*4882a593Smuzhiyun for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
706*4882a593Smuzhiyun res = &dev->resource[i + PCI_IOV_RESOURCES];
707*4882a593Smuzhiyun res->flags = 0;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun kfree(iov);
711*4882a593Smuzhiyun return rc;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
sriov_release(struct pci_dev * dev)714*4882a593Smuzhiyun static void sriov_release(struct pci_dev *dev)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun BUG_ON(dev->sriov->num_VFs);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun if (dev != dev->sriov->dev)
719*4882a593Smuzhiyun pci_dev_put(dev->sriov->dev);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun kfree(dev->sriov);
722*4882a593Smuzhiyun dev->sriov = NULL;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
sriov_restore_state(struct pci_dev * dev)725*4882a593Smuzhiyun static void sriov_restore_state(struct pci_dev *dev)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun int i;
728*4882a593Smuzhiyun u16 ctrl;
729*4882a593Smuzhiyun struct pci_sriov *iov = dev->sriov;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun pci_read_config_word(dev, iov->pos + PCI_SRIOV_CTRL, &ctrl);
732*4882a593Smuzhiyun if (ctrl & PCI_SRIOV_CTRL_VFE)
733*4882a593Smuzhiyun return;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /*
736*4882a593Smuzhiyun * Restore PCI_SRIOV_CTRL_ARI before pci_iov_set_numvfs() because
737*4882a593Smuzhiyun * it reads offset & stride, which depend on PCI_SRIOV_CTRL_ARI.
738*4882a593Smuzhiyun */
739*4882a593Smuzhiyun ctrl &= ~PCI_SRIOV_CTRL_ARI;
740*4882a593Smuzhiyun ctrl |= iov->ctrl & PCI_SRIOV_CTRL_ARI;
741*4882a593Smuzhiyun pci_write_config_word(dev, iov->pos + PCI_SRIOV_CTRL, ctrl);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
744*4882a593Smuzhiyun pci_update_resource(dev, i + PCI_IOV_RESOURCES);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun pci_write_config_dword(dev, iov->pos + PCI_SRIOV_SYS_PGSIZE, iov->pgsz);
747*4882a593Smuzhiyun pci_iov_set_numvfs(dev, iov->num_VFs);
748*4882a593Smuzhiyun pci_write_config_word(dev, iov->pos + PCI_SRIOV_CTRL, iov->ctrl);
749*4882a593Smuzhiyun if (iov->ctrl & PCI_SRIOV_CTRL_VFE)
750*4882a593Smuzhiyun msleep(100);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /**
754*4882a593Smuzhiyun * pci_iov_init - initialize the IOV capability
755*4882a593Smuzhiyun * @dev: the PCI device
756*4882a593Smuzhiyun *
757*4882a593Smuzhiyun * Returns 0 on success, or negative on failure.
758*4882a593Smuzhiyun */
pci_iov_init(struct pci_dev * dev)759*4882a593Smuzhiyun int pci_iov_init(struct pci_dev *dev)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun int pos;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (!pci_is_pcie(dev))
764*4882a593Smuzhiyun return -ENODEV;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
767*4882a593Smuzhiyun if (pos)
768*4882a593Smuzhiyun return sriov_init(dev, pos);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun return -ENODEV;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /**
774*4882a593Smuzhiyun * pci_iov_release - release resources used by the IOV capability
775*4882a593Smuzhiyun * @dev: the PCI device
776*4882a593Smuzhiyun */
pci_iov_release(struct pci_dev * dev)777*4882a593Smuzhiyun void pci_iov_release(struct pci_dev *dev)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun if (dev->is_physfn)
780*4882a593Smuzhiyun sriov_release(dev);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /**
784*4882a593Smuzhiyun * pci_iov_remove - clean up SR-IOV state after PF driver is detached
785*4882a593Smuzhiyun * @dev: the PCI device
786*4882a593Smuzhiyun */
pci_iov_remove(struct pci_dev * dev)787*4882a593Smuzhiyun void pci_iov_remove(struct pci_dev *dev)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun struct pci_sriov *iov = dev->sriov;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun if (!dev->is_physfn)
792*4882a593Smuzhiyun return;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun iov->driver_max_VFs = iov->total_VFs;
795*4882a593Smuzhiyun if (iov->num_VFs)
796*4882a593Smuzhiyun pci_warn(dev, "driver left SR-IOV enabled after remove\n");
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /**
800*4882a593Smuzhiyun * pci_iov_update_resource - update a VF BAR
801*4882a593Smuzhiyun * @dev: the PCI device
802*4882a593Smuzhiyun * @resno: the resource number
803*4882a593Smuzhiyun *
804*4882a593Smuzhiyun * Update a VF BAR in the SR-IOV capability of a PF.
805*4882a593Smuzhiyun */
pci_iov_update_resource(struct pci_dev * dev,int resno)806*4882a593Smuzhiyun void pci_iov_update_resource(struct pci_dev *dev, int resno)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun struct pci_sriov *iov = dev->is_physfn ? dev->sriov : NULL;
809*4882a593Smuzhiyun struct resource *res = dev->resource + resno;
810*4882a593Smuzhiyun int vf_bar = resno - PCI_IOV_RESOURCES;
811*4882a593Smuzhiyun struct pci_bus_region region;
812*4882a593Smuzhiyun u16 cmd;
813*4882a593Smuzhiyun u32 new;
814*4882a593Smuzhiyun int reg;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /*
817*4882a593Smuzhiyun * The generic pci_restore_bars() path calls this for all devices,
818*4882a593Smuzhiyun * including VFs and non-SR-IOV devices. If this is not a PF, we
819*4882a593Smuzhiyun * have nothing to do.
820*4882a593Smuzhiyun */
821*4882a593Smuzhiyun if (!iov)
822*4882a593Smuzhiyun return;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun pci_read_config_word(dev, iov->pos + PCI_SRIOV_CTRL, &cmd);
825*4882a593Smuzhiyun if ((cmd & PCI_SRIOV_CTRL_VFE) && (cmd & PCI_SRIOV_CTRL_MSE)) {
826*4882a593Smuzhiyun dev_WARN(&dev->dev, "can't update enabled VF BAR%d %pR\n",
827*4882a593Smuzhiyun vf_bar, res);
828*4882a593Smuzhiyun return;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun /*
832*4882a593Smuzhiyun * Ignore unimplemented BARs, unused resource slots for 64-bit
833*4882a593Smuzhiyun * BARs, and non-movable resources, e.g., those described via
834*4882a593Smuzhiyun * Enhanced Allocation.
835*4882a593Smuzhiyun */
836*4882a593Smuzhiyun if (!res->flags)
837*4882a593Smuzhiyun return;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (res->flags & IORESOURCE_UNSET)
840*4882a593Smuzhiyun return;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (res->flags & IORESOURCE_PCI_FIXED)
843*4882a593Smuzhiyun return;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun pcibios_resource_to_bus(dev->bus, ®ion, res);
846*4882a593Smuzhiyun new = region.start;
847*4882a593Smuzhiyun new |= res->flags & ~PCI_BASE_ADDRESS_MEM_MASK;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun reg = iov->pos + PCI_SRIOV_BAR + 4 * vf_bar;
850*4882a593Smuzhiyun pci_write_config_dword(dev, reg, new);
851*4882a593Smuzhiyun if (res->flags & IORESOURCE_MEM_64) {
852*4882a593Smuzhiyun new = region.start >> 16 >> 16;
853*4882a593Smuzhiyun pci_write_config_dword(dev, reg + 4, new);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
pcibios_iov_resource_alignment(struct pci_dev * dev,int resno)857*4882a593Smuzhiyun resource_size_t __weak pcibios_iov_resource_alignment(struct pci_dev *dev,
858*4882a593Smuzhiyun int resno)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun return pci_iov_resource_size(dev, resno);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun /**
864*4882a593Smuzhiyun * pci_sriov_resource_alignment - get resource alignment for VF BAR
865*4882a593Smuzhiyun * @dev: the PCI device
866*4882a593Smuzhiyun * @resno: the resource number
867*4882a593Smuzhiyun *
868*4882a593Smuzhiyun * Returns the alignment of the VF BAR found in the SR-IOV capability.
869*4882a593Smuzhiyun * This is not the same as the resource size which is defined as
870*4882a593Smuzhiyun * the VF BAR size multiplied by the number of VFs. The alignment
871*4882a593Smuzhiyun * is just the VF BAR size.
872*4882a593Smuzhiyun */
pci_sriov_resource_alignment(struct pci_dev * dev,int resno)873*4882a593Smuzhiyun resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun return pcibios_iov_resource_alignment(dev, resno);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun /**
879*4882a593Smuzhiyun * pci_restore_iov_state - restore the state of the IOV capability
880*4882a593Smuzhiyun * @dev: the PCI device
881*4882a593Smuzhiyun */
pci_restore_iov_state(struct pci_dev * dev)882*4882a593Smuzhiyun void pci_restore_iov_state(struct pci_dev *dev)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun if (dev->is_physfn)
885*4882a593Smuzhiyun sriov_restore_state(dev);
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /**
889*4882a593Smuzhiyun * pci_vf_drivers_autoprobe - set PF property drivers_autoprobe for VFs
890*4882a593Smuzhiyun * @dev: the PCI device
891*4882a593Smuzhiyun * @auto_probe: set VF drivers auto probe flag
892*4882a593Smuzhiyun */
pci_vf_drivers_autoprobe(struct pci_dev * dev,bool auto_probe)893*4882a593Smuzhiyun void pci_vf_drivers_autoprobe(struct pci_dev *dev, bool auto_probe)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun if (dev->is_physfn)
896*4882a593Smuzhiyun dev->sriov->drivers_autoprobe = auto_probe;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /**
900*4882a593Smuzhiyun * pci_iov_bus_range - find bus range used by Virtual Function
901*4882a593Smuzhiyun * @bus: the PCI bus
902*4882a593Smuzhiyun *
903*4882a593Smuzhiyun * Returns max number of buses (exclude current one) used by Virtual
904*4882a593Smuzhiyun * Functions.
905*4882a593Smuzhiyun */
pci_iov_bus_range(struct pci_bus * bus)906*4882a593Smuzhiyun int pci_iov_bus_range(struct pci_bus *bus)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun int max = 0;
909*4882a593Smuzhiyun struct pci_dev *dev;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun list_for_each_entry(dev, &bus->devices, bus_list) {
912*4882a593Smuzhiyun if (!dev->is_physfn)
913*4882a593Smuzhiyun continue;
914*4882a593Smuzhiyun if (dev->sriov->max_VF_buses > max)
915*4882a593Smuzhiyun max = dev->sriov->max_VF_buses;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun return max ? max - bus->number : 0;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun /**
922*4882a593Smuzhiyun * pci_enable_sriov - enable the SR-IOV capability
923*4882a593Smuzhiyun * @dev: the PCI device
924*4882a593Smuzhiyun * @nr_virtfn: number of virtual functions to enable
925*4882a593Smuzhiyun *
926*4882a593Smuzhiyun * Returns 0 on success, or negative on failure.
927*4882a593Smuzhiyun */
pci_enable_sriov(struct pci_dev * dev,int nr_virtfn)928*4882a593Smuzhiyun int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun might_sleep();
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun if (!dev->is_physfn)
933*4882a593Smuzhiyun return -ENOSYS;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun return sriov_enable(dev, nr_virtfn);
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_enable_sriov);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /**
940*4882a593Smuzhiyun * pci_disable_sriov - disable the SR-IOV capability
941*4882a593Smuzhiyun * @dev: the PCI device
942*4882a593Smuzhiyun */
pci_disable_sriov(struct pci_dev * dev)943*4882a593Smuzhiyun void pci_disable_sriov(struct pci_dev *dev)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun might_sleep();
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun if (!dev->is_physfn)
948*4882a593Smuzhiyun return;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun sriov_disable(dev);
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_disable_sriov);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /**
955*4882a593Smuzhiyun * pci_num_vf - return number of VFs associated with a PF device_release_driver
956*4882a593Smuzhiyun * @dev: the PCI device
957*4882a593Smuzhiyun *
958*4882a593Smuzhiyun * Returns number of VFs, or 0 if SR-IOV is not enabled.
959*4882a593Smuzhiyun */
pci_num_vf(struct pci_dev * dev)960*4882a593Smuzhiyun int pci_num_vf(struct pci_dev *dev)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun if (!dev->is_physfn)
963*4882a593Smuzhiyun return 0;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun return dev->sriov->num_VFs;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_num_vf);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun /**
970*4882a593Smuzhiyun * pci_vfs_assigned - returns number of VFs are assigned to a guest
971*4882a593Smuzhiyun * @dev: the PCI device
972*4882a593Smuzhiyun *
973*4882a593Smuzhiyun * Returns number of VFs belonging to this device that are assigned to a guest.
974*4882a593Smuzhiyun * If device is not a physical function returns 0.
975*4882a593Smuzhiyun */
pci_vfs_assigned(struct pci_dev * dev)976*4882a593Smuzhiyun int pci_vfs_assigned(struct pci_dev *dev)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun struct pci_dev *vfdev;
979*4882a593Smuzhiyun unsigned int vfs_assigned = 0;
980*4882a593Smuzhiyun unsigned short dev_id;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /* only search if we are a PF */
983*4882a593Smuzhiyun if (!dev->is_physfn)
984*4882a593Smuzhiyun return 0;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun /*
987*4882a593Smuzhiyun * determine the device ID for the VFs, the vendor ID will be the
988*4882a593Smuzhiyun * same as the PF so there is no need to check for that one
989*4882a593Smuzhiyun */
990*4882a593Smuzhiyun dev_id = dev->sriov->vf_device;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun /* loop through all the VFs to see if we own any that are assigned */
993*4882a593Smuzhiyun vfdev = pci_get_device(dev->vendor, dev_id, NULL);
994*4882a593Smuzhiyun while (vfdev) {
995*4882a593Smuzhiyun /*
996*4882a593Smuzhiyun * It is considered assigned if it is a virtual function with
997*4882a593Smuzhiyun * our dev as the physical function and the assigned bit is set
998*4882a593Smuzhiyun */
999*4882a593Smuzhiyun if (vfdev->is_virtfn && (vfdev->physfn == dev) &&
1000*4882a593Smuzhiyun pci_is_dev_assigned(vfdev))
1001*4882a593Smuzhiyun vfs_assigned++;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun vfdev = pci_get_device(dev->vendor, dev_id, vfdev);
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun return vfs_assigned;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_vfs_assigned);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun /**
1011*4882a593Smuzhiyun * pci_sriov_set_totalvfs -- reduce the TotalVFs available
1012*4882a593Smuzhiyun * @dev: the PCI PF device
1013*4882a593Smuzhiyun * @numvfs: number that should be used for TotalVFs supported
1014*4882a593Smuzhiyun *
1015*4882a593Smuzhiyun * Should be called from PF driver's probe routine with
1016*4882a593Smuzhiyun * device's mutex held.
1017*4882a593Smuzhiyun *
1018*4882a593Smuzhiyun * Returns 0 if PF is an SRIOV-capable device and
1019*4882a593Smuzhiyun * value of numvfs valid. If not a PF return -ENOSYS;
1020*4882a593Smuzhiyun * if numvfs is invalid return -EINVAL;
1021*4882a593Smuzhiyun * if VFs already enabled, return -EBUSY.
1022*4882a593Smuzhiyun */
pci_sriov_set_totalvfs(struct pci_dev * dev,u16 numvfs)1023*4882a593Smuzhiyun int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun if (!dev->is_physfn)
1026*4882a593Smuzhiyun return -ENOSYS;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (numvfs > dev->sriov->total_VFs)
1029*4882a593Smuzhiyun return -EINVAL;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /* Shouldn't change if VFs already enabled */
1032*4882a593Smuzhiyun if (dev->sriov->ctrl & PCI_SRIOV_CTRL_VFE)
1033*4882a593Smuzhiyun return -EBUSY;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun dev->sriov->driver_max_VFs = numvfs;
1036*4882a593Smuzhiyun return 0;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_sriov_set_totalvfs);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /**
1041*4882a593Smuzhiyun * pci_sriov_get_totalvfs -- get total VFs supported on this device
1042*4882a593Smuzhiyun * @dev: the PCI PF device
1043*4882a593Smuzhiyun *
1044*4882a593Smuzhiyun * For a PCIe device with SRIOV support, return the PCIe
1045*4882a593Smuzhiyun * SRIOV capability value of TotalVFs or the value of driver_max_VFs
1046*4882a593Smuzhiyun * if the driver reduced it. Otherwise 0.
1047*4882a593Smuzhiyun */
pci_sriov_get_totalvfs(struct pci_dev * dev)1048*4882a593Smuzhiyun int pci_sriov_get_totalvfs(struct pci_dev *dev)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun if (!dev->is_physfn)
1051*4882a593Smuzhiyun return 0;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun return dev->sriov->driver_max_VFs;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_sriov_get_totalvfs);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /**
1058*4882a593Smuzhiyun * pci_sriov_configure_simple - helper to configure SR-IOV
1059*4882a593Smuzhiyun * @dev: the PCI device
1060*4882a593Smuzhiyun * @nr_virtfn: number of virtual functions to enable, 0 to disable
1061*4882a593Smuzhiyun *
1062*4882a593Smuzhiyun * Enable or disable SR-IOV for devices that don't require any PF setup
1063*4882a593Smuzhiyun * before enabling SR-IOV. Return value is negative on error, or number of
1064*4882a593Smuzhiyun * VFs allocated on success.
1065*4882a593Smuzhiyun */
pci_sriov_configure_simple(struct pci_dev * dev,int nr_virtfn)1066*4882a593Smuzhiyun int pci_sriov_configure_simple(struct pci_dev *dev, int nr_virtfn)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun int rc;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun might_sleep();
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (!dev->is_physfn)
1073*4882a593Smuzhiyun return -ENODEV;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun if (pci_vfs_assigned(dev)) {
1076*4882a593Smuzhiyun pci_warn(dev, "Cannot modify SR-IOV while VFs are assigned\n");
1077*4882a593Smuzhiyun return -EPERM;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun if (nr_virtfn == 0) {
1081*4882a593Smuzhiyun sriov_disable(dev);
1082*4882a593Smuzhiyun return 0;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun rc = sriov_enable(dev, nr_virtfn);
1086*4882a593Smuzhiyun if (rc < 0)
1087*4882a593Smuzhiyun return rc;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun return nr_virtfn;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_sriov_configure_simple);
1092