1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PCI Express PCI Hot Plug Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 1995,2001 Compaq Computer Corporation
6*4882a593Smuzhiyun * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
7*4882a593Smuzhiyun * Copyright (C) 2001 IBM Corp.
8*4882a593Smuzhiyun * Copyright (C) 2003-2004 Intel Corporation
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * All rights reserved.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define dev_fmt(fmt) "pciehp: " fmt
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/dmi.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/types.h>
20*4882a593Smuzhiyun #include <linux/jiffies.h>
21*4882a593Smuzhiyun #include <linux/kthread.h>
22*4882a593Smuzhiyun #include <linux/pci.h>
23*4882a593Smuzhiyun #include <linux/pm_runtime.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "../pci.h"
28*4882a593Smuzhiyun #include "pciehp.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static const struct dmi_system_id inband_presence_disabled_dmi_table[] = {
31*4882a593Smuzhiyun /*
32*4882a593Smuzhiyun * Match all Dell systems, as some Dell systems have inband
33*4882a593Smuzhiyun * presence disabled on NVMe slots (but don't support the bit to
34*4882a593Smuzhiyun * report it). Setting inband presence disabled should have no
35*4882a593Smuzhiyun * negative effect, except on broken hotplug slots that never
36*4882a593Smuzhiyun * assert presence detect--and those will still work, they will
37*4882a593Smuzhiyun * just have a bit of extra delay before being probed.
38*4882a593Smuzhiyun */
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun .ident = "Dell System",
41*4882a593Smuzhiyun .matches = {
42*4882a593Smuzhiyun DMI_MATCH(DMI_OEM_STRING, "Dell System"),
43*4882a593Smuzhiyun },
44*4882a593Smuzhiyun },
45*4882a593Smuzhiyun {}
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
ctrl_dev(struct controller * ctrl)48*4882a593Smuzhiyun static inline struct pci_dev *ctrl_dev(struct controller *ctrl)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun return ctrl->pcie->port;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static irqreturn_t pciehp_isr(int irq, void *dev_id);
54*4882a593Smuzhiyun static irqreturn_t pciehp_ist(int irq, void *dev_id);
55*4882a593Smuzhiyun static int pciehp_poll(void *data);
56*4882a593Smuzhiyun
pciehp_request_irq(struct controller * ctrl)57*4882a593Smuzhiyun static inline int pciehp_request_irq(struct controller *ctrl)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun int retval, irq = ctrl->pcie->irq;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (pciehp_poll_mode) {
62*4882a593Smuzhiyun ctrl->poll_thread = kthread_run(&pciehp_poll, ctrl,
63*4882a593Smuzhiyun "pciehp_poll-%s",
64*4882a593Smuzhiyun slot_name(ctrl));
65*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(ctrl->poll_thread);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Installs the interrupt handler */
69*4882a593Smuzhiyun retval = request_threaded_irq(irq, pciehp_isr, pciehp_ist,
70*4882a593Smuzhiyun IRQF_SHARED, "pciehp", ctrl);
71*4882a593Smuzhiyun if (retval)
72*4882a593Smuzhiyun ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
73*4882a593Smuzhiyun irq);
74*4882a593Smuzhiyun return retval;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
pciehp_free_irq(struct controller * ctrl)77*4882a593Smuzhiyun static inline void pciehp_free_irq(struct controller *ctrl)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun if (pciehp_poll_mode)
80*4882a593Smuzhiyun kthread_stop(ctrl->poll_thread);
81*4882a593Smuzhiyun else
82*4882a593Smuzhiyun free_irq(ctrl->pcie->irq, ctrl);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
pcie_poll_cmd(struct controller * ctrl,int timeout)85*4882a593Smuzhiyun static int pcie_poll_cmd(struct controller *ctrl, int timeout)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
88*4882a593Smuzhiyun u16 slot_status;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun do {
91*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
92*4882a593Smuzhiyun if (slot_status == (u16) ~0) {
93*4882a593Smuzhiyun ctrl_info(ctrl, "%s: no response from device\n",
94*4882a593Smuzhiyun __func__);
95*4882a593Smuzhiyun return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (slot_status & PCI_EXP_SLTSTA_CC) {
99*4882a593Smuzhiyun pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
100*4882a593Smuzhiyun PCI_EXP_SLTSTA_CC);
101*4882a593Smuzhiyun ctrl->cmd_busy = 0;
102*4882a593Smuzhiyun smp_mb();
103*4882a593Smuzhiyun return 1;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun msleep(10);
106*4882a593Smuzhiyun timeout -= 10;
107*4882a593Smuzhiyun } while (timeout >= 0);
108*4882a593Smuzhiyun return 0; /* timeout */
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
pcie_wait_cmd(struct controller * ctrl)111*4882a593Smuzhiyun static void pcie_wait_cmd(struct controller *ctrl)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
114*4882a593Smuzhiyun unsigned long duration = msecs_to_jiffies(msecs);
115*4882a593Smuzhiyun unsigned long cmd_timeout = ctrl->cmd_started + duration;
116*4882a593Smuzhiyun unsigned long now, timeout;
117*4882a593Smuzhiyun int rc;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun * If the controller does not generate notifications for command
121*4882a593Smuzhiyun * completions, we never need to wait between writes.
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun if (NO_CMD_CMPL(ctrl))
124*4882a593Smuzhiyun return;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (!ctrl->cmd_busy)
127*4882a593Smuzhiyun return;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * Even if the command has already timed out, we want to call
131*4882a593Smuzhiyun * pcie_poll_cmd() so it can clear PCI_EXP_SLTSTA_CC.
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun now = jiffies;
134*4882a593Smuzhiyun if (time_before_eq(cmd_timeout, now))
135*4882a593Smuzhiyun timeout = 1;
136*4882a593Smuzhiyun else
137*4882a593Smuzhiyun timeout = cmd_timeout - now;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (ctrl->slot_ctrl & PCI_EXP_SLTCTL_HPIE &&
140*4882a593Smuzhiyun ctrl->slot_ctrl & PCI_EXP_SLTCTL_CCIE)
141*4882a593Smuzhiyun rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
142*4882a593Smuzhiyun else
143*4882a593Smuzhiyun rc = pcie_poll_cmd(ctrl, jiffies_to_msecs(timeout));
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (!rc)
146*4882a593Smuzhiyun ctrl_info(ctrl, "Timeout on hotplug command %#06x (issued %u msec ago)\n",
147*4882a593Smuzhiyun ctrl->slot_ctrl,
148*4882a593Smuzhiyun jiffies_to_msecs(jiffies - ctrl->cmd_started));
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define CC_ERRATUM_MASK (PCI_EXP_SLTCTL_PCC | \
152*4882a593Smuzhiyun PCI_EXP_SLTCTL_PIC | \
153*4882a593Smuzhiyun PCI_EXP_SLTCTL_AIC | \
154*4882a593Smuzhiyun PCI_EXP_SLTCTL_EIC)
155*4882a593Smuzhiyun
pcie_do_write_cmd(struct controller * ctrl,u16 cmd,u16 mask,bool wait)156*4882a593Smuzhiyun static void pcie_do_write_cmd(struct controller *ctrl, u16 cmd,
157*4882a593Smuzhiyun u16 mask, bool wait)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
160*4882a593Smuzhiyun u16 slot_ctrl_orig, slot_ctrl;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun mutex_lock(&ctrl->ctrl_lock);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * Always wait for any previous command that might still be in progress
166*4882a593Smuzhiyun */
167*4882a593Smuzhiyun pcie_wait_cmd(ctrl);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
170*4882a593Smuzhiyun if (slot_ctrl == (u16) ~0) {
171*4882a593Smuzhiyun ctrl_info(ctrl, "%s: no response from device\n", __func__);
172*4882a593Smuzhiyun goto out;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun slot_ctrl_orig = slot_ctrl;
176*4882a593Smuzhiyun slot_ctrl &= ~mask;
177*4882a593Smuzhiyun slot_ctrl |= (cmd & mask);
178*4882a593Smuzhiyun ctrl->cmd_busy = 1;
179*4882a593Smuzhiyun smp_mb();
180*4882a593Smuzhiyun ctrl->slot_ctrl = slot_ctrl;
181*4882a593Smuzhiyun pcie_capability_write_word(pdev, PCI_EXP_SLTCTL, slot_ctrl);
182*4882a593Smuzhiyun ctrl->cmd_started = jiffies;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun * Controllers with the Intel CF118 and similar errata advertise
186*4882a593Smuzhiyun * Command Completed support, but they only set Command Completed
187*4882a593Smuzhiyun * if we change the "Control" bits for power, power indicator,
188*4882a593Smuzhiyun * attention indicator, or interlock. If we only change the
189*4882a593Smuzhiyun * "Enable" bits, they never set the Command Completed bit.
190*4882a593Smuzhiyun */
191*4882a593Smuzhiyun if (pdev->broken_cmd_compl &&
192*4882a593Smuzhiyun (slot_ctrl_orig & CC_ERRATUM_MASK) == (slot_ctrl & CC_ERRATUM_MASK))
193*4882a593Smuzhiyun ctrl->cmd_busy = 0;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun * Optionally wait for the hardware to be ready for a new command,
197*4882a593Smuzhiyun * indicating completion of the above issued command.
198*4882a593Smuzhiyun */
199*4882a593Smuzhiyun if (wait)
200*4882a593Smuzhiyun pcie_wait_cmd(ctrl);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun out:
203*4882a593Smuzhiyun mutex_unlock(&ctrl->ctrl_lock);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /**
207*4882a593Smuzhiyun * pcie_write_cmd - Issue controller command
208*4882a593Smuzhiyun * @ctrl: controller to which the command is issued
209*4882a593Smuzhiyun * @cmd: command value written to slot control register
210*4882a593Smuzhiyun * @mask: bitmask of slot control register to be modified
211*4882a593Smuzhiyun */
pcie_write_cmd(struct controller * ctrl,u16 cmd,u16 mask)212*4882a593Smuzhiyun static void pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun pcie_do_write_cmd(ctrl, cmd, mask, true);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Same as above without waiting for the hardware to latch */
pcie_write_cmd_nowait(struct controller * ctrl,u16 cmd,u16 mask)218*4882a593Smuzhiyun static void pcie_write_cmd_nowait(struct controller *ctrl, u16 cmd, u16 mask)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun pcie_do_write_cmd(ctrl, cmd, mask, false);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /**
224*4882a593Smuzhiyun * pciehp_check_link_active() - Is the link active
225*4882a593Smuzhiyun * @ctrl: PCIe hotplug controller
226*4882a593Smuzhiyun *
227*4882a593Smuzhiyun * Check whether the downstream link is currently active. Note it is
228*4882a593Smuzhiyun * possible that the card is removed immediately after this so the
229*4882a593Smuzhiyun * caller may need to take it into account.
230*4882a593Smuzhiyun *
231*4882a593Smuzhiyun * If the hotplug controller itself is not available anymore returns
232*4882a593Smuzhiyun * %-ENODEV.
233*4882a593Smuzhiyun */
pciehp_check_link_active(struct controller * ctrl)234*4882a593Smuzhiyun int pciehp_check_link_active(struct controller *ctrl)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
237*4882a593Smuzhiyun u16 lnk_status;
238*4882a593Smuzhiyun int ret;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun ret = pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
241*4882a593Smuzhiyun if (ret == PCIBIOS_DEVICE_NOT_FOUND || lnk_status == (u16)~0)
242*4882a593Smuzhiyun return -ENODEV;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
245*4882a593Smuzhiyun ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return ret;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
pci_bus_check_dev(struct pci_bus * bus,int devfn)250*4882a593Smuzhiyun static bool pci_bus_check_dev(struct pci_bus *bus, int devfn)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun u32 l;
253*4882a593Smuzhiyun int count = 0;
254*4882a593Smuzhiyun int delay = 1000, step = 20;
255*4882a593Smuzhiyun bool found = false;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun do {
258*4882a593Smuzhiyun found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0);
259*4882a593Smuzhiyun count++;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (found)
262*4882a593Smuzhiyun break;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun msleep(step);
265*4882a593Smuzhiyun delay -= step;
266*4882a593Smuzhiyun } while (delay > 0);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (count > 1)
269*4882a593Smuzhiyun pr_debug("pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
270*4882a593Smuzhiyun pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
271*4882a593Smuzhiyun PCI_FUNC(devfn), count, step, l);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return found;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
pcie_wait_for_presence(struct pci_dev * pdev)276*4882a593Smuzhiyun static void pcie_wait_for_presence(struct pci_dev *pdev)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun int timeout = 1250;
279*4882a593Smuzhiyun u16 slot_status;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun do {
282*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
283*4882a593Smuzhiyun if (slot_status & PCI_EXP_SLTSTA_PDS)
284*4882a593Smuzhiyun return;
285*4882a593Smuzhiyun msleep(10);
286*4882a593Smuzhiyun timeout -= 10;
287*4882a593Smuzhiyun } while (timeout > 0);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
pciehp_check_link_status(struct controller * ctrl)290*4882a593Smuzhiyun int pciehp_check_link_status(struct controller *ctrl)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
293*4882a593Smuzhiyun bool found;
294*4882a593Smuzhiyun u16 lnk_status;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (!pcie_wait_for_link(pdev, true)) {
297*4882a593Smuzhiyun ctrl_info(ctrl, "Slot(%s): No link\n", slot_name(ctrl));
298*4882a593Smuzhiyun return -1;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (ctrl->inband_presence_disabled)
302*4882a593Smuzhiyun pcie_wait_for_presence(pdev);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun found = pci_bus_check_dev(ctrl->pcie->port->subordinate,
305*4882a593Smuzhiyun PCI_DEVFN(0, 0));
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* ignore link or presence changes up to this point */
308*4882a593Smuzhiyun if (found)
309*4882a593Smuzhiyun atomic_and(~(PCI_EXP_SLTSTA_DLLSC | PCI_EXP_SLTSTA_PDC),
310*4882a593Smuzhiyun &ctrl->pending_events);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
313*4882a593Smuzhiyun ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
314*4882a593Smuzhiyun if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
315*4882a593Smuzhiyun !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
316*4882a593Smuzhiyun ctrl_info(ctrl, "Slot(%s): Cannot train link: status %#06x\n",
317*4882a593Smuzhiyun slot_name(ctrl), lnk_status);
318*4882a593Smuzhiyun return -1;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (!found) {
324*4882a593Smuzhiyun ctrl_info(ctrl, "Slot(%s): No device found\n",
325*4882a593Smuzhiyun slot_name(ctrl));
326*4882a593Smuzhiyun return -1;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
__pciehp_link_set(struct controller * ctrl,bool enable)332*4882a593Smuzhiyun static int __pciehp_link_set(struct controller *ctrl, bool enable)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
335*4882a593Smuzhiyun u16 lnk_ctrl;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &lnk_ctrl);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (enable)
340*4882a593Smuzhiyun lnk_ctrl &= ~PCI_EXP_LNKCTL_LD;
341*4882a593Smuzhiyun else
342*4882a593Smuzhiyun lnk_ctrl |= PCI_EXP_LNKCTL_LD;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun pcie_capability_write_word(pdev, PCI_EXP_LNKCTL, lnk_ctrl);
345*4882a593Smuzhiyun ctrl_dbg(ctrl, "%s: lnk_ctrl = %x\n", __func__, lnk_ctrl);
346*4882a593Smuzhiyun return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
pciehp_link_enable(struct controller * ctrl)349*4882a593Smuzhiyun static int pciehp_link_enable(struct controller *ctrl)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun return __pciehp_link_set(ctrl, true);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
pciehp_get_raw_indicator_status(struct hotplug_slot * hotplug_slot,u8 * status)354*4882a593Smuzhiyun int pciehp_get_raw_indicator_status(struct hotplug_slot *hotplug_slot,
355*4882a593Smuzhiyun u8 *status)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun struct controller *ctrl = to_ctrl(hotplug_slot);
358*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
359*4882a593Smuzhiyun u16 slot_ctrl;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun pci_config_pm_runtime_get(pdev);
362*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
363*4882a593Smuzhiyun pci_config_pm_runtime_put(pdev);
364*4882a593Smuzhiyun *status = (slot_ctrl & (PCI_EXP_SLTCTL_AIC | PCI_EXP_SLTCTL_PIC)) >> 6;
365*4882a593Smuzhiyun return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
pciehp_get_attention_status(struct hotplug_slot * hotplug_slot,u8 * status)368*4882a593Smuzhiyun int pciehp_get_attention_status(struct hotplug_slot *hotplug_slot, u8 *status)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun struct controller *ctrl = to_ctrl(hotplug_slot);
371*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
372*4882a593Smuzhiyun u16 slot_ctrl;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun pci_config_pm_runtime_get(pdev);
375*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
376*4882a593Smuzhiyun pci_config_pm_runtime_put(pdev);
377*4882a593Smuzhiyun ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
378*4882a593Smuzhiyun pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun switch (slot_ctrl & PCI_EXP_SLTCTL_AIC) {
381*4882a593Smuzhiyun case PCI_EXP_SLTCTL_ATTN_IND_ON:
382*4882a593Smuzhiyun *status = 1; /* On */
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun case PCI_EXP_SLTCTL_ATTN_IND_BLINK:
385*4882a593Smuzhiyun *status = 2; /* Blink */
386*4882a593Smuzhiyun break;
387*4882a593Smuzhiyun case PCI_EXP_SLTCTL_ATTN_IND_OFF:
388*4882a593Smuzhiyun *status = 0; /* Off */
389*4882a593Smuzhiyun break;
390*4882a593Smuzhiyun default:
391*4882a593Smuzhiyun *status = 0xFF;
392*4882a593Smuzhiyun break;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
pciehp_get_power_status(struct controller * ctrl,u8 * status)398*4882a593Smuzhiyun void pciehp_get_power_status(struct controller *ctrl, u8 *status)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
401*4882a593Smuzhiyun u16 slot_ctrl;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
404*4882a593Smuzhiyun ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
405*4882a593Smuzhiyun pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun switch (slot_ctrl & PCI_EXP_SLTCTL_PCC) {
408*4882a593Smuzhiyun case PCI_EXP_SLTCTL_PWR_ON:
409*4882a593Smuzhiyun *status = 1; /* On */
410*4882a593Smuzhiyun break;
411*4882a593Smuzhiyun case PCI_EXP_SLTCTL_PWR_OFF:
412*4882a593Smuzhiyun *status = 0; /* Off */
413*4882a593Smuzhiyun break;
414*4882a593Smuzhiyun default:
415*4882a593Smuzhiyun *status = 0xFF;
416*4882a593Smuzhiyun break;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
pciehp_get_latch_status(struct controller * ctrl,u8 * status)420*4882a593Smuzhiyun void pciehp_get_latch_status(struct controller *ctrl, u8 *status)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
423*4882a593Smuzhiyun u16 slot_status;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
426*4882a593Smuzhiyun *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /**
430*4882a593Smuzhiyun * pciehp_card_present() - Is the card present
431*4882a593Smuzhiyun * @ctrl: PCIe hotplug controller
432*4882a593Smuzhiyun *
433*4882a593Smuzhiyun * Function checks whether the card is currently present in the slot and
434*4882a593Smuzhiyun * in that case returns true. Note it is possible that the card is
435*4882a593Smuzhiyun * removed immediately after the check so the caller may need to take
436*4882a593Smuzhiyun * this into account.
437*4882a593Smuzhiyun *
438*4882a593Smuzhiyun * It the hotplug controller itself is not available anymore returns
439*4882a593Smuzhiyun * %-ENODEV.
440*4882a593Smuzhiyun */
pciehp_card_present(struct controller * ctrl)441*4882a593Smuzhiyun int pciehp_card_present(struct controller *ctrl)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
444*4882a593Smuzhiyun u16 slot_status;
445*4882a593Smuzhiyun int ret;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun ret = pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
448*4882a593Smuzhiyun if (ret == PCIBIOS_DEVICE_NOT_FOUND || slot_status == (u16)~0)
449*4882a593Smuzhiyun return -ENODEV;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return !!(slot_status & PCI_EXP_SLTSTA_PDS);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /**
455*4882a593Smuzhiyun * pciehp_card_present_or_link_active() - whether given slot is occupied
456*4882a593Smuzhiyun * @ctrl: PCIe hotplug controller
457*4882a593Smuzhiyun *
458*4882a593Smuzhiyun * Unlike pciehp_card_present(), which determines presence solely from the
459*4882a593Smuzhiyun * Presence Detect State bit, this helper also returns true if the Link Active
460*4882a593Smuzhiyun * bit is set. This is a concession to broken hotplug ports which hardwire
461*4882a593Smuzhiyun * Presence Detect State to zero, such as Wilocity's [1ae9:0200].
462*4882a593Smuzhiyun *
463*4882a593Smuzhiyun * Returns: %1 if the slot is occupied and %0 if it is not. If the hotplug
464*4882a593Smuzhiyun * port is not present anymore returns %-ENODEV.
465*4882a593Smuzhiyun */
pciehp_card_present_or_link_active(struct controller * ctrl)466*4882a593Smuzhiyun int pciehp_card_present_or_link_active(struct controller *ctrl)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun int ret;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun ret = pciehp_card_present(ctrl);
471*4882a593Smuzhiyun if (ret)
472*4882a593Smuzhiyun return ret;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun return pciehp_check_link_active(ctrl);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
pciehp_query_power_fault(struct controller * ctrl)477*4882a593Smuzhiyun int pciehp_query_power_fault(struct controller *ctrl)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
480*4882a593Smuzhiyun u16 slot_status;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
483*4882a593Smuzhiyun return !!(slot_status & PCI_EXP_SLTSTA_PFD);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
pciehp_set_raw_indicator_status(struct hotplug_slot * hotplug_slot,u8 status)486*4882a593Smuzhiyun int pciehp_set_raw_indicator_status(struct hotplug_slot *hotplug_slot,
487*4882a593Smuzhiyun u8 status)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun struct controller *ctrl = to_ctrl(hotplug_slot);
490*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun pci_config_pm_runtime_get(pdev);
493*4882a593Smuzhiyun pcie_write_cmd_nowait(ctrl, status << 6,
494*4882a593Smuzhiyun PCI_EXP_SLTCTL_AIC | PCI_EXP_SLTCTL_PIC);
495*4882a593Smuzhiyun pci_config_pm_runtime_put(pdev);
496*4882a593Smuzhiyun return 0;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /**
500*4882a593Smuzhiyun * pciehp_set_indicators() - set attention indicator, power indicator, or both
501*4882a593Smuzhiyun * @ctrl: PCIe hotplug controller
502*4882a593Smuzhiyun * @pwr: one of:
503*4882a593Smuzhiyun * PCI_EXP_SLTCTL_PWR_IND_ON
504*4882a593Smuzhiyun * PCI_EXP_SLTCTL_PWR_IND_BLINK
505*4882a593Smuzhiyun * PCI_EXP_SLTCTL_PWR_IND_OFF
506*4882a593Smuzhiyun * @attn: one of:
507*4882a593Smuzhiyun * PCI_EXP_SLTCTL_ATTN_IND_ON
508*4882a593Smuzhiyun * PCI_EXP_SLTCTL_ATTN_IND_BLINK
509*4882a593Smuzhiyun * PCI_EXP_SLTCTL_ATTN_IND_OFF
510*4882a593Smuzhiyun *
511*4882a593Smuzhiyun * Either @pwr or @attn can also be INDICATOR_NOOP to leave that indicator
512*4882a593Smuzhiyun * unchanged.
513*4882a593Smuzhiyun */
pciehp_set_indicators(struct controller * ctrl,int pwr,int attn)514*4882a593Smuzhiyun void pciehp_set_indicators(struct controller *ctrl, int pwr, int attn)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun u16 cmd = 0, mask = 0;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun if (PWR_LED(ctrl) && pwr != INDICATOR_NOOP) {
519*4882a593Smuzhiyun cmd |= (pwr & PCI_EXP_SLTCTL_PIC);
520*4882a593Smuzhiyun mask |= PCI_EXP_SLTCTL_PIC;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (ATTN_LED(ctrl) && attn != INDICATOR_NOOP) {
524*4882a593Smuzhiyun cmd |= (attn & PCI_EXP_SLTCTL_AIC);
525*4882a593Smuzhiyun mask |= PCI_EXP_SLTCTL_AIC;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun if (cmd) {
529*4882a593Smuzhiyun pcie_write_cmd_nowait(ctrl, cmd, mask);
530*4882a593Smuzhiyun ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
531*4882a593Smuzhiyun pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, cmd);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
pciehp_power_on_slot(struct controller * ctrl)535*4882a593Smuzhiyun int pciehp_power_on_slot(struct controller *ctrl)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
538*4882a593Smuzhiyun u16 slot_status;
539*4882a593Smuzhiyun int retval;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* Clear power-fault bit from previous power failures */
542*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
543*4882a593Smuzhiyun if (slot_status & PCI_EXP_SLTSTA_PFD)
544*4882a593Smuzhiyun pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
545*4882a593Smuzhiyun PCI_EXP_SLTSTA_PFD);
546*4882a593Smuzhiyun ctrl->power_fault_detected = 0;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_ON, PCI_EXP_SLTCTL_PCC);
549*4882a593Smuzhiyun ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
550*4882a593Smuzhiyun pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
551*4882a593Smuzhiyun PCI_EXP_SLTCTL_PWR_ON);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun retval = pciehp_link_enable(ctrl);
554*4882a593Smuzhiyun if (retval)
555*4882a593Smuzhiyun ctrl_err(ctrl, "%s: Can not enable the link!\n", __func__);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun return retval;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
pciehp_power_off_slot(struct controller * ctrl)560*4882a593Smuzhiyun void pciehp_power_off_slot(struct controller *ctrl)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_OFF, PCI_EXP_SLTCTL_PCC);
563*4882a593Smuzhiyun ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
564*4882a593Smuzhiyun pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
565*4882a593Smuzhiyun PCI_EXP_SLTCTL_PWR_OFF);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
pciehp_ignore_dpc_link_change(struct controller * ctrl,struct pci_dev * pdev,int irq)568*4882a593Smuzhiyun static void pciehp_ignore_dpc_link_change(struct controller *ctrl,
569*4882a593Smuzhiyun struct pci_dev *pdev, int irq)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun /*
572*4882a593Smuzhiyun * Ignore link changes which occurred while waiting for DPC recovery.
573*4882a593Smuzhiyun * Could be several if DPC triggered multiple times consecutively.
574*4882a593Smuzhiyun */
575*4882a593Smuzhiyun synchronize_hardirq(irq);
576*4882a593Smuzhiyun atomic_and(~PCI_EXP_SLTSTA_DLLSC, &ctrl->pending_events);
577*4882a593Smuzhiyun if (pciehp_poll_mode)
578*4882a593Smuzhiyun pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
579*4882a593Smuzhiyun PCI_EXP_SLTSTA_DLLSC);
580*4882a593Smuzhiyun ctrl_info(ctrl, "Slot(%s): Link Down/Up ignored (recovered by DPC)\n",
581*4882a593Smuzhiyun slot_name(ctrl));
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /*
584*4882a593Smuzhiyun * If the link is unexpectedly down after successful recovery,
585*4882a593Smuzhiyun * the corresponding link change may have been ignored above.
586*4882a593Smuzhiyun * Synthesize it to ensure that it is acted on.
587*4882a593Smuzhiyun */
588*4882a593Smuzhiyun down_read_nested(&ctrl->reset_lock, ctrl->depth);
589*4882a593Smuzhiyun if (!pciehp_check_link_active(ctrl))
590*4882a593Smuzhiyun pciehp_request(ctrl, PCI_EXP_SLTSTA_DLLSC);
591*4882a593Smuzhiyun up_read(&ctrl->reset_lock);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
pciehp_isr(int irq,void * dev_id)594*4882a593Smuzhiyun static irqreturn_t pciehp_isr(int irq, void *dev_id)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct controller *ctrl = (struct controller *)dev_id;
597*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
598*4882a593Smuzhiyun struct device *parent = pdev->dev.parent;
599*4882a593Smuzhiyun u16 status, events = 0;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /*
602*4882a593Smuzhiyun * Interrupts only occur in D3hot or shallower and only if enabled
603*4882a593Smuzhiyun * in the Slot Control register (PCIe r4.0, sec 6.7.3.4).
604*4882a593Smuzhiyun */
605*4882a593Smuzhiyun if (pdev->current_state == PCI_D3cold ||
606*4882a593Smuzhiyun (!(ctrl->slot_ctrl & PCI_EXP_SLTCTL_HPIE) && !pciehp_poll_mode))
607*4882a593Smuzhiyun return IRQ_NONE;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /*
610*4882a593Smuzhiyun * Keep the port accessible by holding a runtime PM ref on its parent.
611*4882a593Smuzhiyun * Defer resume of the parent to the IRQ thread if it's suspended.
612*4882a593Smuzhiyun * Mask the interrupt until then.
613*4882a593Smuzhiyun */
614*4882a593Smuzhiyun if (parent) {
615*4882a593Smuzhiyun pm_runtime_get_noresume(parent);
616*4882a593Smuzhiyun if (!pm_runtime_active(parent)) {
617*4882a593Smuzhiyun pm_runtime_put(parent);
618*4882a593Smuzhiyun disable_irq_nosync(irq);
619*4882a593Smuzhiyun atomic_or(RERUN_ISR, &ctrl->pending_events);
620*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun read_status:
625*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &status);
626*4882a593Smuzhiyun if (status == (u16) ~0) {
627*4882a593Smuzhiyun ctrl_info(ctrl, "%s: no response from device\n", __func__);
628*4882a593Smuzhiyun if (parent)
629*4882a593Smuzhiyun pm_runtime_put(parent);
630*4882a593Smuzhiyun return IRQ_NONE;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /*
634*4882a593Smuzhiyun * Slot Status contains plain status bits as well as event
635*4882a593Smuzhiyun * notification bits; right now we only want the event bits.
636*4882a593Smuzhiyun */
637*4882a593Smuzhiyun status &= PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
638*4882a593Smuzhiyun PCI_EXP_SLTSTA_PDC | PCI_EXP_SLTSTA_CC |
639*4882a593Smuzhiyun PCI_EXP_SLTSTA_DLLSC;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /*
642*4882a593Smuzhiyun * If we've already reported a power fault, don't report it again
643*4882a593Smuzhiyun * until we've done something to handle it.
644*4882a593Smuzhiyun */
645*4882a593Smuzhiyun if (ctrl->power_fault_detected)
646*4882a593Smuzhiyun status &= ~PCI_EXP_SLTSTA_PFD;
647*4882a593Smuzhiyun else if (status & PCI_EXP_SLTSTA_PFD)
648*4882a593Smuzhiyun ctrl->power_fault_detected = true;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun events |= status;
651*4882a593Smuzhiyun if (!events) {
652*4882a593Smuzhiyun if (parent)
653*4882a593Smuzhiyun pm_runtime_put(parent);
654*4882a593Smuzhiyun return IRQ_NONE;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (status) {
658*4882a593Smuzhiyun pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, status);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /*
661*4882a593Smuzhiyun * In MSI mode, all event bits must be zero before the port
662*4882a593Smuzhiyun * will send a new interrupt (PCIe Base Spec r5.0 sec 6.7.3.4).
663*4882a593Smuzhiyun * So re-read the Slot Status register in case a bit was set
664*4882a593Smuzhiyun * between read and write.
665*4882a593Smuzhiyun */
666*4882a593Smuzhiyun if (pci_dev_msi_enabled(pdev) && !pciehp_poll_mode)
667*4882a593Smuzhiyun goto read_status;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun ctrl_dbg(ctrl, "pending interrupts %#06x from Slot Status\n", events);
671*4882a593Smuzhiyun if (parent)
672*4882a593Smuzhiyun pm_runtime_put(parent);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /*
675*4882a593Smuzhiyun * Command Completed notifications are not deferred to the
676*4882a593Smuzhiyun * IRQ thread because it may be waiting for their arrival.
677*4882a593Smuzhiyun */
678*4882a593Smuzhiyun if (events & PCI_EXP_SLTSTA_CC) {
679*4882a593Smuzhiyun ctrl->cmd_busy = 0;
680*4882a593Smuzhiyun smp_mb();
681*4882a593Smuzhiyun wake_up(&ctrl->queue);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (events == PCI_EXP_SLTSTA_CC)
684*4882a593Smuzhiyun return IRQ_HANDLED;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun events &= ~PCI_EXP_SLTSTA_CC;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun if (pdev->ignore_hotplug) {
690*4882a593Smuzhiyun ctrl_dbg(ctrl, "ignoring hotplug event %#06x\n", events);
691*4882a593Smuzhiyun return IRQ_HANDLED;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* Save pending events for consumption by IRQ thread. */
695*4882a593Smuzhiyun atomic_or(events, &ctrl->pending_events);
696*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
pciehp_ist(int irq,void * dev_id)699*4882a593Smuzhiyun static irqreturn_t pciehp_ist(int irq, void *dev_id)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun struct controller *ctrl = (struct controller *)dev_id;
702*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
703*4882a593Smuzhiyun irqreturn_t ret;
704*4882a593Smuzhiyun u32 events;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun ctrl->ist_running = true;
707*4882a593Smuzhiyun pci_config_pm_runtime_get(pdev);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /* rerun pciehp_isr() if the port was inaccessible on interrupt */
710*4882a593Smuzhiyun if (atomic_fetch_and(~RERUN_ISR, &ctrl->pending_events) & RERUN_ISR) {
711*4882a593Smuzhiyun ret = pciehp_isr(irq, dev_id);
712*4882a593Smuzhiyun enable_irq(irq);
713*4882a593Smuzhiyun if (ret != IRQ_WAKE_THREAD)
714*4882a593Smuzhiyun goto out;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun synchronize_hardirq(irq);
718*4882a593Smuzhiyun events = atomic_xchg(&ctrl->pending_events, 0);
719*4882a593Smuzhiyun if (!events) {
720*4882a593Smuzhiyun ret = IRQ_NONE;
721*4882a593Smuzhiyun goto out;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* Check Attention Button Pressed */
725*4882a593Smuzhiyun if (events & PCI_EXP_SLTSTA_ABP) {
726*4882a593Smuzhiyun ctrl_info(ctrl, "Slot(%s): Attention button pressed\n",
727*4882a593Smuzhiyun slot_name(ctrl));
728*4882a593Smuzhiyun pciehp_handle_button_press(ctrl);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* Check Power Fault Detected */
732*4882a593Smuzhiyun if (events & PCI_EXP_SLTSTA_PFD) {
733*4882a593Smuzhiyun ctrl_err(ctrl, "Slot(%s): Power fault\n", slot_name(ctrl));
734*4882a593Smuzhiyun pciehp_set_indicators(ctrl, PCI_EXP_SLTCTL_PWR_IND_OFF,
735*4882a593Smuzhiyun PCI_EXP_SLTCTL_ATTN_IND_ON);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /*
739*4882a593Smuzhiyun * Ignore Link Down/Up events caused by Downstream Port Containment
740*4882a593Smuzhiyun * if recovery from the error succeeded.
741*4882a593Smuzhiyun */
742*4882a593Smuzhiyun if ((events & PCI_EXP_SLTSTA_DLLSC) && pci_dpc_recovered(pdev) &&
743*4882a593Smuzhiyun ctrl->state == ON_STATE) {
744*4882a593Smuzhiyun events &= ~PCI_EXP_SLTSTA_DLLSC;
745*4882a593Smuzhiyun pciehp_ignore_dpc_link_change(ctrl, pdev, irq);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /*
749*4882a593Smuzhiyun * Disable requests have higher priority than Presence Detect Changed
750*4882a593Smuzhiyun * or Data Link Layer State Changed events.
751*4882a593Smuzhiyun */
752*4882a593Smuzhiyun down_read_nested(&ctrl->reset_lock, ctrl->depth);
753*4882a593Smuzhiyun if (events & DISABLE_SLOT)
754*4882a593Smuzhiyun pciehp_handle_disable_request(ctrl);
755*4882a593Smuzhiyun else if (events & (PCI_EXP_SLTSTA_PDC | PCI_EXP_SLTSTA_DLLSC))
756*4882a593Smuzhiyun pciehp_handle_presence_or_link_change(ctrl, events);
757*4882a593Smuzhiyun up_read(&ctrl->reset_lock);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun ret = IRQ_HANDLED;
760*4882a593Smuzhiyun out:
761*4882a593Smuzhiyun pci_config_pm_runtime_put(pdev);
762*4882a593Smuzhiyun ctrl->ist_running = false;
763*4882a593Smuzhiyun wake_up(&ctrl->requester);
764*4882a593Smuzhiyun return ret;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
pciehp_poll(void * data)767*4882a593Smuzhiyun static int pciehp_poll(void *data)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun struct controller *ctrl = data;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun schedule_timeout_idle(10 * HZ); /* start with 10 sec delay */
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun while (!kthread_should_stop()) {
774*4882a593Smuzhiyun /* poll for interrupt events or user requests */
775*4882a593Smuzhiyun while (pciehp_isr(IRQ_NOTCONNECTED, ctrl) == IRQ_WAKE_THREAD ||
776*4882a593Smuzhiyun atomic_read(&ctrl->pending_events))
777*4882a593Smuzhiyun pciehp_ist(IRQ_NOTCONNECTED, ctrl);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun if (pciehp_poll_time <= 0 || pciehp_poll_time > 60)
780*4882a593Smuzhiyun pciehp_poll_time = 2; /* clamp to sane value */
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun schedule_timeout_idle(pciehp_poll_time * HZ);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun return 0;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
pcie_enable_notification(struct controller * ctrl)788*4882a593Smuzhiyun static void pcie_enable_notification(struct controller *ctrl)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun u16 cmd, mask;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /*
793*4882a593Smuzhiyun * TBD: Power fault detected software notification support.
794*4882a593Smuzhiyun *
795*4882a593Smuzhiyun * Power fault detected software notification is not enabled
796*4882a593Smuzhiyun * now, because it caused power fault detected interrupt storm
797*4882a593Smuzhiyun * on some machines. On those machines, power fault detected
798*4882a593Smuzhiyun * bit in the slot status register was set again immediately
799*4882a593Smuzhiyun * when it is cleared in the interrupt service routine, and
800*4882a593Smuzhiyun * next power fault detected interrupt was notified again.
801*4882a593Smuzhiyun */
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /*
804*4882a593Smuzhiyun * Always enable link events: thus link-up and link-down shall
805*4882a593Smuzhiyun * always be treated as hotplug and unplug respectively. Enable
806*4882a593Smuzhiyun * presence detect only if Attention Button is not present.
807*4882a593Smuzhiyun */
808*4882a593Smuzhiyun cmd = PCI_EXP_SLTCTL_DLLSCE;
809*4882a593Smuzhiyun if (ATTN_BUTTN(ctrl))
810*4882a593Smuzhiyun cmd |= PCI_EXP_SLTCTL_ABPE;
811*4882a593Smuzhiyun else
812*4882a593Smuzhiyun cmd |= PCI_EXP_SLTCTL_PDCE;
813*4882a593Smuzhiyun if (!pciehp_poll_mode)
814*4882a593Smuzhiyun cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
817*4882a593Smuzhiyun PCI_EXP_SLTCTL_PFDE |
818*4882a593Smuzhiyun PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
819*4882a593Smuzhiyun PCI_EXP_SLTCTL_DLLSCE);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun pcie_write_cmd_nowait(ctrl, cmd, mask);
822*4882a593Smuzhiyun ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
823*4882a593Smuzhiyun pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, cmd);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
pcie_disable_notification(struct controller * ctrl)826*4882a593Smuzhiyun static void pcie_disable_notification(struct controller *ctrl)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun u16 mask;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
831*4882a593Smuzhiyun PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
832*4882a593Smuzhiyun PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
833*4882a593Smuzhiyun PCI_EXP_SLTCTL_DLLSCE);
834*4882a593Smuzhiyun pcie_write_cmd(ctrl, 0, mask);
835*4882a593Smuzhiyun ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
836*4882a593Smuzhiyun pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, 0);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
pcie_clear_hotplug_events(struct controller * ctrl)839*4882a593Smuzhiyun void pcie_clear_hotplug_events(struct controller *ctrl)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun pcie_capability_write_word(ctrl_dev(ctrl), PCI_EXP_SLTSTA,
842*4882a593Smuzhiyun PCI_EXP_SLTSTA_PDC | PCI_EXP_SLTSTA_DLLSC);
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
pcie_enable_interrupt(struct controller * ctrl)845*4882a593Smuzhiyun void pcie_enable_interrupt(struct controller *ctrl)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun u16 mask;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun mask = PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_DLLSCE;
850*4882a593Smuzhiyun pcie_write_cmd(ctrl, mask, mask);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
pcie_disable_interrupt(struct controller * ctrl)853*4882a593Smuzhiyun void pcie_disable_interrupt(struct controller *ctrl)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun u16 mask;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /*
858*4882a593Smuzhiyun * Mask hot-plug interrupt to prevent it triggering immediately
859*4882a593Smuzhiyun * when the link goes inactive (we still get PME when any of the
860*4882a593Smuzhiyun * enabled events is detected). Same goes with Link Layer State
861*4882a593Smuzhiyun * changed event which generates PME immediately when the link goes
862*4882a593Smuzhiyun * inactive so mask it as well.
863*4882a593Smuzhiyun */
864*4882a593Smuzhiyun mask = PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_DLLSCE;
865*4882a593Smuzhiyun pcie_write_cmd(ctrl, 0, mask);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun /*
869*4882a593Smuzhiyun * pciehp has a 1:1 bus:slot relationship so we ultimately want a secondary
870*4882a593Smuzhiyun * bus reset of the bridge, but at the same time we want to ensure that it is
871*4882a593Smuzhiyun * not seen as a hot-unplug, followed by the hot-plug of the device. Thus,
872*4882a593Smuzhiyun * disable link state notification and presence detection change notification
873*4882a593Smuzhiyun * momentarily, if we see that they could interfere. Also, clear any spurious
874*4882a593Smuzhiyun * events after.
875*4882a593Smuzhiyun */
pciehp_reset_slot(struct hotplug_slot * hotplug_slot,int probe)876*4882a593Smuzhiyun int pciehp_reset_slot(struct hotplug_slot *hotplug_slot, int probe)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun struct controller *ctrl = to_ctrl(hotplug_slot);
879*4882a593Smuzhiyun struct pci_dev *pdev = ctrl_dev(ctrl);
880*4882a593Smuzhiyun u16 stat_mask = 0, ctrl_mask = 0;
881*4882a593Smuzhiyun int rc;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun if (probe)
884*4882a593Smuzhiyun return 0;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun down_write_nested(&ctrl->reset_lock, ctrl->depth);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun if (!ATTN_BUTTN(ctrl)) {
889*4882a593Smuzhiyun ctrl_mask |= PCI_EXP_SLTCTL_PDCE;
890*4882a593Smuzhiyun stat_mask |= PCI_EXP_SLTSTA_PDC;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun ctrl_mask |= PCI_EXP_SLTCTL_DLLSCE;
893*4882a593Smuzhiyun stat_mask |= PCI_EXP_SLTSTA_DLLSC;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun pcie_write_cmd(ctrl, 0, ctrl_mask);
896*4882a593Smuzhiyun ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
897*4882a593Smuzhiyun pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, 0);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun rc = pci_bridge_secondary_bus_reset(ctrl->pcie->port);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, stat_mask);
902*4882a593Smuzhiyun pcie_write_cmd_nowait(ctrl, ctrl_mask, ctrl_mask);
903*4882a593Smuzhiyun ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
904*4882a593Smuzhiyun pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, ctrl_mask);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun up_write(&ctrl->reset_lock);
907*4882a593Smuzhiyun return rc;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
pcie_init_notification(struct controller * ctrl)910*4882a593Smuzhiyun int pcie_init_notification(struct controller *ctrl)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun if (pciehp_request_irq(ctrl))
913*4882a593Smuzhiyun return -1;
914*4882a593Smuzhiyun pcie_enable_notification(ctrl);
915*4882a593Smuzhiyun ctrl->notification_enabled = 1;
916*4882a593Smuzhiyun return 0;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
pcie_shutdown_notification(struct controller * ctrl)919*4882a593Smuzhiyun void pcie_shutdown_notification(struct controller *ctrl)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun if (ctrl->notification_enabled) {
922*4882a593Smuzhiyun pcie_disable_notification(ctrl);
923*4882a593Smuzhiyun pciehp_free_irq(ctrl);
924*4882a593Smuzhiyun ctrl->notification_enabled = 0;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
dbg_ctrl(struct controller * ctrl)928*4882a593Smuzhiyun static inline void dbg_ctrl(struct controller *ctrl)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun struct pci_dev *pdev = ctrl->pcie->port;
931*4882a593Smuzhiyun u16 reg16;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun ctrl_dbg(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
934*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, ®16);
935*4882a593Smuzhiyun ctrl_dbg(ctrl, "Slot Status : 0x%04x\n", reg16);
936*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, ®16);
937*4882a593Smuzhiyun ctrl_dbg(ctrl, "Slot Control : 0x%04x\n", reg16);
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun #define FLAG(x, y) (((x) & (y)) ? '+' : '-')
941*4882a593Smuzhiyun
pcie_hotplug_depth(struct pci_dev * dev)942*4882a593Smuzhiyun static inline int pcie_hotplug_depth(struct pci_dev *dev)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun struct pci_bus *bus = dev->bus;
945*4882a593Smuzhiyun int depth = 0;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun while (bus->parent) {
948*4882a593Smuzhiyun bus = bus->parent;
949*4882a593Smuzhiyun if (bus->self && bus->self->is_hotplug_bridge)
950*4882a593Smuzhiyun depth++;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun return depth;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
pcie_init(struct pcie_device * dev)956*4882a593Smuzhiyun struct controller *pcie_init(struct pcie_device *dev)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun struct controller *ctrl;
959*4882a593Smuzhiyun u32 slot_cap, slot_cap2, link_cap;
960*4882a593Smuzhiyun u8 poweron;
961*4882a593Smuzhiyun struct pci_dev *pdev = dev->port;
962*4882a593Smuzhiyun struct pci_bus *subordinate = pdev->subordinate;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
965*4882a593Smuzhiyun if (!ctrl)
966*4882a593Smuzhiyun return NULL;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun ctrl->pcie = dev;
969*4882a593Smuzhiyun ctrl->depth = pcie_hotplug_depth(dev->port);
970*4882a593Smuzhiyun pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun if (pdev->hotplug_user_indicators)
973*4882a593Smuzhiyun slot_cap &= ~(PCI_EXP_SLTCAP_AIP | PCI_EXP_SLTCAP_PIP);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /*
976*4882a593Smuzhiyun * We assume no Thunderbolt controllers support Command Complete events,
977*4882a593Smuzhiyun * but some controllers falsely claim they do.
978*4882a593Smuzhiyun */
979*4882a593Smuzhiyun if (pdev->is_thunderbolt)
980*4882a593Smuzhiyun slot_cap |= PCI_EXP_SLTCAP_NCCS;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun ctrl->slot_cap = slot_cap;
983*4882a593Smuzhiyun mutex_init(&ctrl->ctrl_lock);
984*4882a593Smuzhiyun mutex_init(&ctrl->state_lock);
985*4882a593Smuzhiyun init_rwsem(&ctrl->reset_lock);
986*4882a593Smuzhiyun init_waitqueue_head(&ctrl->requester);
987*4882a593Smuzhiyun init_waitqueue_head(&ctrl->queue);
988*4882a593Smuzhiyun INIT_DELAYED_WORK(&ctrl->button_work, pciehp_queue_pushbutton_work);
989*4882a593Smuzhiyun dbg_ctrl(ctrl);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun down_read(&pci_bus_sem);
992*4882a593Smuzhiyun ctrl->state = list_empty(&subordinate->devices) ? OFF_STATE : ON_STATE;
993*4882a593Smuzhiyun up_read(&pci_bus_sem);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP2, &slot_cap2);
996*4882a593Smuzhiyun if (slot_cap2 & PCI_EXP_SLTCAP2_IBPD) {
997*4882a593Smuzhiyun pcie_write_cmd_nowait(ctrl, PCI_EXP_SLTCTL_IBPD_DISABLE,
998*4882a593Smuzhiyun PCI_EXP_SLTCTL_IBPD_DISABLE);
999*4882a593Smuzhiyun ctrl->inband_presence_disabled = 1;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun if (dmi_first_match(inband_presence_disabled_dmi_table))
1003*4882a593Smuzhiyun ctrl->inband_presence_disabled = 1;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /* Check if Data Link Layer Link Active Reporting is implemented */
1006*4882a593Smuzhiyun pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &link_cap);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun /* Clear all remaining event bits in Slot Status register. */
1009*4882a593Smuzhiyun pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
1010*4882a593Smuzhiyun PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
1011*4882a593Smuzhiyun PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_CC |
1012*4882a593Smuzhiyun PCI_EXP_SLTSTA_DLLSC | PCI_EXP_SLTSTA_PDC);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun ctrl_info(ctrl, "Slot #%d AttnBtn%c PwrCtrl%c MRL%c AttnInd%c PwrInd%c HotPlug%c Surprise%c Interlock%c NoCompl%c IbPresDis%c LLActRep%c%s\n",
1015*4882a593Smuzhiyun (slot_cap & PCI_EXP_SLTCAP_PSN) >> 19,
1016*4882a593Smuzhiyun FLAG(slot_cap, PCI_EXP_SLTCAP_ABP),
1017*4882a593Smuzhiyun FLAG(slot_cap, PCI_EXP_SLTCAP_PCP),
1018*4882a593Smuzhiyun FLAG(slot_cap, PCI_EXP_SLTCAP_MRLSP),
1019*4882a593Smuzhiyun FLAG(slot_cap, PCI_EXP_SLTCAP_AIP),
1020*4882a593Smuzhiyun FLAG(slot_cap, PCI_EXP_SLTCAP_PIP),
1021*4882a593Smuzhiyun FLAG(slot_cap, PCI_EXP_SLTCAP_HPC),
1022*4882a593Smuzhiyun FLAG(slot_cap, PCI_EXP_SLTCAP_HPS),
1023*4882a593Smuzhiyun FLAG(slot_cap, PCI_EXP_SLTCAP_EIP),
1024*4882a593Smuzhiyun FLAG(slot_cap, PCI_EXP_SLTCAP_NCCS),
1025*4882a593Smuzhiyun FLAG(slot_cap2, PCI_EXP_SLTCAP2_IBPD),
1026*4882a593Smuzhiyun FLAG(link_cap, PCI_EXP_LNKCAP_DLLLARC),
1027*4882a593Smuzhiyun pdev->broken_cmd_compl ? " (with Cmd Compl erratum)" : "");
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun /*
1030*4882a593Smuzhiyun * If empty slot's power status is on, turn power off. The IRQ isn't
1031*4882a593Smuzhiyun * requested yet, so avoid triggering a notification with this command.
1032*4882a593Smuzhiyun */
1033*4882a593Smuzhiyun if (POWER_CTRL(ctrl)) {
1034*4882a593Smuzhiyun pciehp_get_power_status(ctrl, &poweron);
1035*4882a593Smuzhiyun if (!pciehp_card_present_or_link_active(ctrl) && poweron) {
1036*4882a593Smuzhiyun pcie_disable_notification(ctrl);
1037*4882a593Smuzhiyun pciehp_power_off_slot(ctrl);
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun return ctrl;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
pciehp_release_ctrl(struct controller * ctrl)1044*4882a593Smuzhiyun void pciehp_release_ctrl(struct controller *ctrl)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun cancel_delayed_work_sync(&ctrl->button_work);
1047*4882a593Smuzhiyun kfree(ctrl);
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
quirk_cmd_compl(struct pci_dev * pdev)1050*4882a593Smuzhiyun static void quirk_cmd_compl(struct pci_dev *pdev)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun u32 slot_cap;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun if (pci_is_pcie(pdev)) {
1055*4882a593Smuzhiyun pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap);
1056*4882a593Smuzhiyun if (slot_cap & PCI_EXP_SLTCAP_HPC &&
1057*4882a593Smuzhiyun !(slot_cap & PCI_EXP_SLTCAP_NCCS))
1058*4882a593Smuzhiyun pdev->broken_cmd_compl = 1;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1062*4882a593Smuzhiyun PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
1063*4882a593Smuzhiyun DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_QCOM, 0x0110,
1064*4882a593Smuzhiyun PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
1065*4882a593Smuzhiyun DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_QCOM, 0x0400,
1066*4882a593Smuzhiyun PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
1067*4882a593Smuzhiyun DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_QCOM, 0x0401,
1068*4882a593Smuzhiyun PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
1069*4882a593Smuzhiyun DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_HXT, 0x0401,
1070*4882a593Smuzhiyun PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
1071