1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2016 Broadcom
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/device.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/pci-ecam.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun * On 64-bit systems, we do a single ioremap for the whole config space
16*4882a593Smuzhiyun * since we have enough virtual address range available. On 32-bit, we
17*4882a593Smuzhiyun * ioremap the config space for each bus individually.
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun static const bool per_bus_mapping = !IS_ENABLED(CONFIG_64BIT);
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun * Create a PCI config space window
23*4882a593Smuzhiyun * - reserve mem region
24*4882a593Smuzhiyun * - alloc struct pci_config_window with space for all mappings
25*4882a593Smuzhiyun * - ioremap the config space
26*4882a593Smuzhiyun */
pci_ecam_create(struct device * dev,struct resource * cfgres,struct resource * busr,const struct pci_ecam_ops * ops)27*4882a593Smuzhiyun struct pci_config_window *pci_ecam_create(struct device *dev,
28*4882a593Smuzhiyun struct resource *cfgres, struct resource *busr,
29*4882a593Smuzhiyun const struct pci_ecam_ops *ops)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun struct pci_config_window *cfg;
32*4882a593Smuzhiyun unsigned int bus_range, bus_range_max, bsz;
33*4882a593Smuzhiyun struct resource *conflict;
34*4882a593Smuzhiyun int i, err;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun if (busr->start > busr->end)
37*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun cfg = kzalloc(sizeof(*cfg), GFP_KERNEL);
40*4882a593Smuzhiyun if (!cfg)
41*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun cfg->parent = dev;
44*4882a593Smuzhiyun cfg->ops = ops;
45*4882a593Smuzhiyun cfg->busr.start = busr->start;
46*4882a593Smuzhiyun cfg->busr.end = busr->end;
47*4882a593Smuzhiyun cfg->busr.flags = IORESOURCE_BUS;
48*4882a593Smuzhiyun bus_range = resource_size(&cfg->busr);
49*4882a593Smuzhiyun bus_range_max = resource_size(cfgres) >> ops->bus_shift;
50*4882a593Smuzhiyun if (bus_range > bus_range_max) {
51*4882a593Smuzhiyun bus_range = bus_range_max;
52*4882a593Smuzhiyun cfg->busr.end = busr->start + bus_range - 1;
53*4882a593Smuzhiyun dev_warn(dev, "ECAM area %pR can only accommodate %pR (reduced from %pR desired)\n",
54*4882a593Smuzhiyun cfgres, &cfg->busr, busr);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun bsz = 1 << ops->bus_shift;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun cfg->res.start = cfgres->start;
59*4882a593Smuzhiyun cfg->res.end = cfgres->end;
60*4882a593Smuzhiyun cfg->res.flags = IORESOURCE_MEM | IORESOURCE_BUSY;
61*4882a593Smuzhiyun cfg->res.name = "PCI ECAM";
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun conflict = request_resource_conflict(&iomem_resource, &cfg->res);
64*4882a593Smuzhiyun if (conflict) {
65*4882a593Smuzhiyun err = -EBUSY;
66*4882a593Smuzhiyun dev_err(dev, "can't claim ECAM area %pR: address conflict with %s %pR\n",
67*4882a593Smuzhiyun &cfg->res, conflict->name, conflict);
68*4882a593Smuzhiyun goto err_exit;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (per_bus_mapping) {
72*4882a593Smuzhiyun cfg->winp = kcalloc(bus_range, sizeof(*cfg->winp), GFP_KERNEL);
73*4882a593Smuzhiyun if (!cfg->winp)
74*4882a593Smuzhiyun goto err_exit_malloc;
75*4882a593Smuzhiyun for (i = 0; i < bus_range; i++) {
76*4882a593Smuzhiyun cfg->winp[i] =
77*4882a593Smuzhiyun pci_remap_cfgspace(cfgres->start + i * bsz,
78*4882a593Smuzhiyun bsz);
79*4882a593Smuzhiyun if (!cfg->winp[i])
80*4882a593Smuzhiyun goto err_exit_iomap;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun } else {
83*4882a593Smuzhiyun cfg->win = pci_remap_cfgspace(cfgres->start, bus_range * bsz);
84*4882a593Smuzhiyun if (!cfg->win)
85*4882a593Smuzhiyun goto err_exit_iomap;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (ops->init) {
89*4882a593Smuzhiyun err = ops->init(cfg);
90*4882a593Smuzhiyun if (err)
91*4882a593Smuzhiyun goto err_exit;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun dev_info(dev, "ECAM at %pR for %pR\n", &cfg->res, &cfg->busr);
94*4882a593Smuzhiyun return cfg;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun err_exit_iomap:
97*4882a593Smuzhiyun dev_err(dev, "ECAM ioremap failed\n");
98*4882a593Smuzhiyun err_exit_malloc:
99*4882a593Smuzhiyun err = -ENOMEM;
100*4882a593Smuzhiyun err_exit:
101*4882a593Smuzhiyun pci_ecam_free(cfg);
102*4882a593Smuzhiyun return ERR_PTR(err);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_ecam_create);
105*4882a593Smuzhiyun
pci_ecam_free(struct pci_config_window * cfg)106*4882a593Smuzhiyun void pci_ecam_free(struct pci_config_window *cfg)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun int i;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun if (per_bus_mapping) {
111*4882a593Smuzhiyun if (cfg->winp) {
112*4882a593Smuzhiyun for (i = 0; i < resource_size(&cfg->busr); i++)
113*4882a593Smuzhiyun if (cfg->winp[i])
114*4882a593Smuzhiyun iounmap(cfg->winp[i]);
115*4882a593Smuzhiyun kfree(cfg->winp);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun } else {
118*4882a593Smuzhiyun if (cfg->win)
119*4882a593Smuzhiyun iounmap(cfg->win);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun if (cfg->res.parent)
122*4882a593Smuzhiyun release_resource(&cfg->res);
123*4882a593Smuzhiyun kfree(cfg);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_ecam_free);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * Function to implement the pci_ops ->map_bus method
129*4882a593Smuzhiyun */
pci_ecam_map_bus(struct pci_bus * bus,unsigned int devfn,int where)130*4882a593Smuzhiyun void __iomem *pci_ecam_map_bus(struct pci_bus *bus, unsigned int devfn,
131*4882a593Smuzhiyun int where)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct pci_config_window *cfg = bus->sysdata;
134*4882a593Smuzhiyun unsigned int devfn_shift = cfg->ops->bus_shift - 8;
135*4882a593Smuzhiyun unsigned int busn = bus->number;
136*4882a593Smuzhiyun void __iomem *base;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (busn < cfg->busr.start || busn > cfg->busr.end)
139*4882a593Smuzhiyun return NULL;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun busn -= cfg->busr.start;
142*4882a593Smuzhiyun if (per_bus_mapping)
143*4882a593Smuzhiyun base = cfg->winp[busn];
144*4882a593Smuzhiyun else
145*4882a593Smuzhiyun base = cfg->win + (busn << cfg->ops->bus_shift);
146*4882a593Smuzhiyun return base + (devfn << devfn_shift) + where;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_ecam_map_bus);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* ECAM ops */
151*4882a593Smuzhiyun const struct pci_ecam_ops pci_generic_ecam_ops = {
152*4882a593Smuzhiyun .bus_shift = 20,
153*4882a593Smuzhiyun .pci_ops = {
154*4882a593Smuzhiyun .map_bus = pci_ecam_map_bus,
155*4882a593Smuzhiyun .read = pci_generic_config_read,
156*4882a593Smuzhiyun .write = pci_generic_config_write,
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_generic_ecam_ops);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #if defined(CONFIG_ACPI) && defined(CONFIG_PCI_QUIRKS)
162*4882a593Smuzhiyun /* ECAM ops for 32-bit access only (non-compliant) */
163*4882a593Smuzhiyun const struct pci_ecam_ops pci_32b_ops = {
164*4882a593Smuzhiyun .bus_shift = 20,
165*4882a593Smuzhiyun .pci_ops = {
166*4882a593Smuzhiyun .map_bus = pci_ecam_map_bus,
167*4882a593Smuzhiyun .read = pci_generic_config_read32,
168*4882a593Smuzhiyun .write = pci_generic_config_write32,
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* ECAM ops for 32-bit read only (non-compliant) */
173*4882a593Smuzhiyun const struct pci_ecam_ops pci_32b_read_ops = {
174*4882a593Smuzhiyun .bus_shift = 20,
175*4882a593Smuzhiyun .pci_ops = {
176*4882a593Smuzhiyun .map_bus = pci_ecam_map_bus,
177*4882a593Smuzhiyun .read = pci_generic_config_read32,
178*4882a593Smuzhiyun .write = pci_generic_config_write,
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun #endif
182