1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PCIe host controller driver for Xilinx Versal CPM DMA Bridge
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright 2019 - 2020, Xilinx, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bitfield.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/irq.h>
11*4882a593Smuzhiyun #include <linux/irqchip.h>
12*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
13*4882a593Smuzhiyun #include <linux/irqdomain.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_pci.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/of_irq.h>
20*4882a593Smuzhiyun #include <linux/pci.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/pci-ecam.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "../pci.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Register definitions */
27*4882a593Smuzhiyun #define XILINX_CPM_PCIE_REG_IDR 0x00000E10
28*4882a593Smuzhiyun #define XILINX_CPM_PCIE_REG_IMR 0x00000E14
29*4882a593Smuzhiyun #define XILINX_CPM_PCIE_REG_PSCR 0x00000E1C
30*4882a593Smuzhiyun #define XILINX_CPM_PCIE_REG_RPSC 0x00000E20
31*4882a593Smuzhiyun #define XILINX_CPM_PCIE_REG_RPEFR 0x00000E2C
32*4882a593Smuzhiyun #define XILINX_CPM_PCIE_REG_IDRN 0x00000E38
33*4882a593Smuzhiyun #define XILINX_CPM_PCIE_REG_IDRN_MASK 0x00000E3C
34*4882a593Smuzhiyun #define XILINX_CPM_PCIE_MISC_IR_STATUS 0x00000340
35*4882a593Smuzhiyun #define XILINX_CPM_PCIE_MISC_IR_ENABLE 0x00000348
36*4882a593Smuzhiyun #define XILINX_CPM_PCIE_MISC_IR_LOCAL BIT(1)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Interrupt registers definitions */
39*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_LINK_DOWN 0
40*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_HOT_RESET 3
41*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_CFG_PCIE_TIMEOUT 4
42*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_CFG_TIMEOUT 8
43*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_CORRECTABLE 9
44*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_NONFATAL 10
45*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_FATAL 11
46*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_CFG_ERR_POISON 12
47*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_PME_TO_ACK_RCVD 15
48*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_INTX 16
49*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_PM_PME_RCVD 17
50*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_SLV_UNSUPP 20
51*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_SLV_UNEXP 21
52*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_SLV_COMPL 22
53*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_SLV_ERRP 23
54*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_SLV_CMPABT 24
55*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_SLV_ILLBUR 25
56*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_MST_DECERR 26
57*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_MST_SLVERR 27
58*4882a593Smuzhiyun #define XILINX_CPM_PCIE_INTR_SLV_PCIE_TIMEOUT 28
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define IMR(x) BIT(XILINX_CPM_PCIE_INTR_ ##x)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define XILINX_CPM_PCIE_IMR_ALL_MASK \
63*4882a593Smuzhiyun ( \
64*4882a593Smuzhiyun IMR(LINK_DOWN) | \
65*4882a593Smuzhiyun IMR(HOT_RESET) | \
66*4882a593Smuzhiyun IMR(CFG_PCIE_TIMEOUT) | \
67*4882a593Smuzhiyun IMR(CFG_TIMEOUT) | \
68*4882a593Smuzhiyun IMR(CORRECTABLE) | \
69*4882a593Smuzhiyun IMR(NONFATAL) | \
70*4882a593Smuzhiyun IMR(FATAL) | \
71*4882a593Smuzhiyun IMR(CFG_ERR_POISON) | \
72*4882a593Smuzhiyun IMR(PME_TO_ACK_RCVD) | \
73*4882a593Smuzhiyun IMR(INTX) | \
74*4882a593Smuzhiyun IMR(PM_PME_RCVD) | \
75*4882a593Smuzhiyun IMR(SLV_UNSUPP) | \
76*4882a593Smuzhiyun IMR(SLV_UNEXP) | \
77*4882a593Smuzhiyun IMR(SLV_COMPL) | \
78*4882a593Smuzhiyun IMR(SLV_ERRP) | \
79*4882a593Smuzhiyun IMR(SLV_CMPABT) | \
80*4882a593Smuzhiyun IMR(SLV_ILLBUR) | \
81*4882a593Smuzhiyun IMR(MST_DECERR) | \
82*4882a593Smuzhiyun IMR(MST_SLVERR) | \
83*4882a593Smuzhiyun IMR(SLV_PCIE_TIMEOUT) \
84*4882a593Smuzhiyun )
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define XILINX_CPM_PCIE_IDR_ALL_MASK 0xFFFFFFFF
87*4882a593Smuzhiyun #define XILINX_CPM_PCIE_IDRN_MASK GENMASK(19, 16)
88*4882a593Smuzhiyun #define XILINX_CPM_PCIE_IDRN_SHIFT 16
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Root Port Error FIFO Read Register definitions */
91*4882a593Smuzhiyun #define XILINX_CPM_PCIE_RPEFR_ERR_VALID BIT(18)
92*4882a593Smuzhiyun #define XILINX_CPM_PCIE_RPEFR_REQ_ID GENMASK(15, 0)
93*4882a593Smuzhiyun #define XILINX_CPM_PCIE_RPEFR_ALL_MASK 0xFFFFFFFF
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Root Port Status/control Register definitions */
96*4882a593Smuzhiyun #define XILINX_CPM_PCIE_REG_RPSC_BEN BIT(0)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Phy Status/Control Register definitions */
99*4882a593Smuzhiyun #define XILINX_CPM_PCIE_REG_PSCR_LNKUP BIT(11)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /**
102*4882a593Smuzhiyun * struct xilinx_cpm_pcie_port - PCIe port information
103*4882a593Smuzhiyun * @reg_base: Bridge Register Base
104*4882a593Smuzhiyun * @cpm_base: CPM System Level Control and Status Register(SLCR) Base
105*4882a593Smuzhiyun * @dev: Device pointer
106*4882a593Smuzhiyun * @intx_domain: Legacy IRQ domain pointer
107*4882a593Smuzhiyun * @cpm_domain: CPM IRQ domain pointer
108*4882a593Smuzhiyun * @cfg: Holds mappings of config space window
109*4882a593Smuzhiyun * @intx_irq: legacy interrupt number
110*4882a593Smuzhiyun * @irq: Error interrupt number
111*4882a593Smuzhiyun * @lock: lock protecting shared register access
112*4882a593Smuzhiyun */
113*4882a593Smuzhiyun struct xilinx_cpm_pcie_port {
114*4882a593Smuzhiyun void __iomem *reg_base;
115*4882a593Smuzhiyun void __iomem *cpm_base;
116*4882a593Smuzhiyun struct device *dev;
117*4882a593Smuzhiyun struct irq_domain *intx_domain;
118*4882a593Smuzhiyun struct irq_domain *cpm_domain;
119*4882a593Smuzhiyun struct pci_config_window *cfg;
120*4882a593Smuzhiyun int intx_irq;
121*4882a593Smuzhiyun int irq;
122*4882a593Smuzhiyun raw_spinlock_t lock;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
pcie_read(struct xilinx_cpm_pcie_port * port,u32 reg)125*4882a593Smuzhiyun static u32 pcie_read(struct xilinx_cpm_pcie_port *port, u32 reg)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun return readl_relaxed(port->reg_base + reg);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
pcie_write(struct xilinx_cpm_pcie_port * port,u32 val,u32 reg)130*4882a593Smuzhiyun static void pcie_write(struct xilinx_cpm_pcie_port *port,
131*4882a593Smuzhiyun u32 val, u32 reg)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun writel_relaxed(val, port->reg_base + reg);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
cpm_pcie_link_up(struct xilinx_cpm_pcie_port * port)136*4882a593Smuzhiyun static bool cpm_pcie_link_up(struct xilinx_cpm_pcie_port *port)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun return (pcie_read(port, XILINX_CPM_PCIE_REG_PSCR) &
139*4882a593Smuzhiyun XILINX_CPM_PCIE_REG_PSCR_LNKUP);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
cpm_pcie_clear_err_interrupts(struct xilinx_cpm_pcie_port * port)142*4882a593Smuzhiyun static void cpm_pcie_clear_err_interrupts(struct xilinx_cpm_pcie_port *port)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun unsigned long val = pcie_read(port, XILINX_CPM_PCIE_REG_RPEFR);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (val & XILINX_CPM_PCIE_RPEFR_ERR_VALID) {
147*4882a593Smuzhiyun dev_dbg(port->dev, "Requester ID %lu\n",
148*4882a593Smuzhiyun val & XILINX_CPM_PCIE_RPEFR_REQ_ID);
149*4882a593Smuzhiyun pcie_write(port, XILINX_CPM_PCIE_RPEFR_ALL_MASK,
150*4882a593Smuzhiyun XILINX_CPM_PCIE_REG_RPEFR);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
xilinx_cpm_mask_leg_irq(struct irq_data * data)154*4882a593Smuzhiyun static void xilinx_cpm_mask_leg_irq(struct irq_data *data)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun struct xilinx_cpm_pcie_port *port = irq_data_get_irq_chip_data(data);
157*4882a593Smuzhiyun unsigned long flags;
158*4882a593Smuzhiyun u32 mask;
159*4882a593Smuzhiyun u32 val;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun mask = BIT(data->hwirq + XILINX_CPM_PCIE_IDRN_SHIFT);
162*4882a593Smuzhiyun raw_spin_lock_irqsave(&port->lock, flags);
163*4882a593Smuzhiyun val = pcie_read(port, XILINX_CPM_PCIE_REG_IDRN_MASK);
164*4882a593Smuzhiyun pcie_write(port, (val & (~mask)), XILINX_CPM_PCIE_REG_IDRN_MASK);
165*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&port->lock, flags);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
xilinx_cpm_unmask_leg_irq(struct irq_data * data)168*4882a593Smuzhiyun static void xilinx_cpm_unmask_leg_irq(struct irq_data *data)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct xilinx_cpm_pcie_port *port = irq_data_get_irq_chip_data(data);
171*4882a593Smuzhiyun unsigned long flags;
172*4882a593Smuzhiyun u32 mask;
173*4882a593Smuzhiyun u32 val;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun mask = BIT(data->hwirq + XILINX_CPM_PCIE_IDRN_SHIFT);
176*4882a593Smuzhiyun raw_spin_lock_irqsave(&port->lock, flags);
177*4882a593Smuzhiyun val = pcie_read(port, XILINX_CPM_PCIE_REG_IDRN_MASK);
178*4882a593Smuzhiyun pcie_write(port, (val | mask), XILINX_CPM_PCIE_REG_IDRN_MASK);
179*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&port->lock, flags);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static struct irq_chip xilinx_cpm_leg_irq_chip = {
183*4882a593Smuzhiyun .name = "INTx",
184*4882a593Smuzhiyun .irq_mask = xilinx_cpm_mask_leg_irq,
185*4882a593Smuzhiyun .irq_unmask = xilinx_cpm_unmask_leg_irq,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /**
189*4882a593Smuzhiyun * xilinx_cpm_pcie_intx_map - Set the handler for the INTx and mark IRQ as valid
190*4882a593Smuzhiyun * @domain: IRQ domain
191*4882a593Smuzhiyun * @irq: Virtual IRQ number
192*4882a593Smuzhiyun * @hwirq: HW interrupt number
193*4882a593Smuzhiyun *
194*4882a593Smuzhiyun * Return: Always returns 0.
195*4882a593Smuzhiyun */
xilinx_cpm_pcie_intx_map(struct irq_domain * domain,unsigned int irq,irq_hw_number_t hwirq)196*4882a593Smuzhiyun static int xilinx_cpm_pcie_intx_map(struct irq_domain *domain,
197*4882a593Smuzhiyun unsigned int irq, irq_hw_number_t hwirq)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &xilinx_cpm_leg_irq_chip,
200*4882a593Smuzhiyun handle_level_irq);
201*4882a593Smuzhiyun irq_set_chip_data(irq, domain->host_data);
202*4882a593Smuzhiyun irq_set_status_flags(irq, IRQ_LEVEL);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* INTx IRQ Domain operations */
208*4882a593Smuzhiyun static const struct irq_domain_ops intx_domain_ops = {
209*4882a593Smuzhiyun .map = xilinx_cpm_pcie_intx_map,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
xilinx_cpm_pcie_intx_flow(struct irq_desc * desc)212*4882a593Smuzhiyun static void xilinx_cpm_pcie_intx_flow(struct irq_desc *desc)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct xilinx_cpm_pcie_port *port = irq_desc_get_handler_data(desc);
215*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
216*4882a593Smuzhiyun unsigned long val;
217*4882a593Smuzhiyun int i;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun chained_irq_enter(chip, desc);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun val = FIELD_GET(XILINX_CPM_PCIE_IDRN_MASK,
222*4882a593Smuzhiyun pcie_read(port, XILINX_CPM_PCIE_REG_IDRN));
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun for_each_set_bit(i, &val, PCI_NUM_INTX)
225*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(port->intx_domain, i));
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun chained_irq_exit(chip, desc);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
xilinx_cpm_mask_event_irq(struct irq_data * d)230*4882a593Smuzhiyun static void xilinx_cpm_mask_event_irq(struct irq_data *d)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct xilinx_cpm_pcie_port *port = irq_data_get_irq_chip_data(d);
233*4882a593Smuzhiyun u32 val;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun raw_spin_lock(&port->lock);
236*4882a593Smuzhiyun val = pcie_read(port, XILINX_CPM_PCIE_REG_IMR);
237*4882a593Smuzhiyun val &= ~BIT(d->hwirq);
238*4882a593Smuzhiyun pcie_write(port, val, XILINX_CPM_PCIE_REG_IMR);
239*4882a593Smuzhiyun raw_spin_unlock(&port->lock);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
xilinx_cpm_unmask_event_irq(struct irq_data * d)242*4882a593Smuzhiyun static void xilinx_cpm_unmask_event_irq(struct irq_data *d)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct xilinx_cpm_pcie_port *port = irq_data_get_irq_chip_data(d);
245*4882a593Smuzhiyun u32 val;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun raw_spin_lock(&port->lock);
248*4882a593Smuzhiyun val = pcie_read(port, XILINX_CPM_PCIE_REG_IMR);
249*4882a593Smuzhiyun val |= BIT(d->hwirq);
250*4882a593Smuzhiyun pcie_write(port, val, XILINX_CPM_PCIE_REG_IMR);
251*4882a593Smuzhiyun raw_spin_unlock(&port->lock);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun static struct irq_chip xilinx_cpm_event_irq_chip = {
255*4882a593Smuzhiyun .name = "RC-Event",
256*4882a593Smuzhiyun .irq_mask = xilinx_cpm_mask_event_irq,
257*4882a593Smuzhiyun .irq_unmask = xilinx_cpm_unmask_event_irq,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
xilinx_cpm_pcie_event_map(struct irq_domain * domain,unsigned int irq,irq_hw_number_t hwirq)260*4882a593Smuzhiyun static int xilinx_cpm_pcie_event_map(struct irq_domain *domain,
261*4882a593Smuzhiyun unsigned int irq, irq_hw_number_t hwirq)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &xilinx_cpm_event_irq_chip,
264*4882a593Smuzhiyun handle_level_irq);
265*4882a593Smuzhiyun irq_set_chip_data(irq, domain->host_data);
266*4882a593Smuzhiyun irq_set_status_flags(irq, IRQ_LEVEL);
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const struct irq_domain_ops event_domain_ops = {
271*4882a593Smuzhiyun .map = xilinx_cpm_pcie_event_map,
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
xilinx_cpm_pcie_event_flow(struct irq_desc * desc)274*4882a593Smuzhiyun static void xilinx_cpm_pcie_event_flow(struct irq_desc *desc)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun struct xilinx_cpm_pcie_port *port = irq_desc_get_handler_data(desc);
277*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
278*4882a593Smuzhiyun unsigned long val;
279*4882a593Smuzhiyun int i;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun chained_irq_enter(chip, desc);
282*4882a593Smuzhiyun val = pcie_read(port, XILINX_CPM_PCIE_REG_IDR);
283*4882a593Smuzhiyun val &= pcie_read(port, XILINX_CPM_PCIE_REG_IMR);
284*4882a593Smuzhiyun for_each_set_bit(i, &val, 32)
285*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(port->cpm_domain, i));
286*4882a593Smuzhiyun pcie_write(port, val, XILINX_CPM_PCIE_REG_IDR);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun * XILINX_CPM_PCIE_MISC_IR_STATUS register is mapped to
290*4882a593Smuzhiyun * CPM SLCR block.
291*4882a593Smuzhiyun */
292*4882a593Smuzhiyun val = readl_relaxed(port->cpm_base + XILINX_CPM_PCIE_MISC_IR_STATUS);
293*4882a593Smuzhiyun if (val)
294*4882a593Smuzhiyun writel_relaxed(val,
295*4882a593Smuzhiyun port->cpm_base + XILINX_CPM_PCIE_MISC_IR_STATUS);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun chained_irq_exit(chip, desc);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define _IC(x, s) \
301*4882a593Smuzhiyun [XILINX_CPM_PCIE_INTR_ ## x] = { __stringify(x), s }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun static const struct {
304*4882a593Smuzhiyun const char *sym;
305*4882a593Smuzhiyun const char *str;
306*4882a593Smuzhiyun } intr_cause[32] = {
307*4882a593Smuzhiyun _IC(LINK_DOWN, "Link Down"),
308*4882a593Smuzhiyun _IC(HOT_RESET, "Hot reset"),
309*4882a593Smuzhiyun _IC(CFG_TIMEOUT, "ECAM access timeout"),
310*4882a593Smuzhiyun _IC(CORRECTABLE, "Correctable error message"),
311*4882a593Smuzhiyun _IC(NONFATAL, "Non fatal error message"),
312*4882a593Smuzhiyun _IC(FATAL, "Fatal error message"),
313*4882a593Smuzhiyun _IC(SLV_UNSUPP, "Slave unsupported request"),
314*4882a593Smuzhiyun _IC(SLV_UNEXP, "Slave unexpected completion"),
315*4882a593Smuzhiyun _IC(SLV_COMPL, "Slave completion timeout"),
316*4882a593Smuzhiyun _IC(SLV_ERRP, "Slave Error Poison"),
317*4882a593Smuzhiyun _IC(SLV_CMPABT, "Slave Completer Abort"),
318*4882a593Smuzhiyun _IC(SLV_ILLBUR, "Slave Illegal Burst"),
319*4882a593Smuzhiyun _IC(MST_DECERR, "Master decode error"),
320*4882a593Smuzhiyun _IC(MST_SLVERR, "Master slave error"),
321*4882a593Smuzhiyun _IC(CFG_PCIE_TIMEOUT, "PCIe ECAM access timeout"),
322*4882a593Smuzhiyun _IC(CFG_ERR_POISON, "ECAM poisoned completion received"),
323*4882a593Smuzhiyun _IC(PME_TO_ACK_RCVD, "PME_TO_ACK message received"),
324*4882a593Smuzhiyun _IC(PM_PME_RCVD, "PM_PME message received"),
325*4882a593Smuzhiyun _IC(SLV_PCIE_TIMEOUT, "PCIe completion timeout received"),
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun
xilinx_cpm_pcie_intr_handler(int irq,void * dev_id)328*4882a593Smuzhiyun static irqreturn_t xilinx_cpm_pcie_intr_handler(int irq, void *dev_id)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct xilinx_cpm_pcie_port *port = dev_id;
331*4882a593Smuzhiyun struct device *dev = port->dev;
332*4882a593Smuzhiyun struct irq_data *d;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun d = irq_domain_get_irq_data(port->cpm_domain, irq);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun switch (d->hwirq) {
337*4882a593Smuzhiyun case XILINX_CPM_PCIE_INTR_CORRECTABLE:
338*4882a593Smuzhiyun case XILINX_CPM_PCIE_INTR_NONFATAL:
339*4882a593Smuzhiyun case XILINX_CPM_PCIE_INTR_FATAL:
340*4882a593Smuzhiyun cpm_pcie_clear_err_interrupts(port);
341*4882a593Smuzhiyun fallthrough;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun default:
344*4882a593Smuzhiyun if (intr_cause[d->hwirq].str)
345*4882a593Smuzhiyun dev_warn(dev, "%s\n", intr_cause[d->hwirq].str);
346*4882a593Smuzhiyun else
347*4882a593Smuzhiyun dev_warn(dev, "Unknown IRQ %ld\n", d->hwirq);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun return IRQ_HANDLED;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
xilinx_cpm_free_irq_domains(struct xilinx_cpm_pcie_port * port)353*4882a593Smuzhiyun static void xilinx_cpm_free_irq_domains(struct xilinx_cpm_pcie_port *port)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun if (port->intx_domain) {
356*4882a593Smuzhiyun irq_domain_remove(port->intx_domain);
357*4882a593Smuzhiyun port->intx_domain = NULL;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (port->cpm_domain) {
361*4882a593Smuzhiyun irq_domain_remove(port->cpm_domain);
362*4882a593Smuzhiyun port->cpm_domain = NULL;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /**
367*4882a593Smuzhiyun * xilinx_cpm_pcie_init_irq_domain - Initialize IRQ domain
368*4882a593Smuzhiyun * @port: PCIe port information
369*4882a593Smuzhiyun *
370*4882a593Smuzhiyun * Return: '0' on success and error value on failure
371*4882a593Smuzhiyun */
xilinx_cpm_pcie_init_irq_domain(struct xilinx_cpm_pcie_port * port)372*4882a593Smuzhiyun static int xilinx_cpm_pcie_init_irq_domain(struct xilinx_cpm_pcie_port *port)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun struct device *dev = port->dev;
375*4882a593Smuzhiyun struct device_node *node = dev->of_node;
376*4882a593Smuzhiyun struct device_node *pcie_intc_node;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* Setup INTx */
379*4882a593Smuzhiyun pcie_intc_node = of_get_next_child(node, NULL);
380*4882a593Smuzhiyun if (!pcie_intc_node) {
381*4882a593Smuzhiyun dev_err(dev, "No PCIe Intc node found\n");
382*4882a593Smuzhiyun return -EINVAL;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun port->cpm_domain = irq_domain_add_linear(pcie_intc_node, 32,
386*4882a593Smuzhiyun &event_domain_ops,
387*4882a593Smuzhiyun port);
388*4882a593Smuzhiyun if (!port->cpm_domain)
389*4882a593Smuzhiyun goto out;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun irq_domain_update_bus_token(port->cpm_domain, DOMAIN_BUS_NEXUS);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun port->intx_domain = irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
394*4882a593Smuzhiyun &intx_domain_ops,
395*4882a593Smuzhiyun port);
396*4882a593Smuzhiyun if (!port->intx_domain)
397*4882a593Smuzhiyun goto out;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun irq_domain_update_bus_token(port->intx_domain, DOMAIN_BUS_WIRED);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun of_node_put(pcie_intc_node);
402*4882a593Smuzhiyun raw_spin_lock_init(&port->lock);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return 0;
405*4882a593Smuzhiyun out:
406*4882a593Smuzhiyun xilinx_cpm_free_irq_domains(port);
407*4882a593Smuzhiyun of_node_put(pcie_intc_node);
408*4882a593Smuzhiyun dev_err(dev, "Failed to allocate IRQ domains\n");
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun return -ENOMEM;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
xilinx_cpm_setup_irq(struct xilinx_cpm_pcie_port * port)413*4882a593Smuzhiyun static int xilinx_cpm_setup_irq(struct xilinx_cpm_pcie_port *port)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun struct device *dev = port->dev;
416*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
417*4882a593Smuzhiyun int i, irq;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun port->irq = platform_get_irq(pdev, 0);
420*4882a593Smuzhiyun if (port->irq < 0)
421*4882a593Smuzhiyun return port->irq;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(intr_cause); i++) {
424*4882a593Smuzhiyun int err;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (!intr_cause[i].str)
427*4882a593Smuzhiyun continue;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun irq = irq_create_mapping(port->cpm_domain, i);
430*4882a593Smuzhiyun if (!irq) {
431*4882a593Smuzhiyun dev_err(dev, "Failed to map interrupt\n");
432*4882a593Smuzhiyun return -ENXIO;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun err = devm_request_irq(dev, irq, xilinx_cpm_pcie_intr_handler,
436*4882a593Smuzhiyun 0, intr_cause[i].sym, port);
437*4882a593Smuzhiyun if (err) {
438*4882a593Smuzhiyun dev_err(dev, "Failed to request IRQ %d\n", irq);
439*4882a593Smuzhiyun return err;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun port->intx_irq = irq_create_mapping(port->cpm_domain,
444*4882a593Smuzhiyun XILINX_CPM_PCIE_INTR_INTX);
445*4882a593Smuzhiyun if (!port->intx_irq) {
446*4882a593Smuzhiyun dev_err(dev, "Failed to map INTx interrupt\n");
447*4882a593Smuzhiyun return -ENXIO;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* Plug the INTx chained handler */
451*4882a593Smuzhiyun irq_set_chained_handler_and_data(port->intx_irq,
452*4882a593Smuzhiyun xilinx_cpm_pcie_intx_flow, port);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* Plug the main event chained handler */
455*4882a593Smuzhiyun irq_set_chained_handler_and_data(port->irq,
456*4882a593Smuzhiyun xilinx_cpm_pcie_event_flow, port);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun return 0;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /**
462*4882a593Smuzhiyun * xilinx_cpm_pcie_init_port - Initialize hardware
463*4882a593Smuzhiyun * @port: PCIe port information
464*4882a593Smuzhiyun */
xilinx_cpm_pcie_init_port(struct xilinx_cpm_pcie_port * port)465*4882a593Smuzhiyun static void xilinx_cpm_pcie_init_port(struct xilinx_cpm_pcie_port *port)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun if (cpm_pcie_link_up(port))
468*4882a593Smuzhiyun dev_info(port->dev, "PCIe Link is UP\n");
469*4882a593Smuzhiyun else
470*4882a593Smuzhiyun dev_info(port->dev, "PCIe Link is DOWN\n");
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* Disable all interrupts */
473*4882a593Smuzhiyun pcie_write(port, ~XILINX_CPM_PCIE_IDR_ALL_MASK,
474*4882a593Smuzhiyun XILINX_CPM_PCIE_REG_IMR);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* Clear pending interrupts */
477*4882a593Smuzhiyun pcie_write(port, pcie_read(port, XILINX_CPM_PCIE_REG_IDR) &
478*4882a593Smuzhiyun XILINX_CPM_PCIE_IMR_ALL_MASK,
479*4882a593Smuzhiyun XILINX_CPM_PCIE_REG_IDR);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun * XILINX_CPM_PCIE_MISC_IR_ENABLE register is mapped to
483*4882a593Smuzhiyun * CPM SLCR block.
484*4882a593Smuzhiyun */
485*4882a593Smuzhiyun writel(XILINX_CPM_PCIE_MISC_IR_LOCAL,
486*4882a593Smuzhiyun port->cpm_base + XILINX_CPM_PCIE_MISC_IR_ENABLE);
487*4882a593Smuzhiyun /* Enable the Bridge enable bit */
488*4882a593Smuzhiyun pcie_write(port, pcie_read(port, XILINX_CPM_PCIE_REG_RPSC) |
489*4882a593Smuzhiyun XILINX_CPM_PCIE_REG_RPSC_BEN,
490*4882a593Smuzhiyun XILINX_CPM_PCIE_REG_RPSC);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /**
494*4882a593Smuzhiyun * xilinx_cpm_pcie_parse_dt - Parse Device tree
495*4882a593Smuzhiyun * @port: PCIe port information
496*4882a593Smuzhiyun * @bus_range: Bus resource
497*4882a593Smuzhiyun *
498*4882a593Smuzhiyun * Return: '0' on success and error value on failure
499*4882a593Smuzhiyun */
xilinx_cpm_pcie_parse_dt(struct xilinx_cpm_pcie_port * port,struct resource * bus_range)500*4882a593Smuzhiyun static int xilinx_cpm_pcie_parse_dt(struct xilinx_cpm_pcie_port *port,
501*4882a593Smuzhiyun struct resource *bus_range)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct device *dev = port->dev;
504*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
505*4882a593Smuzhiyun struct resource *res;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun port->cpm_base = devm_platform_ioremap_resource_byname(pdev,
508*4882a593Smuzhiyun "cpm_slcr");
509*4882a593Smuzhiyun if (IS_ERR(port->cpm_base))
510*4882a593Smuzhiyun return PTR_ERR(port->cpm_base);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cfg");
513*4882a593Smuzhiyun if (!res)
514*4882a593Smuzhiyun return -ENXIO;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun port->cfg = pci_ecam_create(dev, res, bus_range,
517*4882a593Smuzhiyun &pci_generic_ecam_ops);
518*4882a593Smuzhiyun if (IS_ERR(port->cfg))
519*4882a593Smuzhiyun return PTR_ERR(port->cfg);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun port->reg_base = port->cfg->win;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun return 0;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
xilinx_cpm_free_interrupts(struct xilinx_cpm_pcie_port * port)526*4882a593Smuzhiyun static void xilinx_cpm_free_interrupts(struct xilinx_cpm_pcie_port *port)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun irq_set_chained_handler_and_data(port->intx_irq, NULL, NULL);
529*4882a593Smuzhiyun irq_set_chained_handler_and_data(port->irq, NULL, NULL);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /**
533*4882a593Smuzhiyun * xilinx_cpm_pcie_probe - Probe function
534*4882a593Smuzhiyun * @pdev: Platform device pointer
535*4882a593Smuzhiyun *
536*4882a593Smuzhiyun * Return: '0' on success and error value on failure
537*4882a593Smuzhiyun */
xilinx_cpm_pcie_probe(struct platform_device * pdev)538*4882a593Smuzhiyun static int xilinx_cpm_pcie_probe(struct platform_device *pdev)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun struct xilinx_cpm_pcie_port *port;
541*4882a593Smuzhiyun struct device *dev = &pdev->dev;
542*4882a593Smuzhiyun struct pci_host_bridge *bridge;
543*4882a593Smuzhiyun struct resource_entry *bus;
544*4882a593Smuzhiyun int err;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun bridge = devm_pci_alloc_host_bridge(dev, sizeof(*port));
547*4882a593Smuzhiyun if (!bridge)
548*4882a593Smuzhiyun return -ENODEV;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun port = pci_host_bridge_priv(bridge);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun port->dev = dev;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun err = xilinx_cpm_pcie_init_irq_domain(port);
555*4882a593Smuzhiyun if (err)
556*4882a593Smuzhiyun return err;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun bus = resource_list_first_type(&bridge->windows, IORESOURCE_BUS);
559*4882a593Smuzhiyun if (!bus)
560*4882a593Smuzhiyun return -ENODEV;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun err = xilinx_cpm_pcie_parse_dt(port, bus->res);
563*4882a593Smuzhiyun if (err) {
564*4882a593Smuzhiyun dev_err(dev, "Parsing DT failed\n");
565*4882a593Smuzhiyun goto err_parse_dt;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun xilinx_cpm_pcie_init_port(port);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun err = xilinx_cpm_setup_irq(port);
571*4882a593Smuzhiyun if (err) {
572*4882a593Smuzhiyun dev_err(dev, "Failed to set up interrupts\n");
573*4882a593Smuzhiyun goto err_setup_irq;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun bridge->sysdata = port->cfg;
577*4882a593Smuzhiyun bridge->ops = (struct pci_ops *)&pci_generic_ecam_ops.pci_ops;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun err = pci_host_probe(bridge);
580*4882a593Smuzhiyun if (err < 0)
581*4882a593Smuzhiyun goto err_host_bridge;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun return 0;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun err_host_bridge:
586*4882a593Smuzhiyun xilinx_cpm_free_interrupts(port);
587*4882a593Smuzhiyun err_setup_irq:
588*4882a593Smuzhiyun pci_ecam_free(port->cfg);
589*4882a593Smuzhiyun err_parse_dt:
590*4882a593Smuzhiyun xilinx_cpm_free_irq_domains(port);
591*4882a593Smuzhiyun return err;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun static const struct of_device_id xilinx_cpm_pcie_of_match[] = {
595*4882a593Smuzhiyun { .compatible = "xlnx,versal-cpm-host-1.00", },
596*4882a593Smuzhiyun {}
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun static struct platform_driver xilinx_cpm_pcie_driver = {
600*4882a593Smuzhiyun .driver = {
601*4882a593Smuzhiyun .name = "xilinx-cpm-pcie",
602*4882a593Smuzhiyun .of_match_table = xilinx_cpm_pcie_of_match,
603*4882a593Smuzhiyun .suppress_bind_attrs = true,
604*4882a593Smuzhiyun },
605*4882a593Smuzhiyun .probe = xilinx_cpm_pcie_probe,
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun builtin_platform_driver(xilinx_cpm_pcie_driver);
609