1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Rockchip AXI PCIe host controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016 Rockchip, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Shawn Lin <shawn.lin@rock-chips.com>
8*4882a593Smuzhiyun * Wenrui Li <wenrui.li@rock-chips.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Bits taken from Synopsys DesignWare Host controller driver and
11*4882a593Smuzhiyun * ARM PCI Host generic driver.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/bitrev.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/iopoll.h>
21*4882a593Smuzhiyun #include <linux/irq.h>
22*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
23*4882a593Smuzhiyun #include <linux/irqdomain.h>
24*4882a593Smuzhiyun #include <linux/kernel.h>
25*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/of_address.h>
28*4882a593Smuzhiyun #include <linux/of_device.h>
29*4882a593Smuzhiyun #include <linux/of_pci.h>
30*4882a593Smuzhiyun #include <linux/of_platform.h>
31*4882a593Smuzhiyun #include <linux/of_irq.h>
32*4882a593Smuzhiyun #include <linux/pci.h>
33*4882a593Smuzhiyun #include <linux/pci_ids.h>
34*4882a593Smuzhiyun #include <linux/phy/phy.h>
35*4882a593Smuzhiyun #include <linux/platform_device.h>
36*4882a593Smuzhiyun #include <linux/reset.h>
37*4882a593Smuzhiyun #include <linux/regmap.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #include "../pci.h"
40*4882a593Smuzhiyun #include "pcie-rockchip.h"
41*4882a593Smuzhiyun #include "rockchip-pcie-dma.h"
42*4882a593Smuzhiyun
rk_pcie_start_dma_rk3399(struct dma_trx_obj * obj,struct dma_table * cur)43*4882a593Smuzhiyun static void rk_pcie_start_dma_rk3399(struct dma_trx_obj *obj, struct dma_table *cur)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun struct rockchip_pcie *rockchip = dev_get_drvdata(obj->dev);
46*4882a593Smuzhiyun struct dma_table *tbl = cur;
47*4882a593Smuzhiyun int chn = tbl->chn;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun rockchip_pcie_write(rockchip, (u32)(tbl->phys_descs & 0xffffffff),
50*4882a593Smuzhiyun PCIE_APB_CORE_UDMA_BASE + 0x14 * chn + 0x04);
51*4882a593Smuzhiyun rockchip_pcie_write(rockchip, (u32)(tbl->phys_descs >> 32),
52*4882a593Smuzhiyun PCIE_APB_CORE_UDMA_BASE + 0x14 * chn + 0x08);
53*4882a593Smuzhiyun rockchip_pcie_write(rockchip, BIT(0) | (tbl->dir << 1),
54*4882a593Smuzhiyun PCIE_APB_CORE_UDMA_BASE + 0x14 * chn + 0x00);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
rk_pcie_config_dma_rk3399(struct dma_table * table)57*4882a593Smuzhiyun static void rk_pcie_config_dma_rk3399(struct dma_table *table)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun u32 *desc = table->descs;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun *(desc + 0) = (u32)(table->local & 0xffffffff);
62*4882a593Smuzhiyun *(desc + 1) = (u32)(table->local >> 32);
63*4882a593Smuzhiyun *(desc + 2) = (u32)(table->bus & 0xffffffff);
64*4882a593Smuzhiyun *(desc + 3) = (u32)(table->bus >> 32);
65*4882a593Smuzhiyun *(desc + 4) = 0;
66*4882a593Smuzhiyun *(desc + 5) = 0;
67*4882a593Smuzhiyun *(desc + 6) = table->buf_size;
68*4882a593Smuzhiyun *(desc + 7) = 0;
69*4882a593Smuzhiyun *(desc + 8) = 0;
70*4882a593Smuzhiyun *(desc + 6) |= 1 << 24;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
rockchip_pcie_enable_bw_int(struct rockchip_pcie * rockchip)73*4882a593Smuzhiyun static void rockchip_pcie_enable_bw_int(struct rockchip_pcie *rockchip)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun u32 status;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
78*4882a593Smuzhiyun status |= (PCI_EXP_LNKCTL_LBMIE | PCI_EXP_LNKCTL_LABIE);
79*4882a593Smuzhiyun rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
rockchip_pcie_clr_bw_int(struct rockchip_pcie * rockchip)82*4882a593Smuzhiyun static void rockchip_pcie_clr_bw_int(struct rockchip_pcie *rockchip)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun u32 status;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
87*4882a593Smuzhiyun status |= (PCI_EXP_LNKSTA_LBMS | PCI_EXP_LNKSTA_LABS) << 16;
88*4882a593Smuzhiyun rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
rockchip_pcie_update_txcredit_mui(struct rockchip_pcie * rockchip)91*4882a593Smuzhiyun static void rockchip_pcie_update_txcredit_mui(struct rockchip_pcie *rockchip)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun u32 val;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Update Tx credit maximum update interval */
96*4882a593Smuzhiyun val = rockchip_pcie_read(rockchip, PCIE_CORE_TXCREDIT_CFG1);
97*4882a593Smuzhiyun val &= ~PCIE_CORE_TXCREDIT_CFG1_MUI_MASK;
98*4882a593Smuzhiyun val |= PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(24000); /* ns */
99*4882a593Smuzhiyun rockchip_pcie_write(rockchip, val, PCIE_CORE_TXCREDIT_CFG1);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
rockchip_pcie_valid_device(struct rockchip_pcie * rockchip,struct pci_bus * bus,int dev)102*4882a593Smuzhiyun static int rockchip_pcie_valid_device(struct rockchip_pcie *rockchip,
103*4882a593Smuzhiyun struct pci_bus *bus, int dev)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * Access only one slot on each root port.
107*4882a593Smuzhiyun * Do not read more than one device on the bus directly attached
108*4882a593Smuzhiyun * to RC's downstream side.
109*4882a593Smuzhiyun */
110*4882a593Smuzhiyun if (pci_is_root_bus(bus) || pci_is_root_bus(bus->parent))
111*4882a593Smuzhiyun return dev == 0;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return 1;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
rockchip_pcie_lane_map(struct rockchip_pcie * rockchip)116*4882a593Smuzhiyun static u8 rockchip_pcie_lane_map(struct rockchip_pcie *rockchip)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun u32 val;
119*4882a593Smuzhiyun u8 map;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (rockchip->legacy_phy)
122*4882a593Smuzhiyun return GENMASK(MAX_LANE_NUM - 1, 0);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun val = rockchip_pcie_read(rockchip, PCIE_CORE_LANE_MAP);
125*4882a593Smuzhiyun map = val & PCIE_CORE_LANE_MAP_MASK;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* The link may be using a reverse-indexed mapping. */
128*4882a593Smuzhiyun if (val & PCIE_CORE_LANE_MAP_REVERSE)
129*4882a593Smuzhiyun map = bitrev8(map) >> 4;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun return map;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
rockchip_pcie_rd_own_conf(struct rockchip_pcie * rockchip,int where,int size,u32 * val)134*4882a593Smuzhiyun static int rockchip_pcie_rd_own_conf(struct rockchip_pcie *rockchip,
135*4882a593Smuzhiyun int where, int size, u32 *val)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun void __iomem *addr;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun addr = rockchip->apb_base + PCIE_RC_CONFIG_NORMAL_BASE + where;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (!IS_ALIGNED((uintptr_t)addr, size)) {
142*4882a593Smuzhiyun *val = 0;
143*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (size == 4) {
147*4882a593Smuzhiyun *val = readl(addr);
148*4882a593Smuzhiyun } else if (size == 2) {
149*4882a593Smuzhiyun *val = readw(addr);
150*4882a593Smuzhiyun } else if (size == 1) {
151*4882a593Smuzhiyun *val = readb(addr);
152*4882a593Smuzhiyun } else {
153*4882a593Smuzhiyun *val = 0;
154*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
rockchip_pcie_wr_own_conf(struct rockchip_pcie * rockchip,int where,int size,u32 val)159*4882a593Smuzhiyun static int rockchip_pcie_wr_own_conf(struct rockchip_pcie *rockchip,
160*4882a593Smuzhiyun int where, int size, u32 val)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun u32 mask, tmp, offset;
163*4882a593Smuzhiyun void __iomem *addr;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun offset = where & ~0x3;
166*4882a593Smuzhiyun addr = rockchip->apb_base + PCIE_RC_CONFIG_NORMAL_BASE + offset;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (size == 4) {
169*4882a593Smuzhiyun writel(val, addr);
170*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * N.B. This read/modify/write isn't safe in general because it can
177*4882a593Smuzhiyun * corrupt RW1C bits in adjacent registers. But the hardware
178*4882a593Smuzhiyun * doesn't support smaller writes.
179*4882a593Smuzhiyun */
180*4882a593Smuzhiyun tmp = readl(addr) & mask;
181*4882a593Smuzhiyun tmp |= val << ((where & 0x3) * 8);
182*4882a593Smuzhiyun writel(tmp, addr);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
rockchip_pcie_rd_other_conf(struct rockchip_pcie * rockchip,struct pci_bus * bus,u32 devfn,int where,int size,u32 * val)187*4882a593Smuzhiyun static int rockchip_pcie_rd_other_conf(struct rockchip_pcie *rockchip,
188*4882a593Smuzhiyun struct pci_bus *bus, u32 devfn,
189*4882a593Smuzhiyun int where, int size, u32 *val)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun u32 busdev;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (rockchip->in_remove)
194*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun busdev = PCIE_ECAM_ADDR(bus->number, PCI_SLOT(devfn),
197*4882a593Smuzhiyun PCI_FUNC(devfn), where);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (!IS_ALIGNED(busdev, size)) {
200*4882a593Smuzhiyun *val = 0;
201*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (pci_is_root_bus(bus->parent))
205*4882a593Smuzhiyun rockchip_pcie_cfg_configuration_accesses(rockchip,
206*4882a593Smuzhiyun AXI_WRAPPER_TYPE0_CFG);
207*4882a593Smuzhiyun else
208*4882a593Smuzhiyun rockchip_pcie_cfg_configuration_accesses(rockchip,
209*4882a593Smuzhiyun AXI_WRAPPER_TYPE1_CFG);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (size == 4) {
212*4882a593Smuzhiyun *val = readl(rockchip->reg_base + busdev);
213*4882a593Smuzhiyun } else if (size == 2) {
214*4882a593Smuzhiyun *val = readw(rockchip->reg_base + busdev);
215*4882a593Smuzhiyun } else if (size == 1) {
216*4882a593Smuzhiyun *val = readb(rockchip->reg_base + busdev);
217*4882a593Smuzhiyun } else {
218*4882a593Smuzhiyun *val = 0;
219*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
rockchip_pcie_wr_other_conf(struct rockchip_pcie * rockchip,struct pci_bus * bus,u32 devfn,int where,int size,u32 val)224*4882a593Smuzhiyun static int rockchip_pcie_wr_other_conf(struct rockchip_pcie *rockchip,
225*4882a593Smuzhiyun struct pci_bus *bus, u32 devfn,
226*4882a593Smuzhiyun int where, int size, u32 val)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun u32 busdev;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (rockchip->in_remove)
231*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun busdev = PCIE_ECAM_ADDR(bus->number, PCI_SLOT(devfn),
234*4882a593Smuzhiyun PCI_FUNC(devfn), where);
235*4882a593Smuzhiyun if (!IS_ALIGNED(busdev, size))
236*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (pci_is_root_bus(bus->parent))
239*4882a593Smuzhiyun rockchip_pcie_cfg_configuration_accesses(rockchip,
240*4882a593Smuzhiyun AXI_WRAPPER_TYPE0_CFG);
241*4882a593Smuzhiyun else
242*4882a593Smuzhiyun rockchip_pcie_cfg_configuration_accesses(rockchip,
243*4882a593Smuzhiyun AXI_WRAPPER_TYPE1_CFG);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (size == 4)
246*4882a593Smuzhiyun writel(val, rockchip->reg_base + busdev);
247*4882a593Smuzhiyun else if (size == 2)
248*4882a593Smuzhiyun writew(val, rockchip->reg_base + busdev);
249*4882a593Smuzhiyun else if (size == 1)
250*4882a593Smuzhiyun writeb(val, rockchip->reg_base + busdev);
251*4882a593Smuzhiyun else
252*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
rockchip_pcie_rd_conf(struct pci_bus * bus,u32 devfn,int where,int size,u32 * val)257*4882a593Smuzhiyun static int rockchip_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
258*4882a593Smuzhiyun int size, u32 *val)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun struct rockchip_pcie *rockchip = bus->sysdata;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn))) {
263*4882a593Smuzhiyun *val = 0xffffffff;
264*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (pci_is_root_bus(bus))
268*4882a593Smuzhiyun return rockchip_pcie_rd_own_conf(rockchip, where, size, val);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return rockchip_pcie_rd_other_conf(rockchip, bus, devfn, where, size,
271*4882a593Smuzhiyun val);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
rockchip_pcie_wr_conf(struct pci_bus * bus,u32 devfn,int where,int size,u32 val)274*4882a593Smuzhiyun static int rockchip_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
275*4882a593Smuzhiyun int where, int size, u32 val)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun struct rockchip_pcie *rockchip = bus->sysdata;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn)))
280*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (pci_is_root_bus(bus))
283*4882a593Smuzhiyun return rockchip_pcie_wr_own_conf(rockchip, where, size, val);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun return rockchip_pcie_wr_other_conf(rockchip, bus, devfn, where, size,
286*4882a593Smuzhiyun val);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static struct pci_ops rockchip_pcie_ops = {
290*4882a593Smuzhiyun .read = rockchip_pcie_rd_conf,
291*4882a593Smuzhiyun .write = rockchip_pcie_wr_conf,
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
rockchip_pcie_set_power_limit(struct rockchip_pcie * rockchip)294*4882a593Smuzhiyun static void rockchip_pcie_set_power_limit(struct rockchip_pcie *rockchip)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun int curr;
297*4882a593Smuzhiyun u32 status, scale, power;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (IS_ERR(rockchip->vpcie3v3))
300*4882a593Smuzhiyun return;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun * Set RC's captured slot power limit and scale if
304*4882a593Smuzhiyun * vpcie3v3 available. The default values are both zero
305*4882a593Smuzhiyun * which means the software should set these two according
306*4882a593Smuzhiyun * to the actual power supply.
307*4882a593Smuzhiyun */
308*4882a593Smuzhiyun curr = regulator_get_current_limit(rockchip->vpcie3v3);
309*4882a593Smuzhiyun if (curr <= 0)
310*4882a593Smuzhiyun return;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun scale = 3; /* 0.001x */
313*4882a593Smuzhiyun curr = curr / 1000; /* convert to mA */
314*4882a593Smuzhiyun power = (curr * 3300) / 1000; /* milliwatt */
315*4882a593Smuzhiyun while (power > PCIE_RC_CONFIG_DCR_CSPL_LIMIT) {
316*4882a593Smuzhiyun if (!scale) {
317*4882a593Smuzhiyun dev_warn(rockchip->dev, "invalid power supply\n");
318*4882a593Smuzhiyun return;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun scale--;
321*4882a593Smuzhiyun power = power / 10;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_DCR);
325*4882a593Smuzhiyun status |= (power << PCIE_RC_CONFIG_DCR_CSPL_SHIFT) |
326*4882a593Smuzhiyun (scale << PCIE_RC_CONFIG_DCR_CPLS_SHIFT);
327*4882a593Smuzhiyun rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_DCR);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /**
331*4882a593Smuzhiyun * rockchip_pcie_host_init_port - Initialize hardware
332*4882a593Smuzhiyun * @rockchip: PCIe port information
333*4882a593Smuzhiyun */
rockchip_pcie_host_init_port(struct rockchip_pcie * rockchip)334*4882a593Smuzhiyun static int rockchip_pcie_host_init_port(struct rockchip_pcie *rockchip)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun struct device *dev = rockchip->dev;
337*4882a593Smuzhiyun int err, i = MAX_LANE_NUM;
338*4882a593Smuzhiyun u32 status;
339*4882a593Smuzhiyun int timeouts = 500;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun gpiod_set_value_cansleep(rockchip->ep_gpio, 0);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun err = rockchip_pcie_init_port(rockchip);
344*4882a593Smuzhiyun if (err)
345*4882a593Smuzhiyun return err;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Fix the transmitted FTS count desired to exit from L0s. */
348*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL_PLC1);
349*4882a593Smuzhiyun status = (status & ~PCIE_CORE_CTRL_PLC1_FTS_MASK) |
350*4882a593Smuzhiyun (PCIE_CORE_CTRL_PLC1_FTS_CNT << PCIE_CORE_CTRL_PLC1_FTS_SHIFT);
351*4882a593Smuzhiyun rockchip_pcie_write(rockchip, status, PCIE_CORE_CTRL_PLC1);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun rockchip_pcie_set_power_limit(rockchip);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* Set RC's clock architecture as common clock */
356*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
357*4882a593Smuzhiyun status |= PCI_EXP_LNKSTA_SLC << 16;
358*4882a593Smuzhiyun rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* Set RC's RCB to 128 */
361*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
362*4882a593Smuzhiyun status |= PCI_EXP_LNKCTL_RCB;
363*4882a593Smuzhiyun rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* Enable Gen1 training */
366*4882a593Smuzhiyun rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_ENABLE,
367*4882a593Smuzhiyun PCIE_CLIENT_CONFIG);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun gpiod_set_value_cansleep(rockchip->ep_gpio, 1);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (rockchip->wait_ep)
372*4882a593Smuzhiyun timeouts = 10000;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* 500ms timeout value should be enough for Gen1/2 training */
375*4882a593Smuzhiyun err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_BASIC_STATUS1,
376*4882a593Smuzhiyun status, PCIE_LINK_UP(status), 20,
377*4882a593Smuzhiyun timeouts * USEC_PER_MSEC);
378*4882a593Smuzhiyun if (err) {
379*4882a593Smuzhiyun dev_err(dev, "PCIe link training gen1 timeout!\n");
380*4882a593Smuzhiyun goto err_power_off_phy;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_DEBUG_OUT_0,
384*4882a593Smuzhiyun status, PCIE_LINK_IS_L0(status), 20,
385*4882a593Smuzhiyun timeouts * USEC_PER_MSEC);
386*4882a593Smuzhiyun if (err) {
387*4882a593Smuzhiyun dev_err(dev, "LTSSM is not L0!\n");
388*4882a593Smuzhiyun return -ETIMEDOUT;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (rockchip->link_gen == 2) {
392*4882a593Smuzhiyun /*
393*4882a593Smuzhiyun * Enable retrain for gen2. This should be configured only after
394*4882a593Smuzhiyun * gen1 finished.
395*4882a593Smuzhiyun */
396*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
397*4882a593Smuzhiyun status |= PCI_EXP_LNKCTL_RL;
398*4882a593Smuzhiyun rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun err = readl_poll_timeout(rockchip->apb_base + PCIE_CORE_CTRL,
401*4882a593Smuzhiyun status, PCIE_LINK_IS_GEN2(status), 20,
402*4882a593Smuzhiyun 500 * USEC_PER_MSEC);
403*4882a593Smuzhiyun if (err)
404*4882a593Smuzhiyun dev_dbg(dev, "PCIe link training gen2 timeout, fall back to gen1!\n");
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* Check the final link width from negotiated lane counter from MGMT */
408*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL);
409*4882a593Smuzhiyun status = 0x1 << ((status & PCIE_CORE_PL_CONF_LANE_MASK) >>
410*4882a593Smuzhiyun PCIE_CORE_PL_CONF_LANE_SHIFT);
411*4882a593Smuzhiyun dev_dbg(dev, "current link width is x%d\n", status);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* Power off unused lane(s) */
414*4882a593Smuzhiyun rockchip->lanes_map = rockchip_pcie_lane_map(rockchip);
415*4882a593Smuzhiyun for (i = 0; i < MAX_LANE_NUM; i++) {
416*4882a593Smuzhiyun if (!(rockchip->lanes_map & BIT(i))) {
417*4882a593Smuzhiyun dev_dbg(dev, "idling lane %d\n", i);
418*4882a593Smuzhiyun phy_power_off(rockchip->phys[i]);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* disable ltssm */
423*4882a593Smuzhiyun if (rockchip->dma_trx_enabled)
424*4882a593Smuzhiyun rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_DISABLE,
425*4882a593Smuzhiyun PCIE_CLIENT_CONFIG);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun rockchip_pcie_write(rockchip, ROCKCHIP_VENDOR_ID,
428*4882a593Smuzhiyun PCIE_CORE_CONFIG_VENDOR);
429*4882a593Smuzhiyun rockchip_pcie_write(rockchip,
430*4882a593Smuzhiyun PCI_CLASS_BRIDGE_PCI << PCIE_RC_CONFIG_SCC_SHIFT,
431*4882a593Smuzhiyun PCIE_RC_CONFIG_RID_CCR);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* Clear THP cap's next cap pointer to remove L1 substate cap */
434*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_THP_CAP);
435*4882a593Smuzhiyun status &= ~PCIE_RC_CONFIG_THP_CAP_NEXT_MASK;
436*4882a593Smuzhiyun rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_THP_CAP);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Clear L0s from RC's link cap */
439*4882a593Smuzhiyun if (of_property_read_bool(dev->of_node, "aspm-no-l0s")) {
440*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LINK_CAP);
441*4882a593Smuzhiyun status &= ~PCIE_RC_CONFIG_LINK_CAP_L0S;
442*4882a593Smuzhiyun rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LINK_CAP);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_DCSR);
446*4882a593Smuzhiyun status &= ~PCIE_RC_CONFIG_DCSR_MPS_MASK;
447*4882a593Smuzhiyun status |= PCIE_RC_CONFIG_DCSR_MPS_256;
448*4882a593Smuzhiyun rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_DCSR);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return 0;
451*4882a593Smuzhiyun err_power_off_phy:
452*4882a593Smuzhiyun while (i--)
453*4882a593Smuzhiyun phy_power_off(rockchip->phys[i]);
454*4882a593Smuzhiyun i = MAX_LANE_NUM;
455*4882a593Smuzhiyun while (i--)
456*4882a593Smuzhiyun phy_exit(rockchip->phys[i]);
457*4882a593Smuzhiyun return err;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun static inline void
rockchip_pcie_handle_dma_interrupt(struct rockchip_pcie * rockchip)461*4882a593Smuzhiyun rockchip_pcie_handle_dma_interrupt(struct rockchip_pcie *rockchip)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun u32 dma_status;
464*4882a593Smuzhiyun struct dma_trx_obj *obj = rockchip->dma_obj;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun dma_status = rockchip_pcie_read(rockchip,
467*4882a593Smuzhiyun PCIE_APB_CORE_UDMA_BASE + PCIE_UDMA_INT_REG);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* Core: clear dma interrupt */
470*4882a593Smuzhiyun rockchip_pcie_write(rockchip, dma_status,
471*4882a593Smuzhiyun PCIE_APB_CORE_UDMA_BASE + PCIE_UDMA_INT_REG);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun WARN_ONCE(!(dma_status & 0x3), "dma_status 0x%x\n", dma_status);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (dma_status & (1 << 0)) {
476*4882a593Smuzhiyun obj->irq_num++;
477*4882a593Smuzhiyun obj->dma_free = true;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (list_empty(&obj->tbl_list)) {
481*4882a593Smuzhiyun if (obj->dma_free &&
482*4882a593Smuzhiyun obj->loop_count >= obj->loop_count_threshold)
483*4882a593Smuzhiyun complete(&obj->done);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
rockchip_pcie_subsys_irq_handler(int irq,void * arg)487*4882a593Smuzhiyun static irqreturn_t rockchip_pcie_subsys_irq_handler(int irq, void *arg)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun struct rockchip_pcie *rockchip = arg;
490*4882a593Smuzhiyun struct device *dev = rockchip->dev;
491*4882a593Smuzhiyun u32 reg;
492*4882a593Smuzhiyun u32 sub_reg;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
495*4882a593Smuzhiyun sub_reg = rockchip_pcie_read(rockchip, PCIE_CORE_INT_STATUS);
496*4882a593Smuzhiyun dev_dbg(dev, "reg = 0x%x, sub_reg = 0x%x\n", reg, sub_reg);
497*4882a593Smuzhiyun if (reg & PCIE_CLIENT_INT_LOCAL) {
498*4882a593Smuzhiyun dev_dbg(dev, "local interrupt received\n");
499*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_PRFPE)
500*4882a593Smuzhiyun dev_dbg(dev, "parity error detected while reading from the PNP receive FIFO RAM\n");
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_CRFPE)
503*4882a593Smuzhiyun dev_dbg(dev, "parity error detected while reading from the Completion Receive FIFO RAM\n");
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_RRPE)
506*4882a593Smuzhiyun dev_dbg(dev, "parity error detected while reading from replay buffer RAM\n");
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_PRFO)
509*4882a593Smuzhiyun dev_dbg(dev, "overflow occurred in the PNP receive FIFO\n");
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_CRFO)
512*4882a593Smuzhiyun dev_dbg(dev, "overflow occurred in the completion receive FIFO\n");
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_RT)
515*4882a593Smuzhiyun dev_dbg(dev, "replay timer timed out\n");
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_RTR)
518*4882a593Smuzhiyun dev_dbg(dev, "replay timer rolled over after 4 transmissions of the same TLP\n");
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_PE)
521*4882a593Smuzhiyun dev_dbg(dev, "phy error detected on receive side\n");
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_MTR)
524*4882a593Smuzhiyun dev_dbg(dev, "malformed TLP received from the link\n");
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_UCR)
527*4882a593Smuzhiyun dev_dbg(dev, "malformed TLP received from the link\n");
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_FCE)
530*4882a593Smuzhiyun dev_dbg(dev, "an error was observed in the flow control advertisements from the other side\n");
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_CT)
533*4882a593Smuzhiyun dev_dbg(dev, "a request timed out waiting for completion\n");
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_UTC)
536*4882a593Smuzhiyun dev_dbg(dev, "unmapped TC error\n");
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (sub_reg & PCIE_CORE_INT_MMVC)
539*4882a593Smuzhiyun dev_dbg(dev, "MSI mask register changes\n");
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun rockchip_pcie_write(rockchip, sub_reg, PCIE_CORE_INT_STATUS);
542*4882a593Smuzhiyun } else if (reg & PCIE_CLIENT_INT_PHY) {
543*4882a593Smuzhiyun dev_dbg(dev, "phy link changes\n");
544*4882a593Smuzhiyun rockchip_pcie_update_txcredit_mui(rockchip);
545*4882a593Smuzhiyun rockchip_pcie_clr_bw_int(rockchip);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (reg & PCIE_CLIENT_INT_UDMA) {
549*4882a593Smuzhiyun rockchip_pcie_write(rockchip, sub_reg, PCIE_CLIENT_INT_STATUS);
550*4882a593Smuzhiyun rockchip_pcie_write(rockchip, reg, PCIE_CLIENT_INT_STATUS);
551*4882a593Smuzhiyun rockchip_pcie_handle_dma_interrupt(rockchip);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun rockchip_pcie_write(rockchip, reg & PCIE_CLIENT_INT_LOCAL,
555*4882a593Smuzhiyun PCIE_CLIENT_INT_STATUS);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun return IRQ_HANDLED;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
rockchip_pcie_client_irq_handler(int irq,void * arg)560*4882a593Smuzhiyun static irqreturn_t rockchip_pcie_client_irq_handler(int irq, void *arg)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun struct rockchip_pcie *rockchip = arg;
563*4882a593Smuzhiyun struct device *dev = rockchip->dev;
564*4882a593Smuzhiyun u32 reg;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
567*4882a593Smuzhiyun if (reg & PCIE_CLIENT_INT_LEGACY_DONE)
568*4882a593Smuzhiyun dev_dbg(dev, "legacy done interrupt received\n");
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if (reg & PCIE_CLIENT_INT_MSG)
571*4882a593Smuzhiyun dev_dbg(dev, "message done interrupt received\n");
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun if (reg & PCIE_CLIENT_INT_HOT_RST)
574*4882a593Smuzhiyun dev_dbg(dev, "hot reset interrupt received\n");
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (reg & PCIE_CLIENT_INT_DPA)
577*4882a593Smuzhiyun dev_dbg(dev, "dpa interrupt received\n");
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun if (reg & PCIE_CLIENT_INT_FATAL_ERR)
580*4882a593Smuzhiyun dev_dbg(dev, "fatal error interrupt received\n");
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun if (reg & PCIE_CLIENT_INT_NFATAL_ERR)
583*4882a593Smuzhiyun dev_dbg(dev, "no fatal error interrupt received\n");
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun if (reg & PCIE_CLIENT_INT_CORR_ERR)
586*4882a593Smuzhiyun dev_dbg(dev, "correctable error interrupt received\n");
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (reg & PCIE_CLIENT_INT_PHY)
589*4882a593Smuzhiyun dev_dbg(dev, "phy interrupt received\n");
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun rockchip_pcie_write(rockchip, reg & (PCIE_CLIENT_INT_LEGACY_DONE |
592*4882a593Smuzhiyun PCIE_CLIENT_INT_MSG | PCIE_CLIENT_INT_HOT_RST |
593*4882a593Smuzhiyun PCIE_CLIENT_INT_DPA | PCIE_CLIENT_INT_FATAL_ERR |
594*4882a593Smuzhiyun PCIE_CLIENT_INT_NFATAL_ERR |
595*4882a593Smuzhiyun PCIE_CLIENT_INT_CORR_ERR |
596*4882a593Smuzhiyun PCIE_CLIENT_INT_PHY),
597*4882a593Smuzhiyun PCIE_CLIENT_INT_STATUS);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun return IRQ_HANDLED;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
rockchip_pcie_legacy_int_handler(struct irq_desc * desc)602*4882a593Smuzhiyun static void rockchip_pcie_legacy_int_handler(struct irq_desc *desc)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
605*4882a593Smuzhiyun struct rockchip_pcie *rockchip = irq_desc_get_handler_data(desc);
606*4882a593Smuzhiyun struct device *dev = rockchip->dev;
607*4882a593Smuzhiyun u32 reg;
608*4882a593Smuzhiyun u32 hwirq;
609*4882a593Smuzhiyun u32 virq;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun chained_irq_enter(chip, desc);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
614*4882a593Smuzhiyun reg = (reg & PCIE_CLIENT_INTR_MASK) >> PCIE_CLIENT_INTR_SHIFT;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun while (reg) {
617*4882a593Smuzhiyun hwirq = ffs(reg) - 1;
618*4882a593Smuzhiyun reg &= ~BIT(hwirq);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun virq = irq_find_mapping(rockchip->irq_domain, hwirq);
621*4882a593Smuzhiyun if (virq)
622*4882a593Smuzhiyun generic_handle_irq(virq);
623*4882a593Smuzhiyun else
624*4882a593Smuzhiyun dev_err(dev, "unexpected IRQ, INT%d\n", hwirq);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun chained_irq_exit(chip, desc);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
rockchip_pcie_setup_irq(struct rockchip_pcie * rockchip)630*4882a593Smuzhiyun static int rockchip_pcie_setup_irq(struct rockchip_pcie *rockchip)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun int irq, err;
633*4882a593Smuzhiyun struct device *dev = rockchip->dev;
634*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, "sys");
637*4882a593Smuzhiyun if (irq < 0)
638*4882a593Smuzhiyun return irq;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun err = devm_request_irq(dev, irq, rockchip_pcie_subsys_irq_handler,
641*4882a593Smuzhiyun IRQF_SHARED, "pcie-sys", rockchip);
642*4882a593Smuzhiyun if (err) {
643*4882a593Smuzhiyun dev_err(dev, "failed to request PCIe subsystem IRQ\n");
644*4882a593Smuzhiyun return err;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, "legacy");
648*4882a593Smuzhiyun if (irq < 0)
649*4882a593Smuzhiyun return irq;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun irq_set_chained_handler_and_data(irq,
652*4882a593Smuzhiyun rockchip_pcie_legacy_int_handler,
653*4882a593Smuzhiyun rockchip);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, "client");
656*4882a593Smuzhiyun if (irq < 0)
657*4882a593Smuzhiyun return irq;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun err = devm_request_irq(dev, irq, rockchip_pcie_client_irq_handler,
660*4882a593Smuzhiyun IRQF_SHARED, "pcie-client", rockchip);
661*4882a593Smuzhiyun if (err) {
662*4882a593Smuzhiyun dev_err(dev, "failed to request PCIe client IRQ\n");
663*4882a593Smuzhiyun return err;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun return 0;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /**
670*4882a593Smuzhiyun * rockchip_pcie_parse_host_dt - Parse Device Tree
671*4882a593Smuzhiyun * @rockchip: PCIe port information
672*4882a593Smuzhiyun *
673*4882a593Smuzhiyun * Return: '0' on success and error value on failure
674*4882a593Smuzhiyun */
rockchip_pcie_parse_host_dt(struct rockchip_pcie * rockchip)675*4882a593Smuzhiyun static int rockchip_pcie_parse_host_dt(struct rockchip_pcie *rockchip)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct device *dev = rockchip->dev;
678*4882a593Smuzhiyun int err;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun err = rockchip_pcie_parse_dt(rockchip);
681*4882a593Smuzhiyun if (err)
682*4882a593Smuzhiyun return err;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun rockchip->vpcie12v = devm_regulator_get_optional(dev, "vpcie12v");
685*4882a593Smuzhiyun if (IS_ERR(rockchip->vpcie12v)) {
686*4882a593Smuzhiyun if (PTR_ERR(rockchip->vpcie12v) != -ENODEV)
687*4882a593Smuzhiyun return PTR_ERR(rockchip->vpcie12v);
688*4882a593Smuzhiyun dev_info(dev, "no vpcie12v regulator found\n");
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun rockchip->vpcie3v3 = devm_regulator_get_optional(dev, "vpcie3v3");
692*4882a593Smuzhiyun if (IS_ERR(rockchip->vpcie3v3)) {
693*4882a593Smuzhiyun if (PTR_ERR(rockchip->vpcie3v3) != -ENODEV)
694*4882a593Smuzhiyun return PTR_ERR(rockchip->vpcie3v3);
695*4882a593Smuzhiyun dev_info(dev, "no vpcie3v3 regulator found\n");
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun rockchip->vpcie1v8 = devm_regulator_get(dev, "vpcie1v8");
699*4882a593Smuzhiyun if (IS_ERR(rockchip->vpcie1v8))
700*4882a593Smuzhiyun return PTR_ERR(rockchip->vpcie1v8);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun rockchip->vpcie0v9 = devm_regulator_get(dev, "vpcie0v9");
703*4882a593Smuzhiyun if (IS_ERR(rockchip->vpcie0v9))
704*4882a593Smuzhiyun return PTR_ERR(rockchip->vpcie0v9);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun return 0;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
rockchip_pcie_set_vpcie(struct rockchip_pcie * rockchip)709*4882a593Smuzhiyun static int rockchip_pcie_set_vpcie(struct rockchip_pcie *rockchip)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun struct device *dev = rockchip->dev;
712*4882a593Smuzhiyun int err;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (!IS_ERR(rockchip->vpcie12v)) {
715*4882a593Smuzhiyun err = regulator_enable(rockchip->vpcie12v);
716*4882a593Smuzhiyun if (err) {
717*4882a593Smuzhiyun dev_err(dev, "fail to enable vpcie12v regulator\n");
718*4882a593Smuzhiyun goto err_out;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (!IS_ERR(rockchip->vpcie3v3)) {
723*4882a593Smuzhiyun err = regulator_enable(rockchip->vpcie3v3);
724*4882a593Smuzhiyun if (err) {
725*4882a593Smuzhiyun dev_err(dev, "fail to enable vpcie3v3 regulator\n");
726*4882a593Smuzhiyun goto err_disable_12v;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun err = regulator_enable(rockchip->vpcie1v8);
731*4882a593Smuzhiyun if (err) {
732*4882a593Smuzhiyun dev_err(dev, "fail to enable vpcie1v8 regulator\n");
733*4882a593Smuzhiyun goto err_disable_3v3;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun err = regulator_enable(rockchip->vpcie0v9);
737*4882a593Smuzhiyun if (err) {
738*4882a593Smuzhiyun dev_err(dev, "fail to enable vpcie0v9 regulator\n");
739*4882a593Smuzhiyun goto err_disable_1v8;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun return 0;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun err_disable_1v8:
745*4882a593Smuzhiyun regulator_disable(rockchip->vpcie1v8);
746*4882a593Smuzhiyun err_disable_3v3:
747*4882a593Smuzhiyun if (!IS_ERR(rockchip->vpcie3v3))
748*4882a593Smuzhiyun regulator_disable(rockchip->vpcie3v3);
749*4882a593Smuzhiyun err_disable_12v:
750*4882a593Smuzhiyun if (!IS_ERR(rockchip->vpcie12v))
751*4882a593Smuzhiyun regulator_disable(rockchip->vpcie12v);
752*4882a593Smuzhiyun err_out:
753*4882a593Smuzhiyun return err;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
rockchip_pcie_enable_interrupts(struct rockchip_pcie * rockchip)756*4882a593Smuzhiyun static void rockchip_pcie_enable_interrupts(struct rockchip_pcie *rockchip)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) &
759*4882a593Smuzhiyun (~PCIE_CLIENT_INT_CLI), PCIE_CLIENT_INT_MASK);
760*4882a593Smuzhiyun rockchip_pcie_write(rockchip, (u32)(~PCIE_CORE_INT),
761*4882a593Smuzhiyun PCIE_CORE_INT_MASK);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun rockchip_pcie_enable_bw_int(rockchip);
764*4882a593Smuzhiyun rockchip_pcie_write(rockchip, PCIE_UDMA_INT_ENABLE_MASK,
765*4882a593Smuzhiyun PCIE_APB_CORE_UDMA_BASE + PCIE_UDMA_INT_ENABLE_REG);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
rockchip_pcie_intx_map(struct irq_domain * domain,unsigned int irq,irq_hw_number_t hwirq)768*4882a593Smuzhiyun static int rockchip_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
769*4882a593Smuzhiyun irq_hw_number_t hwirq)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
772*4882a593Smuzhiyun irq_set_chip_data(irq, domain->host_data);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun return 0;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun static const struct irq_domain_ops intx_domain_ops = {
778*4882a593Smuzhiyun .map = rockchip_pcie_intx_map,
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun
rockchip_pcie_init_irq_domain(struct rockchip_pcie * rockchip)781*4882a593Smuzhiyun static int rockchip_pcie_init_irq_domain(struct rockchip_pcie *rockchip)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun struct device *dev = rockchip->dev;
784*4882a593Smuzhiyun struct device_node *intc = of_get_next_child(dev->of_node, NULL);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun if (!intc) {
787*4882a593Smuzhiyun dev_err(dev, "missing child interrupt-controller node\n");
788*4882a593Smuzhiyun return -EINVAL;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun rockchip->irq_domain = irq_domain_add_linear(intc, PCI_NUM_INTX,
792*4882a593Smuzhiyun &intx_domain_ops, rockchip);
793*4882a593Smuzhiyun of_node_put(intc);
794*4882a593Smuzhiyun if (!rockchip->irq_domain) {
795*4882a593Smuzhiyun dev_err(dev, "failed to get a INTx IRQ domain\n");
796*4882a593Smuzhiyun return -EINVAL;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun return 0;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
rockchip_pcie_prog_ob_atu(struct rockchip_pcie * rockchip,int region_no,int type,u8 num_pass_bits,u32 lower_addr,u32 upper_addr)802*4882a593Smuzhiyun static int rockchip_pcie_prog_ob_atu(struct rockchip_pcie *rockchip,
803*4882a593Smuzhiyun int region_no, int type, u8 num_pass_bits,
804*4882a593Smuzhiyun u32 lower_addr, u32 upper_addr)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun u32 ob_addr_0;
807*4882a593Smuzhiyun u32 ob_addr_1;
808*4882a593Smuzhiyun u32 ob_desc_0;
809*4882a593Smuzhiyun u32 aw_offset;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun if (region_no >= MAX_AXI_WRAPPER_REGION_NUM)
812*4882a593Smuzhiyun return -EINVAL;
813*4882a593Smuzhiyun if (num_pass_bits + 1 < 8)
814*4882a593Smuzhiyun return -EINVAL;
815*4882a593Smuzhiyun if (num_pass_bits > 63)
816*4882a593Smuzhiyun return -EINVAL;
817*4882a593Smuzhiyun if (region_no == 0) {
818*4882a593Smuzhiyun if (AXI_REGION_0_SIZE < (2ULL << num_pass_bits))
819*4882a593Smuzhiyun return -EINVAL;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun if (region_no != 0) {
822*4882a593Smuzhiyun if (AXI_REGION_SIZE < (2ULL << num_pass_bits))
823*4882a593Smuzhiyun return -EINVAL;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun aw_offset = (region_no << OB_REG_SIZE_SHIFT);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun ob_addr_0 = num_pass_bits & PCIE_CORE_OB_REGION_ADDR0_NUM_BITS;
829*4882a593Smuzhiyun ob_addr_0 |= lower_addr & PCIE_CORE_OB_REGION_ADDR0_LO_ADDR;
830*4882a593Smuzhiyun ob_addr_1 = upper_addr;
831*4882a593Smuzhiyun ob_desc_0 = (1 << 23 | type);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun rockchip_pcie_write(rockchip, ob_addr_0,
834*4882a593Smuzhiyun PCIE_CORE_OB_REGION_ADDR0 + aw_offset);
835*4882a593Smuzhiyun rockchip_pcie_write(rockchip, ob_addr_1,
836*4882a593Smuzhiyun PCIE_CORE_OB_REGION_ADDR1 + aw_offset);
837*4882a593Smuzhiyun rockchip_pcie_write(rockchip, ob_desc_0,
838*4882a593Smuzhiyun PCIE_CORE_OB_REGION_DESC0 + aw_offset);
839*4882a593Smuzhiyun rockchip_pcie_write(rockchip, 0,
840*4882a593Smuzhiyun PCIE_CORE_OB_REGION_DESC1 + aw_offset);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
rockchip_pcie_prog_ib_atu(struct rockchip_pcie * rockchip,int region_no,u8 num_pass_bits,u32 lower_addr,u32 upper_addr)845*4882a593Smuzhiyun static int rockchip_pcie_prog_ib_atu(struct rockchip_pcie *rockchip,
846*4882a593Smuzhiyun int region_no, u8 num_pass_bits,
847*4882a593Smuzhiyun u32 lower_addr, u32 upper_addr)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun u32 ib_addr_0;
850*4882a593Smuzhiyun u32 ib_addr_1;
851*4882a593Smuzhiyun u32 aw_offset;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun if (region_no > MAX_AXI_IB_ROOTPORT_REGION_NUM)
854*4882a593Smuzhiyun return -EINVAL;
855*4882a593Smuzhiyun if (num_pass_bits + 1 < MIN_AXI_ADDR_BITS_PASSED)
856*4882a593Smuzhiyun return -EINVAL;
857*4882a593Smuzhiyun if (num_pass_bits > 63)
858*4882a593Smuzhiyun return -EINVAL;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun aw_offset = (region_no << IB_ROOT_PORT_REG_SIZE_SHIFT);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun ib_addr_0 = num_pass_bits & PCIE_CORE_IB_REGION_ADDR0_NUM_BITS;
863*4882a593Smuzhiyun ib_addr_0 |= (lower_addr << 8) & PCIE_CORE_IB_REGION_ADDR0_LO_ADDR;
864*4882a593Smuzhiyun ib_addr_1 = upper_addr;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun rockchip_pcie_write(rockchip, ib_addr_0, PCIE_RP_IB_ADDR0 + aw_offset);
867*4882a593Smuzhiyun rockchip_pcie_write(rockchip, ib_addr_1, PCIE_RP_IB_ADDR1 + aw_offset);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun return 0;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
rockchip_pcie_cfg_atu(struct rockchip_pcie * rockchip)872*4882a593Smuzhiyun static int rockchip_pcie_cfg_atu(struct rockchip_pcie *rockchip)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun struct device *dev = rockchip->dev;
875*4882a593Smuzhiyun struct pci_host_bridge *bridge = pci_host_bridge_from_priv(rockchip);
876*4882a593Smuzhiyun struct resource_entry *entry;
877*4882a593Smuzhiyun u64 pci_addr, size;
878*4882a593Smuzhiyun int offset;
879*4882a593Smuzhiyun int err;
880*4882a593Smuzhiyun int reg_no;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun rockchip_pcie_cfg_configuration_accesses(rockchip,
883*4882a593Smuzhiyun AXI_WRAPPER_TYPE0_CFG);
884*4882a593Smuzhiyun entry = resource_list_first_type(&bridge->windows, IORESOURCE_MEM);
885*4882a593Smuzhiyun if (!entry)
886*4882a593Smuzhiyun return -ENODEV;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun size = resource_size(entry->res);
889*4882a593Smuzhiyun pci_addr = entry->res->start - entry->offset;
890*4882a593Smuzhiyun rockchip->msg_bus_addr = pci_addr;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun for (reg_no = 0; reg_no < (size >> 20); reg_no++) {
893*4882a593Smuzhiyun err = rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1,
894*4882a593Smuzhiyun AXI_WRAPPER_MEM_WRITE,
895*4882a593Smuzhiyun 20 - 1,
896*4882a593Smuzhiyun pci_addr + (reg_no << 20),
897*4882a593Smuzhiyun 0);
898*4882a593Smuzhiyun if (err) {
899*4882a593Smuzhiyun dev_err(dev, "program RC mem outbound ATU failed\n");
900*4882a593Smuzhiyun return err;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* Workaround for PCIe DMA transfer */
905*4882a593Smuzhiyun if (rockchip->dma_trx_enabled) {
906*4882a593Smuzhiyun rockchip_pcie_prog_ob_atu(rockchip, 1, AXI_WRAPPER_MEM_WRITE,
907*4882a593Smuzhiyun 32 - 1, rockchip->mem_reserve_start, 0x0);
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun err = rockchip_pcie_prog_ib_atu(rockchip, 2, 32 - 1, 0x0, 0);
911*4882a593Smuzhiyun if (err) {
912*4882a593Smuzhiyun dev_err(dev, "program RC mem inbound ATU failed\n");
913*4882a593Smuzhiyun return err;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun entry = resource_list_first_type(&bridge->windows, IORESOURCE_IO);
917*4882a593Smuzhiyun if (!entry)
918*4882a593Smuzhiyun return -ENODEV;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /* store the register number offset to program RC io outbound ATU */
921*4882a593Smuzhiyun offset = size >> 20;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun size = resource_size(entry->res);
924*4882a593Smuzhiyun pci_addr = entry->res->start - entry->offset;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun for (reg_no = 0; reg_no < (size >> 20); reg_no++) {
927*4882a593Smuzhiyun err = rockchip_pcie_prog_ob_atu(rockchip,
928*4882a593Smuzhiyun reg_no + 1 + offset,
929*4882a593Smuzhiyun AXI_WRAPPER_IO_WRITE,
930*4882a593Smuzhiyun 20 - 1,
931*4882a593Smuzhiyun pci_addr + (reg_no << 20),
932*4882a593Smuzhiyun 0);
933*4882a593Smuzhiyun if (err) {
934*4882a593Smuzhiyun dev_err(dev, "program RC io outbound ATU failed\n");
935*4882a593Smuzhiyun return err;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /* assign message regions */
940*4882a593Smuzhiyun rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1 + offset,
941*4882a593Smuzhiyun AXI_WRAPPER_NOR_MSG,
942*4882a593Smuzhiyun 20 - 1, 0, 0);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun rockchip->msg_bus_addr += ((reg_no + offset) << 20);
945*4882a593Smuzhiyun rockchip->msg_region = devm_ioremap(dev, rockchip->msg_bus_addr, SZ_1M);
946*4882a593Smuzhiyun if (!rockchip->msg_region)
947*4882a593Smuzhiyun err = -ENOMEM;
948*4882a593Smuzhiyun return err;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
rockchip_pcie_wait_l2(struct rockchip_pcie * rockchip)951*4882a593Smuzhiyun static int rockchip_pcie_wait_l2(struct rockchip_pcie *rockchip)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun u32 value;
954*4882a593Smuzhiyun int err;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* Don't enter L2 state when no ep connected */
957*4882a593Smuzhiyun if (rockchip->dma_trx_enabled == 1)
958*4882a593Smuzhiyun return 0;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun /* send PME_TURN_OFF message */
961*4882a593Smuzhiyun writel(0x0, rockchip->msg_region + PCIE_RC_SEND_PME_OFF);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /* read LTSSM and wait for falling into L2 link state */
964*4882a593Smuzhiyun err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_DEBUG_OUT_0,
965*4882a593Smuzhiyun value, PCIE_LINK_IS_L2(value), 20,
966*4882a593Smuzhiyun jiffies_to_usecs(5 * HZ));
967*4882a593Smuzhiyun if (err) {
968*4882a593Smuzhiyun dev_err(rockchip->dev, "PCIe link enter L2 timeout!\n");
969*4882a593Smuzhiyun return err;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun return 0;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
rockchip_pcie_suspend_for_user(struct device * dev)975*4882a593Smuzhiyun static int rockchip_pcie_suspend_for_user(struct device *dev)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
978*4882a593Smuzhiyun int ret;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun /* disable core and cli int since we don't need to ack PME_ACK */
981*4882a593Smuzhiyun rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) |
982*4882a593Smuzhiyun PCIE_CLIENT_INT_CLI, PCIE_CLIENT_INT_MASK);
983*4882a593Smuzhiyun rockchip_pcie_write(rockchip, (u32)PCIE_CORE_INT, PCIE_CORE_INT_MASK);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun ret = rockchip_pcie_wait_l2(rockchip);
986*4882a593Smuzhiyun if (ret) {
987*4882a593Smuzhiyun rockchip_pcie_enable_interrupts(rockchip);
988*4882a593Smuzhiyun return ret;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun /* disable ltssm */
992*4882a593Smuzhiyun rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_DISABLE,
993*4882a593Smuzhiyun PCIE_CLIENT_CONFIG);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun rockchip_pcie_deinit_phys(rockchip);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun return ret;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
rockchip_pcie_resume_for_user(struct device * dev)1000*4882a593Smuzhiyun static int rockchip_pcie_resume_for_user(struct device *dev)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
1003*4882a593Smuzhiyun int err;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun err = rockchip_pcie_host_init_port(rockchip);
1006*4882a593Smuzhiyun if (err)
1007*4882a593Smuzhiyun return err;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun err = rockchip_pcie_cfg_atu(rockchip);
1010*4882a593Smuzhiyun if (err)
1011*4882a593Smuzhiyun return err;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun /* Need this to enter L1 again */
1014*4882a593Smuzhiyun rockchip_pcie_update_txcredit_mui(rockchip);
1015*4882a593Smuzhiyun rockchip_pcie_enable_interrupts(rockchip);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun return 0;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun
rockchip_pcie_suspend_noirq(struct device * dev)1020*4882a593Smuzhiyun static int __maybe_unused rockchip_pcie_suspend_noirq(struct device *dev)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
1023*4882a593Smuzhiyun int ret = 0;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (!rockchip->dma_trx_enabled)
1026*4882a593Smuzhiyun ret = rockchip_pcie_suspend_for_user(dev);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun rockchip_pcie_disable_clocks(rockchip);
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun regulator_disable(rockchip->vpcie0v9);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun return ret;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
rockchip_pcie_resume_noirq(struct device * dev)1035*4882a593Smuzhiyun static int __maybe_unused rockchip_pcie_resume_noirq(struct device *dev)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
1038*4882a593Smuzhiyun int err;
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun err = regulator_enable(rockchip->vpcie0v9);
1041*4882a593Smuzhiyun if (err) {
1042*4882a593Smuzhiyun dev_err(dev, "fail to enable vpcie0v9 regulator\n");
1043*4882a593Smuzhiyun return err;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun err = rockchip_pcie_enable_clocks(rockchip);
1047*4882a593Smuzhiyun if (err)
1048*4882a593Smuzhiyun goto err_disable_0v9;
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun if (!rockchip->dma_trx_enabled)
1051*4882a593Smuzhiyun err = rockchip_pcie_resume_for_user(dev);
1052*4882a593Smuzhiyun if (err)
1053*4882a593Smuzhiyun goto err_disable_clocks;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun return 0;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun err_disable_clocks:
1058*4882a593Smuzhiyun rockchip_pcie_disable_clocks(rockchip);
1059*4882a593Smuzhiyun err_disable_0v9:
1060*4882a593Smuzhiyun regulator_disable(rockchip->vpcie0v9);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun return err;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
rockchip_pcie_really_probe(struct rockchip_pcie * rockchip)1065*4882a593Smuzhiyun static int rockchip_pcie_really_probe(struct rockchip_pcie *rockchip)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun int err;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun err = rockchip_pcie_host_init_port(rockchip);
1070*4882a593Smuzhiyun if (err)
1071*4882a593Smuzhiyun return err;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun err = rockchip_pcie_setup_irq(rockchip);
1074*4882a593Smuzhiyun if (err)
1075*4882a593Smuzhiyun return err;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun rockchip_pcie_enable_interrupts(rockchip);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun err = rockchip_pcie_cfg_atu(rockchip);
1080*4882a593Smuzhiyun if (err)
1081*4882a593Smuzhiyun return err;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun rockchip->bridge->sysdata = rockchip;
1084*4882a593Smuzhiyun rockchip->bridge->ops = &rockchip_pcie_ops;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun device_init_wakeup(rockchip->dev, true);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun return pci_host_probe(rockchip->bridge);
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
pcie_deferred_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)1091*4882a593Smuzhiyun static ssize_t pcie_deferred_store(struct device *dev,
1092*4882a593Smuzhiyun struct device_attribute *attr,
1093*4882a593Smuzhiyun const char *buf, size_t size)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun u32 val = 0;
1096*4882a593Smuzhiyun int err;
1097*4882a593Smuzhiyun struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun err = kstrtou32(buf, 10, &val);
1100*4882a593Smuzhiyun if (err)
1101*4882a593Smuzhiyun return err;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun if (val) {
1104*4882a593Smuzhiyun rockchip->wait_ep = 1;
1105*4882a593Smuzhiyun err = rockchip_pcie_really_probe(rockchip);
1106*4882a593Smuzhiyun if (err)
1107*4882a593Smuzhiyun return -EINVAL;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun return size;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
pcie_reset_ep_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t size)1113*4882a593Smuzhiyun static ssize_t pcie_reset_ep_store(struct device *dev,
1114*4882a593Smuzhiyun struct device_attribute *attr,
1115*4882a593Smuzhiyun const char *buf, size_t size)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun u32 val = 0;
1118*4882a593Smuzhiyun int err;
1119*4882a593Smuzhiyun struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
1120*4882a593Smuzhiyun struct dma_trx_obj *obj = rockchip->dma_obj;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun dev_info(dev, "loop_cout = %d\n", obj->loop_count);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun err = kstrtou32(buf, 10, &val);
1125*4882a593Smuzhiyun if (err)
1126*4882a593Smuzhiyun return err;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun if (val == PCIE_USER_UNLINK)
1129*4882a593Smuzhiyun rockchip_pcie_suspend_for_user(rockchip->dev);
1130*4882a593Smuzhiyun else if (val == PCIE_USER_RELINK)
1131*4882a593Smuzhiyun rockchip_pcie_resume_for_user(rockchip->dev);
1132*4882a593Smuzhiyun else
1133*4882a593Smuzhiyun return -EINVAL;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun return size;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun static DEVICE_ATTR_WO(pcie_deferred);
1139*4882a593Smuzhiyun static DEVICE_ATTR_WO(pcie_reset_ep);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun static struct attribute *pcie_attrs[] = {
1142*4882a593Smuzhiyun &dev_attr_pcie_deferred.attr,
1143*4882a593Smuzhiyun &dev_attr_pcie_reset_ep.attr,
1144*4882a593Smuzhiyun NULL
1145*4882a593Smuzhiyun };
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun static const struct attribute_group pcie_attr_group = {
1148*4882a593Smuzhiyun .attrs = pcie_attrs,
1149*4882a593Smuzhiyun };
1150*4882a593Smuzhiyun
rockchip_pcie_probe(struct platform_device * pdev)1151*4882a593Smuzhiyun static int rockchip_pcie_probe(struct platform_device *pdev)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun struct rockchip_pcie *rockchip;
1154*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1155*4882a593Smuzhiyun struct pci_host_bridge *bridge;
1156*4882a593Smuzhiyun int err;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun if (!dev->of_node)
1159*4882a593Smuzhiyun return -ENODEV;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun bridge = devm_pci_alloc_host_bridge(dev, sizeof(*rockchip));
1162*4882a593Smuzhiyun if (!bridge)
1163*4882a593Smuzhiyun return -ENOMEM;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun rockchip = pci_host_bridge_priv(bridge);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun rockchip->bridge = bridge;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun platform_set_drvdata(pdev, rockchip);
1170*4882a593Smuzhiyun rockchip->dev = dev;
1171*4882a593Smuzhiyun rockchip->is_rc = true;
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun err = rockchip_pcie_parse_host_dt(rockchip);
1174*4882a593Smuzhiyun if (err)
1175*4882a593Smuzhiyun return err;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun err = rockchip_pcie_enable_clocks(rockchip);
1178*4882a593Smuzhiyun if (err)
1179*4882a593Smuzhiyun return err;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun err = rockchip_pcie_set_vpcie(rockchip);
1182*4882a593Smuzhiyun if (err) {
1183*4882a593Smuzhiyun dev_err(dev, "failed to set vpcie regulator\n");
1184*4882a593Smuzhiyun goto err_set_vpcie;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun err = rockchip_pcie_init_irq_domain(rockchip);
1188*4882a593Smuzhiyun if (err < 0)
1189*4882a593Smuzhiyun goto err_vpcie;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun if (rockchip->deferred) {
1192*4882a593Smuzhiyun err = sysfs_create_group(&pdev->dev.kobj, &pcie_attr_group);
1193*4882a593Smuzhiyun if (err) {
1194*4882a593Smuzhiyun dev_err(&pdev->dev, "SysFS group creation failed\n");
1195*4882a593Smuzhiyun goto err_remove_irq_domain;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun } else {
1198*4882a593Smuzhiyun err = rockchip_pcie_really_probe(rockchip);
1199*4882a593Smuzhiyun if (err) {
1200*4882a593Smuzhiyun dev_err(&pdev->dev, "deferred probe failed\n");
1201*4882a593Smuzhiyun goto err_deinit_port;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun if (rockchip->dma_trx_enabled == 0)
1206*4882a593Smuzhiyun return 0;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun rockchip->dma_obj = rk_pcie_dma_obj_probe(dev);
1209*4882a593Smuzhiyun if (IS_ERR(rockchip->dma_obj)) {
1210*4882a593Smuzhiyun dev_err(dev, "failed to prepare dma object\n");
1211*4882a593Smuzhiyun err = -EINVAL;
1212*4882a593Smuzhiyun goto err_deinit_port;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun if (rockchip->dma_obj) {
1216*4882a593Smuzhiyun rockchip->dma_obj->start_dma_func = rk_pcie_start_dma_rk3399;
1217*4882a593Smuzhiyun rockchip->dma_obj->config_dma_func = rk_pcie_config_dma_rk3399;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun return 0;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun err_deinit_port:
1223*4882a593Smuzhiyun rockchip_pcie_deinit_phys(rockchip);
1224*4882a593Smuzhiyun if (rockchip->deferred)
1225*4882a593Smuzhiyun sysfs_remove_group(&pdev->dev.kobj, &pcie_attr_group);
1226*4882a593Smuzhiyun err_remove_irq_domain:
1227*4882a593Smuzhiyun irq_domain_remove(rockchip->irq_domain);
1228*4882a593Smuzhiyun err_vpcie:
1229*4882a593Smuzhiyun if (!IS_ERR(rockchip->vpcie12v))
1230*4882a593Smuzhiyun regulator_disable(rockchip->vpcie12v);
1231*4882a593Smuzhiyun if (!IS_ERR(rockchip->vpcie3v3))
1232*4882a593Smuzhiyun regulator_disable(rockchip->vpcie3v3);
1233*4882a593Smuzhiyun regulator_disable(rockchip->vpcie1v8);
1234*4882a593Smuzhiyun regulator_disable(rockchip->vpcie0v9);
1235*4882a593Smuzhiyun err_set_vpcie:
1236*4882a593Smuzhiyun rockchip_pcie_disable_clocks(rockchip);
1237*4882a593Smuzhiyun return err;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
rockchip_pcie_remove(struct platform_device * pdev)1240*4882a593Smuzhiyun static int rockchip_pcie_remove(struct platform_device *pdev)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1243*4882a593Smuzhiyun struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
1244*4882a593Smuzhiyun u32 status1, status2;
1245*4882a593Smuzhiyun u32 status;
1246*4882a593Smuzhiyun struct pci_host_bridge *bridge = pci_host_bridge_from_priv(rockchip);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun status1 = rockchip_pcie_read(rockchip, PCIE_CLIENT_BASIC_STATUS1);
1249*4882a593Smuzhiyun status2 = rockchip_pcie_read(rockchip, PCIE_CLIENT_DEBUG_OUT_0);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun if (!PCIE_LINK_UP(status1) || !PCIE_LINK_IS_L0(status2))
1252*4882a593Smuzhiyun rockchip->in_remove = 1;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun pci_stop_root_bus(bridge->bus);
1255*4882a593Smuzhiyun pci_remove_root_bus(bridge->bus);
1256*4882a593Smuzhiyun irq_domain_remove(rockchip->irq_domain);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun /* disable link state */
1259*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
1260*4882a593Smuzhiyun status |= BIT(4);
1261*4882a593Smuzhiyun rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun mdelay(1);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
1266*4882a593Smuzhiyun status &= ~BIT(4);
1267*4882a593Smuzhiyun rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun rockchip_pcie_deinit_phys(rockchip);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun rockchip_pcie_disable_clocks(rockchip);
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun if (rockchip->dma_trx_enabled)
1274*4882a593Smuzhiyun rk_pcie_dma_obj_remove(rockchip->dma_obj);
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun if (rockchip->deferred)
1277*4882a593Smuzhiyun sysfs_remove_group(&pdev->dev.kobj, &pcie_attr_group);
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun if (!IS_ERR(rockchip->vpcie12v))
1280*4882a593Smuzhiyun regulator_disable(rockchip->vpcie12v);
1281*4882a593Smuzhiyun if (!IS_ERR(rockchip->vpcie3v3))
1282*4882a593Smuzhiyun regulator_disable(rockchip->vpcie3v3);
1283*4882a593Smuzhiyun regulator_disable(rockchip->vpcie1v8);
1284*4882a593Smuzhiyun regulator_disable(rockchip->vpcie0v9);
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun device_init_wakeup(rockchip->dev, false);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun return 0;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun static const struct dev_pm_ops rockchip_pcie_pm_ops = {
1292*4882a593Smuzhiyun SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(rockchip_pcie_suspend_noirq,
1293*4882a593Smuzhiyun rockchip_pcie_resume_noirq)
1294*4882a593Smuzhiyun };
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun static const struct of_device_id rockchip_pcie_of_match[] = {
1297*4882a593Smuzhiyun { .compatible = "rockchip,rk3399-pcie", },
1298*4882a593Smuzhiyun {}
1299*4882a593Smuzhiyun };
1300*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rockchip_pcie_of_match);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun static struct platform_driver rockchip_pcie_driver = {
1303*4882a593Smuzhiyun .driver = {
1304*4882a593Smuzhiyun .name = "rockchip-pcie",
1305*4882a593Smuzhiyun .of_match_table = rockchip_pcie_of_match,
1306*4882a593Smuzhiyun .pm = &rockchip_pcie_pm_ops,
1307*4882a593Smuzhiyun },
1308*4882a593Smuzhiyun .probe = rockchip_pcie_probe,
1309*4882a593Smuzhiyun .remove = rockchip_pcie_remove,
1310*4882a593Smuzhiyun };
1311*4882a593Smuzhiyun module_platform_driver(rockchip_pcie_driver);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun MODULE_AUTHOR("Rockchip Inc");
1314*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip AXI PCIe driver");
1315*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1316