xref: /OK3568_Linux_fs/kernel/drivers/pci/controller/pcie-rockchip-ep.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Rockchip AXI PCIe endpoint controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2018 Rockchip, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Shawn Lin <shawn.lin@rock-chips.com>
8*4882a593Smuzhiyun  *         Simon Xue <xxm@rock-chips.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/configfs.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/pci-epc.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pci-epf.h>
18*4882a593Smuzhiyun #include <linux/sizes.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "pcie-rockchip.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /**
23*4882a593Smuzhiyun  * struct rockchip_pcie_ep - private data for PCIe endpoint controller driver
24*4882a593Smuzhiyun  * @rockchip: Rockchip PCIe controller
25*4882a593Smuzhiyun  * @epc: PCI EPC device
26*4882a593Smuzhiyun  * @max_regions: maximum number of regions supported by hardware
27*4882a593Smuzhiyun  * @ob_region_map: bitmask of mapped outbound regions
28*4882a593Smuzhiyun  * @ob_addr: base addresses in the AXI bus where the outbound regions start
29*4882a593Smuzhiyun  * @irq_phys_addr: base address on the AXI bus where the MSI/legacy IRQ
30*4882a593Smuzhiyun  *		   dedicated outbound regions is mapped.
31*4882a593Smuzhiyun  * @irq_cpu_addr: base address in the CPU space where a write access triggers
32*4882a593Smuzhiyun  *		  the sending of a memory write (MSI) / normal message (legacy
33*4882a593Smuzhiyun  *		  IRQ) TLP through the PCIe bus.
34*4882a593Smuzhiyun  * @irq_pci_addr: used to save the current mapping of the MSI/legacy IRQ
35*4882a593Smuzhiyun  *		  dedicated outbound region.
36*4882a593Smuzhiyun  * @irq_pci_fn: the latest PCI function that has updated the mapping of
37*4882a593Smuzhiyun  *		the MSI/legacy IRQ dedicated outbound region.
38*4882a593Smuzhiyun  * @irq_pending: bitmask of asserted legacy IRQs.
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun struct rockchip_pcie_ep {
41*4882a593Smuzhiyun 	struct rockchip_pcie	rockchip;
42*4882a593Smuzhiyun 	struct pci_epc		*epc;
43*4882a593Smuzhiyun 	u32			max_regions;
44*4882a593Smuzhiyun 	unsigned long		ob_region_map;
45*4882a593Smuzhiyun 	phys_addr_t		*ob_addr;
46*4882a593Smuzhiyun 	phys_addr_t		irq_phys_addr;
47*4882a593Smuzhiyun 	void __iomem		*irq_cpu_addr;
48*4882a593Smuzhiyun 	u64			irq_pci_addr;
49*4882a593Smuzhiyun 	u8			irq_pci_fn;
50*4882a593Smuzhiyun 	u8			irq_pending;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
rockchip_pcie_clear_ep_ob_atu(struct rockchip_pcie * rockchip,u32 region)53*4882a593Smuzhiyun static void rockchip_pcie_clear_ep_ob_atu(struct rockchip_pcie *rockchip,
54*4882a593Smuzhiyun 					  u32 region)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, 0,
57*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_AT_OB_REGION_PCI_ADDR0(region));
58*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, 0,
59*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_AT_OB_REGION_PCI_ADDR1(region));
60*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, 0,
61*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_AT_OB_REGION_DESC0(region));
62*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, 0,
63*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_AT_OB_REGION_DESC1(region));
64*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, 0,
65*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_AT_OB_REGION_CPU_ADDR0(region));
66*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, 0,
67*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_AT_OB_REGION_CPU_ADDR1(region));
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
rockchip_pcie_prog_ep_ob_atu(struct rockchip_pcie * rockchip,u8 fn,u32 r,u32 type,u64 cpu_addr,u64 pci_addr,size_t size)70*4882a593Smuzhiyun static void rockchip_pcie_prog_ep_ob_atu(struct rockchip_pcie *rockchip, u8 fn,
71*4882a593Smuzhiyun 					 u32 r, u32 type, u64 cpu_addr,
72*4882a593Smuzhiyun 					 u64 pci_addr, size_t size)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	u64 sz = 1ULL << fls64(size - 1);
75*4882a593Smuzhiyun 	int num_pass_bits = ilog2(sz);
76*4882a593Smuzhiyun 	u32 addr0, addr1, desc0, desc1;
77*4882a593Smuzhiyun 	bool is_nor_msg = (type == AXI_WRAPPER_NOR_MSG);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/* The minimal region size is 1MB */
80*4882a593Smuzhiyun 	if (num_pass_bits < 8)
81*4882a593Smuzhiyun 		num_pass_bits = 8;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	cpu_addr -= rockchip->mem_res->start;
84*4882a593Smuzhiyun 	addr0 = ((is_nor_msg ? 0x10 : (num_pass_bits - 1)) &
85*4882a593Smuzhiyun 		PCIE_CORE_OB_REGION_ADDR0_NUM_BITS) |
86*4882a593Smuzhiyun 		(lower_32_bits(cpu_addr) & PCIE_CORE_OB_REGION_ADDR0_LO_ADDR);
87*4882a593Smuzhiyun 	addr1 = upper_32_bits(is_nor_msg ? cpu_addr : pci_addr);
88*4882a593Smuzhiyun 	desc0 = ROCKCHIP_PCIE_AT_OB_REGION_DESC0_DEVFN(fn) | type;
89*4882a593Smuzhiyun 	desc1 = 0;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	if (is_nor_msg) {
92*4882a593Smuzhiyun 		rockchip_pcie_write(rockchip, 0,
93*4882a593Smuzhiyun 				    ROCKCHIP_PCIE_AT_OB_REGION_PCI_ADDR0(r));
94*4882a593Smuzhiyun 		rockchip_pcie_write(rockchip, 0,
95*4882a593Smuzhiyun 				    ROCKCHIP_PCIE_AT_OB_REGION_PCI_ADDR1(r));
96*4882a593Smuzhiyun 		rockchip_pcie_write(rockchip, desc0,
97*4882a593Smuzhiyun 				    ROCKCHIP_PCIE_AT_OB_REGION_DESC0(r));
98*4882a593Smuzhiyun 		rockchip_pcie_write(rockchip, desc1,
99*4882a593Smuzhiyun 				    ROCKCHIP_PCIE_AT_OB_REGION_DESC1(r));
100*4882a593Smuzhiyun 	} else {
101*4882a593Smuzhiyun 		/* PCI bus address region */
102*4882a593Smuzhiyun 		rockchip_pcie_write(rockchip, addr0,
103*4882a593Smuzhiyun 				    ROCKCHIP_PCIE_AT_OB_REGION_PCI_ADDR0(r));
104*4882a593Smuzhiyun 		rockchip_pcie_write(rockchip, addr1,
105*4882a593Smuzhiyun 				    ROCKCHIP_PCIE_AT_OB_REGION_PCI_ADDR1(r));
106*4882a593Smuzhiyun 		rockchip_pcie_write(rockchip, desc0,
107*4882a593Smuzhiyun 				    ROCKCHIP_PCIE_AT_OB_REGION_DESC0(r));
108*4882a593Smuzhiyun 		rockchip_pcie_write(rockchip, desc1,
109*4882a593Smuzhiyun 				    ROCKCHIP_PCIE_AT_OB_REGION_DESC1(r));
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		addr0 =
112*4882a593Smuzhiyun 		    ((num_pass_bits - 1) & PCIE_CORE_OB_REGION_ADDR0_NUM_BITS) |
113*4882a593Smuzhiyun 		    (lower_32_bits(cpu_addr) &
114*4882a593Smuzhiyun 		     PCIE_CORE_OB_REGION_ADDR0_LO_ADDR);
115*4882a593Smuzhiyun 		addr1 = upper_32_bits(cpu_addr);
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* CPU bus address region */
119*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, addr0,
120*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_AT_OB_REGION_CPU_ADDR0(r));
121*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, addr1,
122*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_AT_OB_REGION_CPU_ADDR1(r));
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
rockchip_pcie_ep_write_header(struct pci_epc * epc,u8 fn,struct pci_epf_header * hdr)125*4882a593Smuzhiyun static int rockchip_pcie_ep_write_header(struct pci_epc *epc, u8 fn,
126*4882a593Smuzhiyun 					 struct pci_epf_header *hdr)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
129*4882a593Smuzhiyun 	struct rockchip_pcie *rockchip = &ep->rockchip;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* All functions share the same vendor ID with function 0 */
132*4882a593Smuzhiyun 	if (fn == 0) {
133*4882a593Smuzhiyun 		u32 vid_regs = (hdr->vendorid & GENMASK(15, 0)) |
134*4882a593Smuzhiyun 			       (hdr->subsys_vendor_id & GENMASK(31, 16)) << 16;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 		rockchip_pcie_write(rockchip, vid_regs,
137*4882a593Smuzhiyun 				    PCIE_CORE_CONFIG_VENDOR);
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, hdr->deviceid << 16,
141*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_EP_FUNC_BASE(fn) + PCI_VENDOR_ID);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip,
144*4882a593Smuzhiyun 			    hdr->revid |
145*4882a593Smuzhiyun 			    hdr->progif_code << 8 |
146*4882a593Smuzhiyun 			    hdr->subclass_code << 16 |
147*4882a593Smuzhiyun 			    hdr->baseclass_code << 24,
148*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_EP_FUNC_BASE(fn) + PCI_REVISION_ID);
149*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, hdr->cache_line_size,
150*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
151*4882a593Smuzhiyun 			    PCI_CACHE_LINE_SIZE);
152*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, hdr->subsys_id << 16,
153*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
154*4882a593Smuzhiyun 			    PCI_SUBSYSTEM_VENDOR_ID);
155*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, hdr->interrupt_pin << 8,
156*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
157*4882a593Smuzhiyun 			    PCI_INTERRUPT_LINE);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
rockchip_pcie_ep_set_bar(struct pci_epc * epc,u8 fn,struct pci_epf_bar * epf_bar)162*4882a593Smuzhiyun static int rockchip_pcie_ep_set_bar(struct pci_epc *epc, u8 fn,
163*4882a593Smuzhiyun 				    struct pci_epf_bar *epf_bar)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
166*4882a593Smuzhiyun 	struct rockchip_pcie *rockchip = &ep->rockchip;
167*4882a593Smuzhiyun 	dma_addr_t bar_phys = epf_bar->phys_addr;
168*4882a593Smuzhiyun 	enum pci_barno bar = epf_bar->barno;
169*4882a593Smuzhiyun 	int flags = epf_bar->flags;
170*4882a593Smuzhiyun 	u32 addr0, addr1, reg, cfg, b, aperture, ctrl;
171*4882a593Smuzhiyun 	u64 sz;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* BAR size is 2^(aperture + 7) */
174*4882a593Smuzhiyun 	sz = max_t(size_t, epf_bar->size, MIN_EP_APERTURE);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/*
177*4882a593Smuzhiyun 	 * roundup_pow_of_two() returns an unsigned long, which is not suited
178*4882a593Smuzhiyun 	 * for 64bit values.
179*4882a593Smuzhiyun 	 */
180*4882a593Smuzhiyun 	sz = 1ULL << fls64(sz - 1);
181*4882a593Smuzhiyun 	aperture = ilog2(sz) - 7; /* 128B -> 0, 256B -> 1, 512B -> 2, ... */
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if ((flags & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
184*4882a593Smuzhiyun 		ctrl = ROCKCHIP_PCIE_CORE_BAR_CFG_CTRL_IO_32BITS;
185*4882a593Smuzhiyun 	} else {
186*4882a593Smuzhiyun 		bool is_prefetch = !!(flags & PCI_BASE_ADDRESS_MEM_PREFETCH);
187*4882a593Smuzhiyun 		bool is_64bits = sz > SZ_2G;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		if (is_64bits && (bar & 1))
190*4882a593Smuzhiyun 			return -EINVAL;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 		if (is_64bits && is_prefetch)
193*4882a593Smuzhiyun 			ctrl =
194*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_CORE_BAR_CFG_CTRL_PREFETCH_MEM_64BITS;
195*4882a593Smuzhiyun 		else if (is_prefetch)
196*4882a593Smuzhiyun 			ctrl =
197*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_CORE_BAR_CFG_CTRL_PREFETCH_MEM_32BITS;
198*4882a593Smuzhiyun 		else if (is_64bits)
199*4882a593Smuzhiyun 			ctrl = ROCKCHIP_PCIE_CORE_BAR_CFG_CTRL_MEM_64BITS;
200*4882a593Smuzhiyun 		else
201*4882a593Smuzhiyun 			ctrl = ROCKCHIP_PCIE_CORE_BAR_CFG_CTRL_MEM_32BITS;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (bar < BAR_4) {
205*4882a593Smuzhiyun 		reg = ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG0(fn);
206*4882a593Smuzhiyun 		b = bar;
207*4882a593Smuzhiyun 	} else {
208*4882a593Smuzhiyun 		reg = ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG1(fn);
209*4882a593Smuzhiyun 		b = bar - BAR_4;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	addr0 = lower_32_bits(bar_phys);
213*4882a593Smuzhiyun 	addr1 = upper_32_bits(bar_phys);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	cfg = rockchip_pcie_read(rockchip, reg);
216*4882a593Smuzhiyun 	cfg &= ~(ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_APERTURE_MASK(b) |
217*4882a593Smuzhiyun 		 ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_CTRL_MASK(b));
218*4882a593Smuzhiyun 	cfg |= (ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_APERTURE(b, aperture) |
219*4882a593Smuzhiyun 		ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_CTRL(b, ctrl));
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, cfg, reg);
222*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, addr0,
223*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_AT_IB_EP_FUNC_BAR_ADDR0(fn, bar));
224*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, addr1,
225*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_AT_IB_EP_FUNC_BAR_ADDR1(fn, bar));
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
rockchip_pcie_ep_clear_bar(struct pci_epc * epc,u8 fn,struct pci_epf_bar * epf_bar)230*4882a593Smuzhiyun static void rockchip_pcie_ep_clear_bar(struct pci_epc *epc, u8 fn,
231*4882a593Smuzhiyun 				       struct pci_epf_bar *epf_bar)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
234*4882a593Smuzhiyun 	struct rockchip_pcie *rockchip = &ep->rockchip;
235*4882a593Smuzhiyun 	u32 reg, cfg, b, ctrl;
236*4882a593Smuzhiyun 	enum pci_barno bar = epf_bar->barno;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if (bar < BAR_4) {
239*4882a593Smuzhiyun 		reg = ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG0(fn);
240*4882a593Smuzhiyun 		b = bar;
241*4882a593Smuzhiyun 	} else {
242*4882a593Smuzhiyun 		reg = ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG1(fn);
243*4882a593Smuzhiyun 		b = bar - BAR_4;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	ctrl = ROCKCHIP_PCIE_CORE_BAR_CFG_CTRL_DISABLED;
247*4882a593Smuzhiyun 	cfg = rockchip_pcie_read(rockchip, reg);
248*4882a593Smuzhiyun 	cfg &= ~(ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_APERTURE_MASK(b) |
249*4882a593Smuzhiyun 		 ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_CTRL_MASK(b));
250*4882a593Smuzhiyun 	cfg |= ROCKCHIP_PCIE_CORE_EP_FUNC_BAR_CFG_BAR_CTRL(b, ctrl);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, cfg, reg);
253*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, 0x0,
254*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_AT_IB_EP_FUNC_BAR_ADDR0(fn, bar));
255*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, 0x0,
256*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_AT_IB_EP_FUNC_BAR_ADDR1(fn, bar));
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
rockchip_pcie_ep_map_addr(struct pci_epc * epc,u8 fn,phys_addr_t addr,u64 pci_addr,size_t size)259*4882a593Smuzhiyun static int rockchip_pcie_ep_map_addr(struct pci_epc *epc, u8 fn,
260*4882a593Smuzhiyun 				     phys_addr_t addr, u64 pci_addr,
261*4882a593Smuzhiyun 				     size_t size)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
264*4882a593Smuzhiyun 	struct rockchip_pcie *pcie = &ep->rockchip;
265*4882a593Smuzhiyun 	u32 r;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	r = find_first_zero_bit(&ep->ob_region_map, BITS_PER_LONG);
268*4882a593Smuzhiyun 	/*
269*4882a593Smuzhiyun 	 * Region 0 is reserved for configuration space and shouldn't
270*4882a593Smuzhiyun 	 * be used elsewhere per TRM, so leave it out.
271*4882a593Smuzhiyun 	 */
272*4882a593Smuzhiyun 	if (r >= ep->max_regions - 1) {
273*4882a593Smuzhiyun 		dev_err(&epc->dev, "no free outbound region\n");
274*4882a593Smuzhiyun 		return -EINVAL;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	rockchip_pcie_prog_ep_ob_atu(pcie, fn, r, AXI_WRAPPER_MEM_WRITE, addr,
278*4882a593Smuzhiyun 				     pci_addr, size);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	set_bit(r, &ep->ob_region_map);
281*4882a593Smuzhiyun 	ep->ob_addr[r] = addr;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
rockchip_pcie_ep_unmap_addr(struct pci_epc * epc,u8 fn,phys_addr_t addr)286*4882a593Smuzhiyun static void rockchip_pcie_ep_unmap_addr(struct pci_epc *epc, u8 fn,
287*4882a593Smuzhiyun 					phys_addr_t addr)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
290*4882a593Smuzhiyun 	struct rockchip_pcie *rockchip = &ep->rockchip;
291*4882a593Smuzhiyun 	u32 r;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	for (r = 0; r < ep->max_regions - 1; r++)
294*4882a593Smuzhiyun 		if (ep->ob_addr[r] == addr)
295*4882a593Smuzhiyun 			break;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/*
298*4882a593Smuzhiyun 	 * Region 0 is reserved for configuration space and shouldn't
299*4882a593Smuzhiyun 	 * be used elsewhere per TRM, so leave it out.
300*4882a593Smuzhiyun 	 */
301*4882a593Smuzhiyun 	if (r == ep->max_regions - 1)
302*4882a593Smuzhiyun 		return;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	rockchip_pcie_clear_ep_ob_atu(rockchip, r);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	ep->ob_addr[r] = 0;
307*4882a593Smuzhiyun 	clear_bit(r, &ep->ob_region_map);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
rockchip_pcie_ep_set_msi(struct pci_epc * epc,u8 fn,u8 multi_msg_cap)310*4882a593Smuzhiyun static int rockchip_pcie_ep_set_msi(struct pci_epc *epc, u8 fn,
311*4882a593Smuzhiyun 				    u8 multi_msg_cap)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
314*4882a593Smuzhiyun 	struct rockchip_pcie *rockchip = &ep->rockchip;
315*4882a593Smuzhiyun 	u16 flags;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	flags = rockchip_pcie_read(rockchip,
318*4882a593Smuzhiyun 				   ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
319*4882a593Smuzhiyun 				   ROCKCHIP_PCIE_EP_MSI_CTRL_REG);
320*4882a593Smuzhiyun 	flags &= ~ROCKCHIP_PCIE_EP_MSI_CTRL_MMC_MASK;
321*4882a593Smuzhiyun 	flags |=
322*4882a593Smuzhiyun 	   ((multi_msg_cap << 1) <<  ROCKCHIP_PCIE_EP_MSI_CTRL_MMC_OFFSET) |
323*4882a593Smuzhiyun 	   PCI_MSI_FLAGS_64BIT;
324*4882a593Smuzhiyun 	flags &= ~ROCKCHIP_PCIE_EP_MSI_CTRL_MASK_MSI_CAP;
325*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, flags,
326*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
327*4882a593Smuzhiyun 			    ROCKCHIP_PCIE_EP_MSI_CTRL_REG);
328*4882a593Smuzhiyun 	return 0;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
rockchip_pcie_ep_get_msi(struct pci_epc * epc,u8 fn)331*4882a593Smuzhiyun static int rockchip_pcie_ep_get_msi(struct pci_epc *epc, u8 fn)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
334*4882a593Smuzhiyun 	struct rockchip_pcie *rockchip = &ep->rockchip;
335*4882a593Smuzhiyun 	u16 flags;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	flags = rockchip_pcie_read(rockchip,
338*4882a593Smuzhiyun 				   ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
339*4882a593Smuzhiyun 				   ROCKCHIP_PCIE_EP_MSI_CTRL_REG);
340*4882a593Smuzhiyun 	if (!(flags & ROCKCHIP_PCIE_EP_MSI_CTRL_ME))
341*4882a593Smuzhiyun 		return -EINVAL;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return ((flags & ROCKCHIP_PCIE_EP_MSI_CTRL_MME_MASK) >>
344*4882a593Smuzhiyun 			ROCKCHIP_PCIE_EP_MSI_CTRL_MME_OFFSET);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
rockchip_pcie_ep_assert_intx(struct rockchip_pcie_ep * ep,u8 fn,u8 intx,bool is_asserted)347*4882a593Smuzhiyun static void rockchip_pcie_ep_assert_intx(struct rockchip_pcie_ep *ep, u8 fn,
348*4882a593Smuzhiyun 					 u8 intx, bool is_asserted)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	struct rockchip_pcie *rockchip = &ep->rockchip;
351*4882a593Smuzhiyun 	u32 r = ep->max_regions - 1;
352*4882a593Smuzhiyun 	u32 offset;
353*4882a593Smuzhiyun 	u32 status;
354*4882a593Smuzhiyun 	u8 msg_code;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (unlikely(ep->irq_pci_addr != ROCKCHIP_PCIE_EP_PCI_LEGACY_IRQ_ADDR ||
357*4882a593Smuzhiyun 		     ep->irq_pci_fn != fn)) {
358*4882a593Smuzhiyun 		rockchip_pcie_prog_ep_ob_atu(rockchip, fn, r,
359*4882a593Smuzhiyun 					     AXI_WRAPPER_NOR_MSG,
360*4882a593Smuzhiyun 					     ep->irq_phys_addr, 0, 0);
361*4882a593Smuzhiyun 		ep->irq_pci_addr = ROCKCHIP_PCIE_EP_PCI_LEGACY_IRQ_ADDR;
362*4882a593Smuzhiyun 		ep->irq_pci_fn = fn;
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	intx &= 3;
366*4882a593Smuzhiyun 	if (is_asserted) {
367*4882a593Smuzhiyun 		ep->irq_pending |= BIT(intx);
368*4882a593Smuzhiyun 		msg_code = ROCKCHIP_PCIE_MSG_CODE_ASSERT_INTA + intx;
369*4882a593Smuzhiyun 	} else {
370*4882a593Smuzhiyun 		ep->irq_pending &= ~BIT(intx);
371*4882a593Smuzhiyun 		msg_code = ROCKCHIP_PCIE_MSG_CODE_DEASSERT_INTA + intx;
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	status = rockchip_pcie_read(rockchip,
375*4882a593Smuzhiyun 				    ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
376*4882a593Smuzhiyun 				    ROCKCHIP_PCIE_EP_CMD_STATUS);
377*4882a593Smuzhiyun 	status &= ROCKCHIP_PCIE_EP_CMD_STATUS_IS;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if ((status != 0) ^ (ep->irq_pending != 0)) {
380*4882a593Smuzhiyun 		status ^= ROCKCHIP_PCIE_EP_CMD_STATUS_IS;
381*4882a593Smuzhiyun 		rockchip_pcie_write(rockchip, status,
382*4882a593Smuzhiyun 				    ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
383*4882a593Smuzhiyun 				    ROCKCHIP_PCIE_EP_CMD_STATUS);
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	offset =
387*4882a593Smuzhiyun 	   ROCKCHIP_PCIE_MSG_ROUTING(ROCKCHIP_PCIE_MSG_ROUTING_LOCAL_INTX) |
388*4882a593Smuzhiyun 	   ROCKCHIP_PCIE_MSG_CODE(msg_code) | ROCKCHIP_PCIE_MSG_NO_DATA;
389*4882a593Smuzhiyun 	writel(0, ep->irq_cpu_addr + offset);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
rockchip_pcie_ep_send_legacy_irq(struct rockchip_pcie_ep * ep,u8 fn,u8 intx)392*4882a593Smuzhiyun static int rockchip_pcie_ep_send_legacy_irq(struct rockchip_pcie_ep *ep, u8 fn,
393*4882a593Smuzhiyun 					    u8 intx)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	u16 cmd;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	cmd = rockchip_pcie_read(&ep->rockchip,
398*4882a593Smuzhiyun 				 ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
399*4882a593Smuzhiyun 				 ROCKCHIP_PCIE_EP_CMD_STATUS);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	if (cmd & PCI_COMMAND_INTX_DISABLE)
402*4882a593Smuzhiyun 		return -EINVAL;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	/*
405*4882a593Smuzhiyun 	 * Should add some delay between toggling INTx per TRM vaguely saying
406*4882a593Smuzhiyun 	 * it depends on some cycles of the AHB bus clock to function it. So
407*4882a593Smuzhiyun 	 * add sufficient 1ms here.
408*4882a593Smuzhiyun 	 */
409*4882a593Smuzhiyun 	rockchip_pcie_ep_assert_intx(ep, fn, intx, true);
410*4882a593Smuzhiyun 	mdelay(1);
411*4882a593Smuzhiyun 	rockchip_pcie_ep_assert_intx(ep, fn, intx, false);
412*4882a593Smuzhiyun 	return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
rockchip_pcie_ep_send_msi_irq(struct rockchip_pcie_ep * ep,u8 fn,u8 interrupt_num)415*4882a593Smuzhiyun static int rockchip_pcie_ep_send_msi_irq(struct rockchip_pcie_ep *ep, u8 fn,
416*4882a593Smuzhiyun 					 u8 interrupt_num)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	struct rockchip_pcie *rockchip = &ep->rockchip;
419*4882a593Smuzhiyun 	u16 flags, mme, data, data_mask;
420*4882a593Smuzhiyun 	u8 msi_count;
421*4882a593Smuzhiyun 	u64 pci_addr, pci_addr_mask = 0xff;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* Check MSI enable bit */
424*4882a593Smuzhiyun 	flags = rockchip_pcie_read(&ep->rockchip,
425*4882a593Smuzhiyun 				   ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
426*4882a593Smuzhiyun 				   ROCKCHIP_PCIE_EP_MSI_CTRL_REG);
427*4882a593Smuzhiyun 	if (!(flags & ROCKCHIP_PCIE_EP_MSI_CTRL_ME))
428*4882a593Smuzhiyun 		return -EINVAL;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* Get MSI numbers from MME */
431*4882a593Smuzhiyun 	mme = ((flags & ROCKCHIP_PCIE_EP_MSI_CTRL_MME_MASK) >>
432*4882a593Smuzhiyun 			ROCKCHIP_PCIE_EP_MSI_CTRL_MME_OFFSET);
433*4882a593Smuzhiyun 	msi_count = 1 << mme;
434*4882a593Smuzhiyun 	if (!interrupt_num || interrupt_num > msi_count)
435*4882a593Smuzhiyun 		return -EINVAL;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* Set MSI private data */
438*4882a593Smuzhiyun 	data_mask = msi_count - 1;
439*4882a593Smuzhiyun 	data = rockchip_pcie_read(rockchip,
440*4882a593Smuzhiyun 				  ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
441*4882a593Smuzhiyun 				  ROCKCHIP_PCIE_EP_MSI_CTRL_REG +
442*4882a593Smuzhiyun 				  PCI_MSI_DATA_64);
443*4882a593Smuzhiyun 	data = (data & ~data_mask) | ((interrupt_num - 1) & data_mask);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* Get MSI PCI address */
446*4882a593Smuzhiyun 	pci_addr = rockchip_pcie_read(rockchip,
447*4882a593Smuzhiyun 				      ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
448*4882a593Smuzhiyun 				      ROCKCHIP_PCIE_EP_MSI_CTRL_REG +
449*4882a593Smuzhiyun 				      PCI_MSI_ADDRESS_HI);
450*4882a593Smuzhiyun 	pci_addr <<= 32;
451*4882a593Smuzhiyun 	pci_addr |= rockchip_pcie_read(rockchip,
452*4882a593Smuzhiyun 				       ROCKCHIP_PCIE_EP_FUNC_BASE(fn) +
453*4882a593Smuzhiyun 				       ROCKCHIP_PCIE_EP_MSI_CTRL_REG +
454*4882a593Smuzhiyun 				       PCI_MSI_ADDRESS_LO);
455*4882a593Smuzhiyun 	pci_addr &= GENMASK_ULL(63, 2);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/* Set the outbound region if needed. */
458*4882a593Smuzhiyun 	if (unlikely(ep->irq_pci_addr != (pci_addr & ~pci_addr_mask) ||
459*4882a593Smuzhiyun 		     ep->irq_pci_fn != fn)) {
460*4882a593Smuzhiyun 		rockchip_pcie_prog_ep_ob_atu(rockchip, fn, ep->max_regions - 1,
461*4882a593Smuzhiyun 					     AXI_WRAPPER_MEM_WRITE,
462*4882a593Smuzhiyun 					     ep->irq_phys_addr,
463*4882a593Smuzhiyun 					     pci_addr & ~pci_addr_mask,
464*4882a593Smuzhiyun 					     pci_addr_mask + 1);
465*4882a593Smuzhiyun 		ep->irq_pci_addr = (pci_addr & ~pci_addr_mask);
466*4882a593Smuzhiyun 		ep->irq_pci_fn = fn;
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	writew(data, ep->irq_cpu_addr + (pci_addr & pci_addr_mask));
470*4882a593Smuzhiyun 	return 0;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
rockchip_pcie_ep_raise_irq(struct pci_epc * epc,u8 fn,enum pci_epc_irq_type type,u16 interrupt_num)473*4882a593Smuzhiyun static int rockchip_pcie_ep_raise_irq(struct pci_epc *epc, u8 fn,
474*4882a593Smuzhiyun 				      enum pci_epc_irq_type type,
475*4882a593Smuzhiyun 				      u16 interrupt_num)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	switch (type) {
480*4882a593Smuzhiyun 	case PCI_EPC_IRQ_LEGACY:
481*4882a593Smuzhiyun 		return rockchip_pcie_ep_send_legacy_irq(ep, fn, 0);
482*4882a593Smuzhiyun 	case PCI_EPC_IRQ_MSI:
483*4882a593Smuzhiyun 		return rockchip_pcie_ep_send_msi_irq(ep, fn, interrupt_num);
484*4882a593Smuzhiyun 	default:
485*4882a593Smuzhiyun 		return -EINVAL;
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
rockchip_pcie_ep_start(struct pci_epc * epc)489*4882a593Smuzhiyun static int rockchip_pcie_ep_start(struct pci_epc *epc)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct rockchip_pcie_ep *ep = epc_get_drvdata(epc);
492*4882a593Smuzhiyun 	struct rockchip_pcie *rockchip = &ep->rockchip;
493*4882a593Smuzhiyun 	struct pci_epf *epf;
494*4882a593Smuzhiyun 	u32 cfg;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	cfg = BIT(0);
497*4882a593Smuzhiyun 	list_for_each_entry(epf, &epc->pci_epf, list)
498*4882a593Smuzhiyun 		cfg |= BIT(epf->func_no);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, cfg, PCIE_CORE_PHY_FUNC_CFG);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	return 0;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun static const struct pci_epc_features rockchip_pcie_epc_features = {
506*4882a593Smuzhiyun 	.linkup_notifier = false,
507*4882a593Smuzhiyun 	.msi_capable = true,
508*4882a593Smuzhiyun 	.msix_capable = false,
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun static const struct pci_epc_features*
rockchip_pcie_ep_get_features(struct pci_epc * epc,u8 func_no)512*4882a593Smuzhiyun rockchip_pcie_ep_get_features(struct pci_epc *epc, u8 func_no)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	return &rockchip_pcie_epc_features;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun static const struct pci_epc_ops rockchip_pcie_epc_ops = {
518*4882a593Smuzhiyun 	.write_header	= rockchip_pcie_ep_write_header,
519*4882a593Smuzhiyun 	.set_bar	= rockchip_pcie_ep_set_bar,
520*4882a593Smuzhiyun 	.clear_bar	= rockchip_pcie_ep_clear_bar,
521*4882a593Smuzhiyun 	.map_addr	= rockchip_pcie_ep_map_addr,
522*4882a593Smuzhiyun 	.unmap_addr	= rockchip_pcie_ep_unmap_addr,
523*4882a593Smuzhiyun 	.set_msi	= rockchip_pcie_ep_set_msi,
524*4882a593Smuzhiyun 	.get_msi	= rockchip_pcie_ep_get_msi,
525*4882a593Smuzhiyun 	.raise_irq	= rockchip_pcie_ep_raise_irq,
526*4882a593Smuzhiyun 	.start		= rockchip_pcie_ep_start,
527*4882a593Smuzhiyun 	.get_features	= rockchip_pcie_ep_get_features,
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun 
rockchip_pcie_parse_ep_dt(struct rockchip_pcie * rockchip,struct rockchip_pcie_ep * ep)530*4882a593Smuzhiyun static int rockchip_pcie_parse_ep_dt(struct rockchip_pcie *rockchip,
531*4882a593Smuzhiyun 				     struct rockchip_pcie_ep *ep)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	struct device *dev = rockchip->dev;
534*4882a593Smuzhiyun 	int err;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	err = rockchip_pcie_parse_dt(rockchip);
537*4882a593Smuzhiyun 	if (err)
538*4882a593Smuzhiyun 		return err;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	err = rockchip_pcie_get_phys(rockchip);
541*4882a593Smuzhiyun 	if (err)
542*4882a593Smuzhiyun 		return err;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	err = of_property_read_u32(dev->of_node,
545*4882a593Smuzhiyun 				   "rockchip,max-outbound-regions",
546*4882a593Smuzhiyun 				   &ep->max_regions);
547*4882a593Smuzhiyun 	if (err < 0 || ep->max_regions > MAX_REGION_LIMIT)
548*4882a593Smuzhiyun 		ep->max_regions = MAX_REGION_LIMIT;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	err = of_property_read_u8(dev->of_node, "max-functions",
551*4882a593Smuzhiyun 				  &ep->epc->max_functions);
552*4882a593Smuzhiyun 	if (err < 0)
553*4882a593Smuzhiyun 		ep->epc->max_functions = 1;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun static const struct of_device_id rockchip_pcie_ep_of_match[] = {
559*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3399-pcie-ep"},
560*4882a593Smuzhiyun 	{},
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun 
rockchip_pcie_ep_probe(struct platform_device * pdev)563*4882a593Smuzhiyun static int rockchip_pcie_ep_probe(struct platform_device *pdev)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
566*4882a593Smuzhiyun 	struct rockchip_pcie_ep *ep;
567*4882a593Smuzhiyun 	struct rockchip_pcie *rockchip;
568*4882a593Smuzhiyun 	struct pci_epc *epc;
569*4882a593Smuzhiyun 	size_t max_regions;
570*4882a593Smuzhiyun 	int err;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	ep = devm_kzalloc(dev, sizeof(*ep), GFP_KERNEL);
573*4882a593Smuzhiyun 	if (!ep)
574*4882a593Smuzhiyun 		return -ENOMEM;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	rockchip = &ep->rockchip;
577*4882a593Smuzhiyun 	rockchip->is_rc = false;
578*4882a593Smuzhiyun 	rockchip->dev = dev;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	epc = devm_pci_epc_create(dev, &rockchip_pcie_epc_ops);
581*4882a593Smuzhiyun 	if (IS_ERR(epc)) {
582*4882a593Smuzhiyun 		dev_err(dev, "failed to create epc device\n");
583*4882a593Smuzhiyun 		return PTR_ERR(epc);
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	ep->epc = epc;
587*4882a593Smuzhiyun 	epc_set_drvdata(epc, ep);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	err = rockchip_pcie_parse_ep_dt(rockchip, ep);
590*4882a593Smuzhiyun 	if (err)
591*4882a593Smuzhiyun 		return err;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	err = rockchip_pcie_enable_clocks(rockchip);
594*4882a593Smuzhiyun 	if (err)
595*4882a593Smuzhiyun 		return err;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	err = rockchip_pcie_init_port(rockchip);
598*4882a593Smuzhiyun 	if (err)
599*4882a593Smuzhiyun 		goto err_disable_clocks;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	/* Establish the link automatically */
602*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_ENABLE,
603*4882a593Smuzhiyun 			    PCIE_CLIENT_CONFIG);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	max_regions = ep->max_regions;
606*4882a593Smuzhiyun 	ep->ob_addr = devm_kcalloc(dev, max_regions, sizeof(*ep->ob_addr),
607*4882a593Smuzhiyun 				   GFP_KERNEL);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	if (!ep->ob_addr) {
610*4882a593Smuzhiyun 		err = -ENOMEM;
611*4882a593Smuzhiyun 		goto err_uninit_port;
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	/* Only enable function 0 by default */
615*4882a593Smuzhiyun 	rockchip_pcie_write(rockchip, BIT(0), PCIE_CORE_PHY_FUNC_CFG);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	err = pci_epc_mem_init(epc, rockchip->mem_res->start,
618*4882a593Smuzhiyun 			       resource_size(rockchip->mem_res), PAGE_SIZE);
619*4882a593Smuzhiyun 	if (err < 0) {
620*4882a593Smuzhiyun 		dev_err(dev, "failed to initialize the memory space\n");
621*4882a593Smuzhiyun 		goto err_uninit_port;
622*4882a593Smuzhiyun 	}
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	ep->irq_cpu_addr = pci_epc_mem_alloc_addr(epc, &ep->irq_phys_addr,
625*4882a593Smuzhiyun 						  SZ_128K);
626*4882a593Smuzhiyun 	if (!ep->irq_cpu_addr) {
627*4882a593Smuzhiyun 		dev_err(dev, "failed to reserve memory space for MSI\n");
628*4882a593Smuzhiyun 		err = -ENOMEM;
629*4882a593Smuzhiyun 		goto err_epc_mem_exit;
630*4882a593Smuzhiyun 	}
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	ep->irq_pci_addr = ROCKCHIP_PCIE_EP_DUMMY_IRQ_ADDR;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	return 0;
635*4882a593Smuzhiyun err_epc_mem_exit:
636*4882a593Smuzhiyun 	pci_epc_mem_exit(epc);
637*4882a593Smuzhiyun err_uninit_port:
638*4882a593Smuzhiyun 	rockchip_pcie_deinit_phys(rockchip);
639*4882a593Smuzhiyun err_disable_clocks:
640*4882a593Smuzhiyun 	rockchip_pcie_disable_clocks(rockchip);
641*4882a593Smuzhiyun 	return err;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun static struct platform_driver rockchip_pcie_ep_driver = {
645*4882a593Smuzhiyun 	.driver = {
646*4882a593Smuzhiyun 		.name = "rockchip-pcie-ep",
647*4882a593Smuzhiyun 		.of_match_table = rockchip_pcie_ep_of_match,
648*4882a593Smuzhiyun 	},
649*4882a593Smuzhiyun 	.probe = rockchip_pcie_ep_probe,
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun builtin_platform_driver(rockchip_pcie_ep_driver);
653