xref: /OK3568_Linux_fs/kernel/drivers/pci/controller/pcie-rcar.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * PCIe driver for Renesas R-Car SoCs
4*4882a593Smuzhiyun  *  Copyright (C) 2014-2020 Renesas Electronics Europe Ltd
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Phil Edworthy <phil.edworthy@renesas.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _PCIE_RCAR_H
10*4882a593Smuzhiyun #define _PCIE_RCAR_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define PCIECAR			0x000010
13*4882a593Smuzhiyun #define PCIECCTLR		0x000018
14*4882a593Smuzhiyun #define  CONFIG_SEND_ENABLE	BIT(31)
15*4882a593Smuzhiyun #define  TYPE0			(0 << 8)
16*4882a593Smuzhiyun #define  TYPE1			BIT(8)
17*4882a593Smuzhiyun #define PCIECDR			0x000020
18*4882a593Smuzhiyun #define PCIEMSR			0x000028
19*4882a593Smuzhiyun #define PCIEINTXR		0x000400
20*4882a593Smuzhiyun #define  ASTINTX		BIT(16)
21*4882a593Smuzhiyun #define PCIEPHYSR		0x0007f0
22*4882a593Smuzhiyun #define  PHYRDY			BIT(0)
23*4882a593Smuzhiyun #define PCIEMSITXR		0x000840
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Transfer control */
26*4882a593Smuzhiyun #define PCIETCTLR		0x02000
27*4882a593Smuzhiyun #define  DL_DOWN		BIT(3)
28*4882a593Smuzhiyun #define  CFINIT			BIT(0)
29*4882a593Smuzhiyun #define PCIETSTR		0x02004
30*4882a593Smuzhiyun #define  DATA_LINK_ACTIVE	BIT(0)
31*4882a593Smuzhiyun #define PCIEERRFR		0x02020
32*4882a593Smuzhiyun #define  UNSUPPORTED_REQUEST	BIT(4)
33*4882a593Smuzhiyun #define PCIEMSIFR		0x02044
34*4882a593Smuzhiyun #define PCIEMSIALR		0x02048
35*4882a593Smuzhiyun #define  MSIFE			BIT(0)
36*4882a593Smuzhiyun #define PCIEMSIAUR		0x0204c
37*4882a593Smuzhiyun #define PCIEMSIIER		0x02050
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* root port address */
40*4882a593Smuzhiyun #define PCIEPRAR(x)		(0x02080 + ((x) * 0x4))
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* local address reg & mask */
43*4882a593Smuzhiyun #define PCIELAR(x)		(0x02200 + ((x) * 0x20))
44*4882a593Smuzhiyun #define PCIELAMR(x)		(0x02208 + ((x) * 0x20))
45*4882a593Smuzhiyun #define  LAM_PREFETCH		BIT(3)
46*4882a593Smuzhiyun #define  LAM_64BIT		BIT(2)
47*4882a593Smuzhiyun #define  LAR_ENABLE		BIT(1)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* PCIe address reg & mask */
50*4882a593Smuzhiyun #define PCIEPALR(x)		(0x03400 + ((x) * 0x20))
51*4882a593Smuzhiyun #define PCIEPAUR(x)		(0x03404 + ((x) * 0x20))
52*4882a593Smuzhiyun #define PCIEPAMR(x)		(0x03408 + ((x) * 0x20))
53*4882a593Smuzhiyun #define PCIEPTCTLR(x)		(0x0340c + ((x) * 0x20))
54*4882a593Smuzhiyun #define  PAR_ENABLE		BIT(31)
55*4882a593Smuzhiyun #define  IO_SPACE		BIT(8)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* Configuration */
58*4882a593Smuzhiyun #define PCICONF(x)		(0x010000 + ((x) * 0x4))
59*4882a593Smuzhiyun #define  INTDIS			BIT(10)
60*4882a593Smuzhiyun #define PMCAP(x)		(0x010040 + ((x) * 0x4))
61*4882a593Smuzhiyun #define MSICAP(x)		(0x010050 + ((x) * 0x4))
62*4882a593Smuzhiyun #define  MSICAP0_MSIE		BIT(16)
63*4882a593Smuzhiyun #define  MSICAP0_MMESCAP_OFFSET	17
64*4882a593Smuzhiyun #define  MSICAP0_MMESE_OFFSET	20
65*4882a593Smuzhiyun #define  MSICAP0_MMESE_MASK	GENMASK(22, 20)
66*4882a593Smuzhiyun #define EXPCAP(x)		(0x010070 + ((x) * 0x4))
67*4882a593Smuzhiyun #define VCCAP(x)		(0x010100 + ((x) * 0x4))
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* link layer */
70*4882a593Smuzhiyun #define IDSETR0			0x011000
71*4882a593Smuzhiyun #define IDSETR1			0x011004
72*4882a593Smuzhiyun #define SUBIDSETR		0x011024
73*4882a593Smuzhiyun #define TLCTLR			0x011048
74*4882a593Smuzhiyun #define MACSR			0x011054
75*4882a593Smuzhiyun #define  SPCHGFIN		BIT(4)
76*4882a593Smuzhiyun #define  SPCHGFAIL		BIT(6)
77*4882a593Smuzhiyun #define  SPCHGSUC		BIT(7)
78*4882a593Smuzhiyun #define  LINK_SPEED		(0xf << 16)
79*4882a593Smuzhiyun #define  LINK_SPEED_2_5GTS	(1 << 16)
80*4882a593Smuzhiyun #define  LINK_SPEED_5_0GTS	(2 << 16)
81*4882a593Smuzhiyun #define MACCTLR			0x011058
82*4882a593Smuzhiyun #define  MACCTLR_NFTS_MASK	GENMASK(23, 16)	/* The name is from SH7786 */
83*4882a593Smuzhiyun #define  SPEED_CHANGE		BIT(24)
84*4882a593Smuzhiyun #define  SCRAMBLE_DISABLE	BIT(27)
85*4882a593Smuzhiyun #define  LTSMDIS		BIT(31)
86*4882a593Smuzhiyun #define  MACCTLR_INIT_VAL	(LTSMDIS | MACCTLR_NFTS_MASK)
87*4882a593Smuzhiyun #define PMSR			0x01105c
88*4882a593Smuzhiyun #define MACS2R			0x011078
89*4882a593Smuzhiyun #define MACCGSPSETR		0x011084
90*4882a593Smuzhiyun #define  SPCNGRSN		BIT(31)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* R-Car H1 PHY */
93*4882a593Smuzhiyun #define H1_PCIEPHYADRR		0x04000c
94*4882a593Smuzhiyun #define  WRITE_CMD		BIT(16)
95*4882a593Smuzhiyun #define  PHY_ACK		BIT(24)
96*4882a593Smuzhiyun #define  RATE_POS		12
97*4882a593Smuzhiyun #define  LANE_POS		8
98*4882a593Smuzhiyun #define  ADR_POS		0
99*4882a593Smuzhiyun #define H1_PCIEPHYDOUTR		0x040014
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* R-Car Gen2 PHY */
102*4882a593Smuzhiyun #define GEN2_PCIEPHYADDR	0x780
103*4882a593Smuzhiyun #define GEN2_PCIEPHYDATA	0x784
104*4882a593Smuzhiyun #define GEN2_PCIEPHYCTRL	0x78c
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define INT_PCI_MSI_NR		32
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define RCONF(x)		(PCICONF(0) + (x))
109*4882a593Smuzhiyun #define RPMCAP(x)		(PMCAP(0) + (x))
110*4882a593Smuzhiyun #define REXPCAP(x)		(EXPCAP(0) + (x))
111*4882a593Smuzhiyun #define RVCCAP(x)		(VCCAP(0) + (x))
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define PCIE_CONF_BUS(b)	(((b) & 0xff) << 24)
114*4882a593Smuzhiyun #define PCIE_CONF_DEV(d)	(((d) & 0x1f) << 19)
115*4882a593Smuzhiyun #define PCIE_CONF_FUNC(f)	(((f) & 0x7) << 16)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define RCAR_PCI_MAX_RESOURCES	4
118*4882a593Smuzhiyun #define MAX_NR_INBOUND_MAPS	6
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun struct rcar_pcie {
121*4882a593Smuzhiyun 	struct device		*dev;
122*4882a593Smuzhiyun 	void __iomem		*base;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun enum {
126*4882a593Smuzhiyun 	RCAR_PCI_ACCESS_READ,
127*4882a593Smuzhiyun 	RCAR_PCI_ACCESS_WRITE,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun void rcar_pci_write_reg(struct rcar_pcie *pcie, u32 val, unsigned int reg);
131*4882a593Smuzhiyun u32 rcar_pci_read_reg(struct rcar_pcie *pcie, unsigned int reg);
132*4882a593Smuzhiyun void rcar_rmw32(struct rcar_pcie *pcie, int where, u32 mask, u32 data);
133*4882a593Smuzhiyun int rcar_pcie_wait_for_phyrdy(struct rcar_pcie *pcie);
134*4882a593Smuzhiyun int rcar_pcie_wait_for_dl(struct rcar_pcie *pcie);
135*4882a593Smuzhiyun void rcar_pcie_set_outbound(struct rcar_pcie *pcie, int win,
136*4882a593Smuzhiyun 			    struct resource_entry *window);
137*4882a593Smuzhiyun void rcar_pcie_set_inbound(struct rcar_pcie *pcie, u64 cpu_addr,
138*4882a593Smuzhiyun 			   u64 pci_addr, u64 flags, int idx, bool host);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #endif
141