xref: /OK3568_Linux_fs/kernel/drivers/pci/controller/pcie-rcar-host.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * PCIe driver for Renesas R-Car SoCs
4*4882a593Smuzhiyun  *  Copyright (C) 2014-2020 Renesas Electronics Europe Ltd
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based on:
7*4882a593Smuzhiyun  *  arch/sh/drivers/pci/pcie-sh7786.c
8*4882a593Smuzhiyun  *  arch/sh/drivers/pci/ops-sh7786.c
9*4882a593Smuzhiyun  *  Copyright (C) 2009 - 2011  Paul Mundt
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Author: Phil Edworthy <phil.edworthy@renesas.com>
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/bitops.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/irq.h>
19*4882a593Smuzhiyun #include <linux/irqdomain.h>
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/msi.h>
23*4882a593Smuzhiyun #include <linux/of_address.h>
24*4882a593Smuzhiyun #include <linux/of_irq.h>
25*4882a593Smuzhiyun #include <linux/of_pci.h>
26*4882a593Smuzhiyun #include <linux/of_platform.h>
27*4882a593Smuzhiyun #include <linux/pci.h>
28*4882a593Smuzhiyun #include <linux/phy/phy.h>
29*4882a593Smuzhiyun #include <linux/platform_device.h>
30*4882a593Smuzhiyun #include <linux/pm_runtime.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include "pcie-rcar.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct rcar_msi {
36*4882a593Smuzhiyun 	DECLARE_BITMAP(used, INT_PCI_MSI_NR);
37*4882a593Smuzhiyun 	struct irq_domain *domain;
38*4882a593Smuzhiyun 	struct msi_controller chip;
39*4882a593Smuzhiyun 	unsigned long pages;
40*4882a593Smuzhiyun 	struct mutex lock;
41*4882a593Smuzhiyun 	int irq1;
42*4882a593Smuzhiyun 	int irq2;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
to_rcar_msi(struct msi_controller * chip)45*4882a593Smuzhiyun static inline struct rcar_msi *to_rcar_msi(struct msi_controller *chip)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	return container_of(chip, struct rcar_msi, chip);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* Structure representing the PCIe interface */
51*4882a593Smuzhiyun struct rcar_pcie_host {
52*4882a593Smuzhiyun 	struct rcar_pcie	pcie;
53*4882a593Smuzhiyun 	struct device		*dev;
54*4882a593Smuzhiyun 	struct phy		*phy;
55*4882a593Smuzhiyun 	void __iomem		*base;
56*4882a593Smuzhiyun 	struct clk		*bus_clk;
57*4882a593Smuzhiyun 	struct			rcar_msi msi;
58*4882a593Smuzhiyun 	int			(*phy_init_fn)(struct rcar_pcie_host *host);
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
rcar_read_conf(struct rcar_pcie * pcie,int where)61*4882a593Smuzhiyun static u32 rcar_read_conf(struct rcar_pcie *pcie, int where)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	unsigned int shift = BITS_PER_BYTE * (where & 3);
64*4882a593Smuzhiyun 	u32 val = rcar_pci_read_reg(pcie, where & ~3);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return val >> shift;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* Serialization is provided by 'pci_lock' in drivers/pci/access.c */
rcar_pcie_config_access(struct rcar_pcie_host * host,unsigned char access_type,struct pci_bus * bus,unsigned int devfn,int where,u32 * data)70*4882a593Smuzhiyun static int rcar_pcie_config_access(struct rcar_pcie_host *host,
71*4882a593Smuzhiyun 		unsigned char access_type, struct pci_bus *bus,
72*4882a593Smuzhiyun 		unsigned int devfn, int where, u32 *data)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
75*4882a593Smuzhiyun 	unsigned int dev, func, reg, index;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	dev = PCI_SLOT(devfn);
78*4882a593Smuzhiyun 	func = PCI_FUNC(devfn);
79*4882a593Smuzhiyun 	reg = where & ~3;
80*4882a593Smuzhiyun 	index = reg / 4;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/*
83*4882a593Smuzhiyun 	 * While each channel has its own memory-mapped extended config
84*4882a593Smuzhiyun 	 * space, it's generally only accessible when in endpoint mode.
85*4882a593Smuzhiyun 	 * When in root complex mode, the controller is unable to target
86*4882a593Smuzhiyun 	 * itself with either type 0 or type 1 accesses, and indeed, any
87*4882a593Smuzhiyun 	 * controller initiated target transfer to its own config space
88*4882a593Smuzhiyun 	 * result in a completer abort.
89*4882a593Smuzhiyun 	 *
90*4882a593Smuzhiyun 	 * Each channel effectively only supports a single device, but as
91*4882a593Smuzhiyun 	 * the same channel <-> device access works for any PCI_SLOT()
92*4882a593Smuzhiyun 	 * value, we cheat a bit here and bind the controller's config
93*4882a593Smuzhiyun 	 * space to devfn 0 in order to enable self-enumeration. In this
94*4882a593Smuzhiyun 	 * case the regular ECAR/ECDR path is sidelined and the mangled
95*4882a593Smuzhiyun 	 * config access itself is initiated as an internal bus transaction.
96*4882a593Smuzhiyun 	 */
97*4882a593Smuzhiyun 	if (pci_is_root_bus(bus)) {
98*4882a593Smuzhiyun 		if (dev != 0)
99*4882a593Smuzhiyun 			return PCIBIOS_DEVICE_NOT_FOUND;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		if (access_type == RCAR_PCI_ACCESS_READ)
102*4882a593Smuzhiyun 			*data = rcar_pci_read_reg(pcie, PCICONF(index));
103*4882a593Smuzhiyun 		else
104*4882a593Smuzhiyun 			rcar_pci_write_reg(pcie, *data, PCICONF(index));
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 		return PCIBIOS_SUCCESSFUL;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* Clear errors */
110*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, rcar_pci_read_reg(pcie, PCIEERRFR), PCIEERRFR);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* Set the PIO address */
113*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, PCIE_CONF_BUS(bus->number) |
114*4882a593Smuzhiyun 		PCIE_CONF_DEV(dev) | PCIE_CONF_FUNC(func) | reg, PCIECAR);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* Enable the configuration access */
117*4882a593Smuzhiyun 	if (pci_is_root_bus(bus->parent))
118*4882a593Smuzhiyun 		rcar_pci_write_reg(pcie, CONFIG_SEND_ENABLE | TYPE0, PCIECCTLR);
119*4882a593Smuzhiyun 	else
120*4882a593Smuzhiyun 		rcar_pci_write_reg(pcie, CONFIG_SEND_ENABLE | TYPE1, PCIECCTLR);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* Check for errors */
123*4882a593Smuzhiyun 	if (rcar_pci_read_reg(pcie, PCIEERRFR) & UNSUPPORTED_REQUEST)
124*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* Check for master and target aborts */
127*4882a593Smuzhiyun 	if (rcar_read_conf(pcie, RCONF(PCI_STATUS)) &
128*4882a593Smuzhiyun 		(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT))
129*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (access_type == RCAR_PCI_ACCESS_READ)
132*4882a593Smuzhiyun 		*data = rcar_pci_read_reg(pcie, PCIECDR);
133*4882a593Smuzhiyun 	else
134*4882a593Smuzhiyun 		rcar_pci_write_reg(pcie, *data, PCIECDR);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	/* Disable the configuration access */
137*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0, PCIECCTLR);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
rcar_pcie_read_conf(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)142*4882a593Smuzhiyun static int rcar_pcie_read_conf(struct pci_bus *bus, unsigned int devfn,
143*4882a593Smuzhiyun 			       int where, int size, u32 *val)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct rcar_pcie_host *host = bus->sysdata;
146*4882a593Smuzhiyun 	int ret;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	ret = rcar_pcie_config_access(host, RCAR_PCI_ACCESS_READ,
149*4882a593Smuzhiyun 				      bus, devfn, where, val);
150*4882a593Smuzhiyun 	if (ret != PCIBIOS_SUCCESSFUL) {
151*4882a593Smuzhiyun 		*val = 0xffffffff;
152*4882a593Smuzhiyun 		return ret;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	if (size == 1)
156*4882a593Smuzhiyun 		*val = (*val >> (BITS_PER_BYTE * (where & 3))) & 0xff;
157*4882a593Smuzhiyun 	else if (size == 2)
158*4882a593Smuzhiyun 		*val = (*val >> (BITS_PER_BYTE * (where & 2))) & 0xffff;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	dev_dbg(&bus->dev, "pcie-config-read: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08x\n",
161*4882a593Smuzhiyun 		bus->number, devfn, where, size, *val);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return ret;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /* Serialization is provided by 'pci_lock' in drivers/pci/access.c */
rcar_pcie_write_conf(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)167*4882a593Smuzhiyun static int rcar_pcie_write_conf(struct pci_bus *bus, unsigned int devfn,
168*4882a593Smuzhiyun 				int where, int size, u32 val)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	struct rcar_pcie_host *host = bus->sysdata;
171*4882a593Smuzhiyun 	unsigned int shift;
172*4882a593Smuzhiyun 	u32 data;
173*4882a593Smuzhiyun 	int ret;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	ret = rcar_pcie_config_access(host, RCAR_PCI_ACCESS_READ,
176*4882a593Smuzhiyun 				      bus, devfn, where, &data);
177*4882a593Smuzhiyun 	if (ret != PCIBIOS_SUCCESSFUL)
178*4882a593Smuzhiyun 		return ret;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	dev_dbg(&bus->dev, "pcie-config-write: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08x\n",
181*4882a593Smuzhiyun 		bus->number, devfn, where, size, val);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (size == 1) {
184*4882a593Smuzhiyun 		shift = BITS_PER_BYTE * (where & 3);
185*4882a593Smuzhiyun 		data &= ~(0xff << shift);
186*4882a593Smuzhiyun 		data |= ((val & 0xff) << shift);
187*4882a593Smuzhiyun 	} else if (size == 2) {
188*4882a593Smuzhiyun 		shift = BITS_PER_BYTE * (where & 2);
189*4882a593Smuzhiyun 		data &= ~(0xffff << shift);
190*4882a593Smuzhiyun 		data |= ((val & 0xffff) << shift);
191*4882a593Smuzhiyun 	} else
192*4882a593Smuzhiyun 		data = val;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	ret = rcar_pcie_config_access(host, RCAR_PCI_ACCESS_WRITE,
195*4882a593Smuzhiyun 				      bus, devfn, where, &data);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return ret;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static struct pci_ops rcar_pcie_ops = {
201*4882a593Smuzhiyun 	.read	= rcar_pcie_read_conf,
202*4882a593Smuzhiyun 	.write	= rcar_pcie_write_conf,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
rcar_pcie_force_speedup(struct rcar_pcie * pcie)205*4882a593Smuzhiyun static void rcar_pcie_force_speedup(struct rcar_pcie *pcie)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
208*4882a593Smuzhiyun 	unsigned int timeout = 1000;
209*4882a593Smuzhiyun 	u32 macsr;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if ((rcar_pci_read_reg(pcie, MACS2R) & LINK_SPEED) != LINK_SPEED_5_0GTS)
212*4882a593Smuzhiyun 		return;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if (rcar_pci_read_reg(pcie, MACCTLR) & SPEED_CHANGE) {
215*4882a593Smuzhiyun 		dev_err(dev, "Speed change already in progress\n");
216*4882a593Smuzhiyun 		return;
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	macsr = rcar_pci_read_reg(pcie, MACSR);
220*4882a593Smuzhiyun 	if ((macsr & LINK_SPEED) == LINK_SPEED_5_0GTS)
221*4882a593Smuzhiyun 		goto done;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* Set target link speed to 5.0 GT/s */
224*4882a593Smuzhiyun 	rcar_rmw32(pcie, EXPCAP(12), PCI_EXP_LNKSTA_CLS,
225*4882a593Smuzhiyun 		   PCI_EXP_LNKSTA_CLS_5_0GB);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* Set speed change reason as intentional factor */
228*4882a593Smuzhiyun 	rcar_rmw32(pcie, MACCGSPSETR, SPCNGRSN, 0);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Clear SPCHGFIN, SPCHGSUC, and SPCHGFAIL */
231*4882a593Smuzhiyun 	if (macsr & (SPCHGFIN | SPCHGSUC | SPCHGFAIL))
232*4882a593Smuzhiyun 		rcar_pci_write_reg(pcie, macsr, MACSR);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* Start link speed change */
235*4882a593Smuzhiyun 	rcar_rmw32(pcie, MACCTLR, SPEED_CHANGE, SPEED_CHANGE);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	while (timeout--) {
238*4882a593Smuzhiyun 		macsr = rcar_pci_read_reg(pcie, MACSR);
239*4882a593Smuzhiyun 		if (macsr & SPCHGFIN) {
240*4882a593Smuzhiyun 			/* Clear the interrupt bits */
241*4882a593Smuzhiyun 			rcar_pci_write_reg(pcie, macsr, MACSR);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 			if (macsr & SPCHGFAIL)
244*4882a593Smuzhiyun 				dev_err(dev, "Speed change failed\n");
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 			goto done;
247*4882a593Smuzhiyun 		}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		msleep(1);
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	dev_err(dev, "Speed change timed out\n");
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun done:
255*4882a593Smuzhiyun 	dev_info(dev, "Current link speed is %s GT/s\n",
256*4882a593Smuzhiyun 		 (macsr & LINK_SPEED) == LINK_SPEED_5_0GTS ? "5" : "2.5");
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
rcar_pcie_hw_enable(struct rcar_pcie_host * host)259*4882a593Smuzhiyun static void rcar_pcie_hw_enable(struct rcar_pcie_host *host)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
262*4882a593Smuzhiyun 	struct pci_host_bridge *bridge = pci_host_bridge_from_priv(host);
263*4882a593Smuzhiyun 	struct resource_entry *win;
264*4882a593Smuzhiyun 	LIST_HEAD(res);
265*4882a593Smuzhiyun 	int i = 0;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* Try setting 5 GT/s link speed */
268*4882a593Smuzhiyun 	rcar_pcie_force_speedup(pcie);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* Setup PCI resources */
271*4882a593Smuzhiyun 	resource_list_for_each_entry(win, &bridge->windows) {
272*4882a593Smuzhiyun 		struct resource *res = win->res;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 		if (!res->flags)
275*4882a593Smuzhiyun 			continue;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 		switch (resource_type(res)) {
278*4882a593Smuzhiyun 		case IORESOURCE_IO:
279*4882a593Smuzhiyun 		case IORESOURCE_MEM:
280*4882a593Smuzhiyun 			rcar_pcie_set_outbound(pcie, i, win);
281*4882a593Smuzhiyun 			i++;
282*4882a593Smuzhiyun 			break;
283*4882a593Smuzhiyun 		}
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
rcar_pcie_enable(struct rcar_pcie_host * host)287*4882a593Smuzhiyun static int rcar_pcie_enable(struct rcar_pcie_host *host)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	struct pci_host_bridge *bridge = pci_host_bridge_from_priv(host);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	rcar_pcie_hw_enable(host);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	pci_add_flags(PCI_REASSIGN_ALL_BUS);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	bridge->sysdata = host;
296*4882a593Smuzhiyun 	bridge->ops = &rcar_pcie_ops;
297*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PCI_MSI))
298*4882a593Smuzhiyun 		bridge->msi = &host->msi.chip;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	return pci_host_probe(bridge);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
phy_wait_for_ack(struct rcar_pcie * pcie)303*4882a593Smuzhiyun static int phy_wait_for_ack(struct rcar_pcie *pcie)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
306*4882a593Smuzhiyun 	unsigned int timeout = 100;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	while (timeout--) {
309*4882a593Smuzhiyun 		if (rcar_pci_read_reg(pcie, H1_PCIEPHYADRR) & PHY_ACK)
310*4882a593Smuzhiyun 			return 0;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		udelay(100);
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	dev_err(dev, "Access to PCIe phy timed out\n");
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return -ETIMEDOUT;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
phy_write_reg(struct rcar_pcie * pcie,unsigned int rate,u32 addr,unsigned int lane,u32 data)320*4882a593Smuzhiyun static void phy_write_reg(struct rcar_pcie *pcie,
321*4882a593Smuzhiyun 			  unsigned int rate, u32 addr,
322*4882a593Smuzhiyun 			  unsigned int lane, u32 data)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	u32 phyaddr;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	phyaddr = WRITE_CMD |
327*4882a593Smuzhiyun 		((rate & 1) << RATE_POS) |
328*4882a593Smuzhiyun 		((lane & 0xf) << LANE_POS) |
329*4882a593Smuzhiyun 		((addr & 0xff) << ADR_POS);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* Set write data */
332*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, data, H1_PCIEPHYDOUTR);
333*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, phyaddr, H1_PCIEPHYADRR);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* Ignore errors as they will be dealt with if the data link is down */
336*4882a593Smuzhiyun 	phy_wait_for_ack(pcie);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* Clear command */
339*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0, H1_PCIEPHYDOUTR);
340*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0, H1_PCIEPHYADRR);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/* Ignore errors as they will be dealt with if the data link is down */
343*4882a593Smuzhiyun 	phy_wait_for_ack(pcie);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
rcar_pcie_hw_init(struct rcar_pcie * pcie)346*4882a593Smuzhiyun static int rcar_pcie_hw_init(struct rcar_pcie *pcie)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	int err;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* Begin initialization */
351*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0, PCIETCTLR);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* Set mode */
354*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 1, PCIEMSR);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	err = rcar_pcie_wait_for_phyrdy(pcie);
357*4882a593Smuzhiyun 	if (err)
358*4882a593Smuzhiyun 		return err;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/*
361*4882a593Smuzhiyun 	 * Initial header for port config space is type 1, set the device
362*4882a593Smuzhiyun 	 * class to match. Hardware takes care of propagating the IDSETR
363*4882a593Smuzhiyun 	 * settings, so there is no need to bother with a quirk.
364*4882a593Smuzhiyun 	 */
365*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, PCI_CLASS_BRIDGE_PCI << 16, IDSETR1);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/*
368*4882a593Smuzhiyun 	 * Setup Secondary Bus Number & Subordinate Bus Number, even though
369*4882a593Smuzhiyun 	 * they aren't used, to avoid bridge being detected as broken.
370*4882a593Smuzhiyun 	 */
371*4882a593Smuzhiyun 	rcar_rmw32(pcie, RCONF(PCI_SECONDARY_BUS), 0xff, 1);
372*4882a593Smuzhiyun 	rcar_rmw32(pcie, RCONF(PCI_SUBORDINATE_BUS), 0xff, 1);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/* Initialize default capabilities. */
375*4882a593Smuzhiyun 	rcar_rmw32(pcie, REXPCAP(0), 0xff, PCI_CAP_ID_EXP);
376*4882a593Smuzhiyun 	rcar_rmw32(pcie, REXPCAP(PCI_EXP_FLAGS),
377*4882a593Smuzhiyun 		PCI_EXP_FLAGS_TYPE, PCI_EXP_TYPE_ROOT_PORT << 4);
378*4882a593Smuzhiyun 	rcar_rmw32(pcie, RCONF(PCI_HEADER_TYPE), 0x7f,
379*4882a593Smuzhiyun 		PCI_HEADER_TYPE_BRIDGE);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* Enable data link layer active state reporting */
382*4882a593Smuzhiyun 	rcar_rmw32(pcie, REXPCAP(PCI_EXP_LNKCAP), PCI_EXP_LNKCAP_DLLLARC,
383*4882a593Smuzhiyun 		PCI_EXP_LNKCAP_DLLLARC);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* Write out the physical slot number = 0 */
386*4882a593Smuzhiyun 	rcar_rmw32(pcie, REXPCAP(PCI_EXP_SLTCAP), PCI_EXP_SLTCAP_PSN, 0);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* Set the completion timer timeout to the maximum 50ms. */
389*4882a593Smuzhiyun 	rcar_rmw32(pcie, TLCTLR + 1, 0x3f, 50);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* Terminate list of capabilities (Next Capability Offset=0) */
392*4882a593Smuzhiyun 	rcar_rmw32(pcie, RVCCAP(0), 0xfff00000, 0);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/* Enable MSI */
395*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PCI_MSI))
396*4882a593Smuzhiyun 		rcar_pci_write_reg(pcie, 0x801f0000, PCIEMSITXR);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, MACCTLR_INIT_VAL, MACCTLR);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/* Finish initialization - establish a PCI Express link */
401*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, CFINIT, PCIETCTLR);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* This will timeout if we don't have a link. */
404*4882a593Smuzhiyun 	err = rcar_pcie_wait_for_dl(pcie);
405*4882a593Smuzhiyun 	if (err)
406*4882a593Smuzhiyun 		return err;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Enable INTx interrupts */
409*4882a593Smuzhiyun 	rcar_rmw32(pcie, PCIEINTXR, 0, 0xF << 8);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	wmb();
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
rcar_pcie_phy_init_h1(struct rcar_pcie_host * host)416*4882a593Smuzhiyun static int rcar_pcie_phy_init_h1(struct rcar_pcie_host *host)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* Initialize the phy */
421*4882a593Smuzhiyun 	phy_write_reg(pcie, 0, 0x42, 0x1, 0x0EC34191);
422*4882a593Smuzhiyun 	phy_write_reg(pcie, 1, 0x42, 0x1, 0x0EC34180);
423*4882a593Smuzhiyun 	phy_write_reg(pcie, 0, 0x43, 0x1, 0x00210188);
424*4882a593Smuzhiyun 	phy_write_reg(pcie, 1, 0x43, 0x1, 0x00210188);
425*4882a593Smuzhiyun 	phy_write_reg(pcie, 0, 0x44, 0x1, 0x015C0014);
426*4882a593Smuzhiyun 	phy_write_reg(pcie, 1, 0x44, 0x1, 0x015C0014);
427*4882a593Smuzhiyun 	phy_write_reg(pcie, 1, 0x4C, 0x1, 0x786174A0);
428*4882a593Smuzhiyun 	phy_write_reg(pcie, 1, 0x4D, 0x1, 0x048000BB);
429*4882a593Smuzhiyun 	phy_write_reg(pcie, 0, 0x51, 0x1, 0x079EC062);
430*4882a593Smuzhiyun 	phy_write_reg(pcie, 0, 0x52, 0x1, 0x20000000);
431*4882a593Smuzhiyun 	phy_write_reg(pcie, 1, 0x52, 0x1, 0x20000000);
432*4882a593Smuzhiyun 	phy_write_reg(pcie, 1, 0x56, 0x1, 0x00003806);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	phy_write_reg(pcie, 0, 0x60, 0x1, 0x004B03A5);
435*4882a593Smuzhiyun 	phy_write_reg(pcie, 0, 0x64, 0x1, 0x3F0F1F0F);
436*4882a593Smuzhiyun 	phy_write_reg(pcie, 0, 0x66, 0x1, 0x00008000);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	return 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
rcar_pcie_phy_init_gen2(struct rcar_pcie_host * host)441*4882a593Smuzhiyun static int rcar_pcie_phy_init_gen2(struct rcar_pcie_host *host)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/*
446*4882a593Smuzhiyun 	 * These settings come from the R-Car Series, 2nd Generation User's
447*4882a593Smuzhiyun 	 * Manual, section 50.3.1 (2) Initialization of the physical layer.
448*4882a593Smuzhiyun 	 */
449*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0x000f0030, GEN2_PCIEPHYADDR);
450*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0x00381203, GEN2_PCIEPHYDATA);
451*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0x00000001, GEN2_PCIEPHYCTRL);
452*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0x00000006, GEN2_PCIEPHYCTRL);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0x000f0054, GEN2_PCIEPHYADDR);
455*4882a593Smuzhiyun 	/* The following value is for DC connection, no termination resistor */
456*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0x13802007, GEN2_PCIEPHYDATA);
457*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0x00000001, GEN2_PCIEPHYCTRL);
458*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0x00000006, GEN2_PCIEPHYCTRL);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	return 0;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
rcar_pcie_phy_init_gen3(struct rcar_pcie_host * host)463*4882a593Smuzhiyun static int rcar_pcie_phy_init_gen3(struct rcar_pcie_host *host)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	int err;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	err = phy_init(host->phy);
468*4882a593Smuzhiyun 	if (err)
469*4882a593Smuzhiyun 		return err;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	err = phy_power_on(host->phy);
472*4882a593Smuzhiyun 	if (err)
473*4882a593Smuzhiyun 		phy_exit(host->phy);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return err;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
rcar_msi_alloc(struct rcar_msi * chip)478*4882a593Smuzhiyun static int rcar_msi_alloc(struct rcar_msi *chip)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	int msi;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	mutex_lock(&chip->lock);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	msi = find_first_zero_bit(chip->used, INT_PCI_MSI_NR);
485*4882a593Smuzhiyun 	if (msi < INT_PCI_MSI_NR)
486*4882a593Smuzhiyun 		set_bit(msi, chip->used);
487*4882a593Smuzhiyun 	else
488*4882a593Smuzhiyun 		msi = -ENOSPC;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	mutex_unlock(&chip->lock);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	return msi;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
rcar_msi_alloc_region(struct rcar_msi * chip,int no_irqs)495*4882a593Smuzhiyun static int rcar_msi_alloc_region(struct rcar_msi *chip, int no_irqs)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	int msi;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	mutex_lock(&chip->lock);
500*4882a593Smuzhiyun 	msi = bitmap_find_free_region(chip->used, INT_PCI_MSI_NR,
501*4882a593Smuzhiyun 				      order_base_2(no_irqs));
502*4882a593Smuzhiyun 	mutex_unlock(&chip->lock);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return msi;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
rcar_msi_free(struct rcar_msi * chip,unsigned long irq)507*4882a593Smuzhiyun static void rcar_msi_free(struct rcar_msi *chip, unsigned long irq)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	mutex_lock(&chip->lock);
510*4882a593Smuzhiyun 	clear_bit(irq, chip->used);
511*4882a593Smuzhiyun 	mutex_unlock(&chip->lock);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
rcar_pcie_msi_irq(int irq,void * data)514*4882a593Smuzhiyun static irqreturn_t rcar_pcie_msi_irq(int irq, void *data)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	struct rcar_pcie_host *host = data;
517*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
518*4882a593Smuzhiyun 	struct rcar_msi *msi = &host->msi;
519*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
520*4882a593Smuzhiyun 	unsigned long reg;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	reg = rcar_pci_read_reg(pcie, PCIEMSIFR);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	/* MSI & INTx share an interrupt - we only handle MSI here */
525*4882a593Smuzhiyun 	if (!reg)
526*4882a593Smuzhiyun 		return IRQ_NONE;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	while (reg) {
529*4882a593Smuzhiyun 		unsigned int index = find_first_bit(&reg, 32);
530*4882a593Smuzhiyun 		unsigned int msi_irq;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 		/* clear the interrupt */
533*4882a593Smuzhiyun 		rcar_pci_write_reg(pcie, 1 << index, PCIEMSIFR);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 		msi_irq = irq_find_mapping(msi->domain, index);
536*4882a593Smuzhiyun 		if (msi_irq) {
537*4882a593Smuzhiyun 			if (test_bit(index, msi->used))
538*4882a593Smuzhiyun 				generic_handle_irq(msi_irq);
539*4882a593Smuzhiyun 			else
540*4882a593Smuzhiyun 				dev_info(dev, "unhandled MSI\n");
541*4882a593Smuzhiyun 		} else {
542*4882a593Smuzhiyun 			/* Unknown MSI, just clear it */
543*4882a593Smuzhiyun 			dev_dbg(dev, "unexpected MSI\n");
544*4882a593Smuzhiyun 		}
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 		/* see if there's any more pending in this vector */
547*4882a593Smuzhiyun 		reg = rcar_pci_read_reg(pcie, PCIEMSIFR);
548*4882a593Smuzhiyun 	}
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	return IRQ_HANDLED;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
rcar_msi_setup_irq(struct msi_controller * chip,struct pci_dev * pdev,struct msi_desc * desc)553*4882a593Smuzhiyun static int rcar_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
554*4882a593Smuzhiyun 			      struct msi_desc *desc)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	struct rcar_msi *msi = to_rcar_msi(chip);
557*4882a593Smuzhiyun 	struct rcar_pcie_host *host = container_of(chip, struct rcar_pcie_host,
558*4882a593Smuzhiyun 						   msi.chip);
559*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
560*4882a593Smuzhiyun 	struct msi_msg msg;
561*4882a593Smuzhiyun 	unsigned int irq;
562*4882a593Smuzhiyun 	int hwirq;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	hwirq = rcar_msi_alloc(msi);
565*4882a593Smuzhiyun 	if (hwirq < 0)
566*4882a593Smuzhiyun 		return hwirq;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	irq = irq_find_mapping(msi->domain, hwirq);
569*4882a593Smuzhiyun 	if (!irq) {
570*4882a593Smuzhiyun 		rcar_msi_free(msi, hwirq);
571*4882a593Smuzhiyun 		return -EINVAL;
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	irq_set_msi_desc(irq, desc);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	msg.address_lo = rcar_pci_read_reg(pcie, PCIEMSIALR) & ~MSIFE;
577*4882a593Smuzhiyun 	msg.address_hi = rcar_pci_read_reg(pcie, PCIEMSIAUR);
578*4882a593Smuzhiyun 	msg.data = hwirq;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	pci_write_msi_msg(irq, &msg);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	return 0;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
rcar_msi_setup_irqs(struct msi_controller * chip,struct pci_dev * pdev,int nvec,int type)585*4882a593Smuzhiyun static int rcar_msi_setup_irqs(struct msi_controller *chip,
586*4882a593Smuzhiyun 			       struct pci_dev *pdev, int nvec, int type)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	struct rcar_msi *msi = to_rcar_msi(chip);
589*4882a593Smuzhiyun 	struct rcar_pcie_host *host = container_of(chip, struct rcar_pcie_host,
590*4882a593Smuzhiyun 						   msi.chip);
591*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
592*4882a593Smuzhiyun 	struct msi_desc *desc;
593*4882a593Smuzhiyun 	struct msi_msg msg;
594*4882a593Smuzhiyun 	unsigned int irq;
595*4882a593Smuzhiyun 	int hwirq;
596*4882a593Smuzhiyun 	int i;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/* MSI-X interrupts are not supported */
599*4882a593Smuzhiyun 	if (type == PCI_CAP_ID_MSIX)
600*4882a593Smuzhiyun 		return -EINVAL;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	WARN_ON(!list_is_singular(&pdev->dev.msi_list));
603*4882a593Smuzhiyun 	desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	hwirq = rcar_msi_alloc_region(msi, nvec);
606*4882a593Smuzhiyun 	if (hwirq < 0)
607*4882a593Smuzhiyun 		return -ENOSPC;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	irq = irq_find_mapping(msi->domain, hwirq);
610*4882a593Smuzhiyun 	if (!irq)
611*4882a593Smuzhiyun 		return -ENOSPC;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	for (i = 0; i < nvec; i++) {
614*4882a593Smuzhiyun 		/*
615*4882a593Smuzhiyun 		 * irq_create_mapping() called from rcar_pcie_probe() pre-
616*4882a593Smuzhiyun 		 * allocates descs,  so there is no need to allocate descs here.
617*4882a593Smuzhiyun 		 * We can therefore assume that if irq_find_mapping() above
618*4882a593Smuzhiyun 		 * returns non-zero, then the descs are also successfully
619*4882a593Smuzhiyun 		 * allocated.
620*4882a593Smuzhiyun 		 */
621*4882a593Smuzhiyun 		if (irq_set_msi_desc_off(irq, i, desc)) {
622*4882a593Smuzhiyun 			/* TODO: clear */
623*4882a593Smuzhiyun 			return -EINVAL;
624*4882a593Smuzhiyun 		}
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	desc->nvec_used = nvec;
628*4882a593Smuzhiyun 	desc->msi_attrib.multiple = order_base_2(nvec);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	msg.address_lo = rcar_pci_read_reg(pcie, PCIEMSIALR) & ~MSIFE;
631*4882a593Smuzhiyun 	msg.address_hi = rcar_pci_read_reg(pcie, PCIEMSIAUR);
632*4882a593Smuzhiyun 	msg.data = hwirq;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	pci_write_msi_msg(irq, &msg);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
rcar_msi_teardown_irq(struct msi_controller * chip,unsigned int irq)639*4882a593Smuzhiyun static void rcar_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	struct rcar_msi *msi = to_rcar_msi(chip);
642*4882a593Smuzhiyun 	struct irq_data *d = irq_get_irq_data(irq);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	rcar_msi_free(msi, d->hwirq);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun static struct irq_chip rcar_msi_irq_chip = {
648*4882a593Smuzhiyun 	.name = "R-Car PCIe MSI",
649*4882a593Smuzhiyun 	.irq_enable = pci_msi_unmask_irq,
650*4882a593Smuzhiyun 	.irq_disable = pci_msi_mask_irq,
651*4882a593Smuzhiyun 	.irq_mask = pci_msi_mask_irq,
652*4882a593Smuzhiyun 	.irq_unmask = pci_msi_unmask_irq,
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun 
rcar_msi_map(struct irq_domain * domain,unsigned int irq,irq_hw_number_t hwirq)655*4882a593Smuzhiyun static int rcar_msi_map(struct irq_domain *domain, unsigned int irq,
656*4882a593Smuzhiyun 			irq_hw_number_t hwirq)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, &rcar_msi_irq_chip, handle_simple_irq);
659*4882a593Smuzhiyun 	irq_set_chip_data(irq, domain->host_data);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	return 0;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun static const struct irq_domain_ops msi_domain_ops = {
665*4882a593Smuzhiyun 	.map = rcar_msi_map,
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun 
rcar_pcie_unmap_msi(struct rcar_pcie_host * host)668*4882a593Smuzhiyun static void rcar_pcie_unmap_msi(struct rcar_pcie_host *host)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun 	struct rcar_msi *msi = &host->msi;
671*4882a593Smuzhiyun 	int i, irq;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	for (i = 0; i < INT_PCI_MSI_NR; i++) {
674*4882a593Smuzhiyun 		irq = irq_find_mapping(msi->domain, i);
675*4882a593Smuzhiyun 		if (irq > 0)
676*4882a593Smuzhiyun 			irq_dispose_mapping(irq);
677*4882a593Smuzhiyun 	}
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	irq_domain_remove(msi->domain);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
rcar_pcie_hw_enable_msi(struct rcar_pcie_host * host)682*4882a593Smuzhiyun static void rcar_pcie_hw_enable_msi(struct rcar_pcie_host *host)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
685*4882a593Smuzhiyun 	struct rcar_msi *msi = &host->msi;
686*4882a593Smuzhiyun 	unsigned long base;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	/* setup MSI data target */
689*4882a593Smuzhiyun 	base = virt_to_phys((void *)msi->pages);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, lower_32_bits(base) | MSIFE, PCIEMSIALR);
692*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, upper_32_bits(base), PCIEMSIAUR);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* enable all MSI interrupts */
695*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0xffffffff, PCIEMSIIER);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
rcar_pcie_enable_msi(struct rcar_pcie_host * host)698*4882a593Smuzhiyun static int rcar_pcie_enable_msi(struct rcar_pcie_host *host)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
701*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
702*4882a593Smuzhiyun 	struct rcar_msi *msi = &host->msi;
703*4882a593Smuzhiyun 	int err, i;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	mutex_init(&msi->lock);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	msi->chip.dev = dev;
708*4882a593Smuzhiyun 	msi->chip.setup_irq = rcar_msi_setup_irq;
709*4882a593Smuzhiyun 	msi->chip.setup_irqs = rcar_msi_setup_irqs;
710*4882a593Smuzhiyun 	msi->chip.teardown_irq = rcar_msi_teardown_irq;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	msi->domain = irq_domain_add_linear(dev->of_node, INT_PCI_MSI_NR,
713*4882a593Smuzhiyun 					    &msi_domain_ops, &msi->chip);
714*4882a593Smuzhiyun 	if (!msi->domain) {
715*4882a593Smuzhiyun 		dev_err(dev, "failed to create IRQ domain\n");
716*4882a593Smuzhiyun 		return -ENOMEM;
717*4882a593Smuzhiyun 	}
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	for (i = 0; i < INT_PCI_MSI_NR; i++)
720*4882a593Smuzhiyun 		irq_create_mapping(msi->domain, i);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	/* Two irqs are for MSI, but they are also used for non-MSI irqs */
723*4882a593Smuzhiyun 	err = devm_request_irq(dev, msi->irq1, rcar_pcie_msi_irq,
724*4882a593Smuzhiyun 			       IRQF_SHARED | IRQF_NO_THREAD,
725*4882a593Smuzhiyun 			       rcar_msi_irq_chip.name, host);
726*4882a593Smuzhiyun 	if (err < 0) {
727*4882a593Smuzhiyun 		dev_err(dev, "failed to request IRQ: %d\n", err);
728*4882a593Smuzhiyun 		goto err;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	err = devm_request_irq(dev, msi->irq2, rcar_pcie_msi_irq,
732*4882a593Smuzhiyun 			       IRQF_SHARED | IRQF_NO_THREAD,
733*4882a593Smuzhiyun 			       rcar_msi_irq_chip.name, host);
734*4882a593Smuzhiyun 	if (err < 0) {
735*4882a593Smuzhiyun 		dev_err(dev, "failed to request IRQ: %d\n", err);
736*4882a593Smuzhiyun 		goto err;
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	/* setup MSI data target */
740*4882a593Smuzhiyun 	msi->pages = __get_free_pages(GFP_KERNEL | GFP_DMA32, 0);
741*4882a593Smuzhiyun 	rcar_pcie_hw_enable_msi(host);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	return 0;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun err:
746*4882a593Smuzhiyun 	rcar_pcie_unmap_msi(host);
747*4882a593Smuzhiyun 	return err;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
rcar_pcie_teardown_msi(struct rcar_pcie_host * host)750*4882a593Smuzhiyun static void rcar_pcie_teardown_msi(struct rcar_pcie_host *host)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
753*4882a593Smuzhiyun 	struct rcar_msi *msi = &host->msi;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	/* Disable all MSI interrupts */
756*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0, PCIEMSIIER);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	/* Disable address decoding of the MSI interrupt, MSIFE */
759*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, 0, PCIEMSIALR);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	free_pages(msi->pages, 0);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	rcar_pcie_unmap_msi(host);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
rcar_pcie_get_resources(struct rcar_pcie_host * host)766*4882a593Smuzhiyun static int rcar_pcie_get_resources(struct rcar_pcie_host *host)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
769*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
770*4882a593Smuzhiyun 	struct resource res;
771*4882a593Smuzhiyun 	int err, i;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	host->phy = devm_phy_optional_get(dev, "pcie");
774*4882a593Smuzhiyun 	if (IS_ERR(host->phy))
775*4882a593Smuzhiyun 		return PTR_ERR(host->phy);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	err = of_address_to_resource(dev->of_node, 0, &res);
778*4882a593Smuzhiyun 	if (err)
779*4882a593Smuzhiyun 		return err;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	pcie->base = devm_ioremap_resource(dev, &res);
782*4882a593Smuzhiyun 	if (IS_ERR(pcie->base))
783*4882a593Smuzhiyun 		return PTR_ERR(pcie->base);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	host->bus_clk = devm_clk_get(dev, "pcie_bus");
786*4882a593Smuzhiyun 	if (IS_ERR(host->bus_clk)) {
787*4882a593Smuzhiyun 		dev_err(dev, "cannot get pcie bus clock\n");
788*4882a593Smuzhiyun 		return PTR_ERR(host->bus_clk);
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	i = irq_of_parse_and_map(dev->of_node, 0);
792*4882a593Smuzhiyun 	if (!i) {
793*4882a593Smuzhiyun 		dev_err(dev, "cannot get platform resources for msi interrupt\n");
794*4882a593Smuzhiyun 		err = -ENOENT;
795*4882a593Smuzhiyun 		goto err_irq1;
796*4882a593Smuzhiyun 	}
797*4882a593Smuzhiyun 	host->msi.irq1 = i;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	i = irq_of_parse_and_map(dev->of_node, 1);
800*4882a593Smuzhiyun 	if (!i) {
801*4882a593Smuzhiyun 		dev_err(dev, "cannot get platform resources for msi interrupt\n");
802*4882a593Smuzhiyun 		err = -ENOENT;
803*4882a593Smuzhiyun 		goto err_irq2;
804*4882a593Smuzhiyun 	}
805*4882a593Smuzhiyun 	host->msi.irq2 = i;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	return 0;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun err_irq2:
810*4882a593Smuzhiyun 	irq_dispose_mapping(host->msi.irq1);
811*4882a593Smuzhiyun err_irq1:
812*4882a593Smuzhiyun 	return err;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun 
rcar_pcie_inbound_ranges(struct rcar_pcie * pcie,struct resource_entry * entry,int * index)815*4882a593Smuzhiyun static int rcar_pcie_inbound_ranges(struct rcar_pcie *pcie,
816*4882a593Smuzhiyun 				    struct resource_entry *entry,
817*4882a593Smuzhiyun 				    int *index)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	u64 restype = entry->res->flags;
820*4882a593Smuzhiyun 	u64 cpu_addr = entry->res->start;
821*4882a593Smuzhiyun 	u64 cpu_end = entry->res->end;
822*4882a593Smuzhiyun 	u64 pci_addr = entry->res->start - entry->offset;
823*4882a593Smuzhiyun 	u32 flags = LAM_64BIT | LAR_ENABLE;
824*4882a593Smuzhiyun 	u64 mask;
825*4882a593Smuzhiyun 	u64 size = resource_size(entry->res);
826*4882a593Smuzhiyun 	int idx = *index;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	if (restype & IORESOURCE_PREFETCH)
829*4882a593Smuzhiyun 		flags |= LAM_PREFETCH;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	while (cpu_addr < cpu_end) {
832*4882a593Smuzhiyun 		if (idx >= MAX_NR_INBOUND_MAPS - 1) {
833*4882a593Smuzhiyun 			dev_err(pcie->dev, "Failed to map inbound regions!\n");
834*4882a593Smuzhiyun 			return -EINVAL;
835*4882a593Smuzhiyun 		}
836*4882a593Smuzhiyun 		/*
837*4882a593Smuzhiyun 		 * If the size of the range is larger than the alignment of
838*4882a593Smuzhiyun 		 * the start address, we have to use multiple entries to
839*4882a593Smuzhiyun 		 * perform the mapping.
840*4882a593Smuzhiyun 		 */
841*4882a593Smuzhiyun 		if (cpu_addr > 0) {
842*4882a593Smuzhiyun 			unsigned long nr_zeros = __ffs64(cpu_addr);
843*4882a593Smuzhiyun 			u64 alignment = 1ULL << nr_zeros;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 			size = min(size, alignment);
846*4882a593Smuzhiyun 		}
847*4882a593Smuzhiyun 		/* Hardware supports max 4GiB inbound region */
848*4882a593Smuzhiyun 		size = min(size, 1ULL << 32);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		mask = roundup_pow_of_two(size) - 1;
851*4882a593Smuzhiyun 		mask &= ~0xf;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 		rcar_pcie_set_inbound(pcie, cpu_addr, pci_addr,
854*4882a593Smuzhiyun 				      lower_32_bits(mask) | flags, idx, true);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 		pci_addr += size;
857*4882a593Smuzhiyun 		cpu_addr += size;
858*4882a593Smuzhiyun 		idx += 2;
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 	*index = idx;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	return 0;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
rcar_pcie_parse_map_dma_ranges(struct rcar_pcie_host * host)865*4882a593Smuzhiyun static int rcar_pcie_parse_map_dma_ranges(struct rcar_pcie_host *host)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun 	struct pci_host_bridge *bridge = pci_host_bridge_from_priv(host);
868*4882a593Smuzhiyun 	struct resource_entry *entry;
869*4882a593Smuzhiyun 	int index = 0, err = 0;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	resource_list_for_each_entry(entry, &bridge->dma_ranges) {
872*4882a593Smuzhiyun 		err = rcar_pcie_inbound_ranges(&host->pcie, entry, &index);
873*4882a593Smuzhiyun 		if (err)
874*4882a593Smuzhiyun 			break;
875*4882a593Smuzhiyun 	}
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	return err;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun static const struct of_device_id rcar_pcie_of_match[] = {
881*4882a593Smuzhiyun 	{ .compatible = "renesas,pcie-r8a7779",
882*4882a593Smuzhiyun 	  .data = rcar_pcie_phy_init_h1 },
883*4882a593Smuzhiyun 	{ .compatible = "renesas,pcie-r8a7790",
884*4882a593Smuzhiyun 	  .data = rcar_pcie_phy_init_gen2 },
885*4882a593Smuzhiyun 	{ .compatible = "renesas,pcie-r8a7791",
886*4882a593Smuzhiyun 	  .data = rcar_pcie_phy_init_gen2 },
887*4882a593Smuzhiyun 	{ .compatible = "renesas,pcie-rcar-gen2",
888*4882a593Smuzhiyun 	  .data = rcar_pcie_phy_init_gen2 },
889*4882a593Smuzhiyun 	{ .compatible = "renesas,pcie-r8a7795",
890*4882a593Smuzhiyun 	  .data = rcar_pcie_phy_init_gen3 },
891*4882a593Smuzhiyun 	{ .compatible = "renesas,pcie-rcar-gen3",
892*4882a593Smuzhiyun 	  .data = rcar_pcie_phy_init_gen3 },
893*4882a593Smuzhiyun 	{},
894*4882a593Smuzhiyun };
895*4882a593Smuzhiyun 
rcar_pcie_probe(struct platform_device * pdev)896*4882a593Smuzhiyun static int rcar_pcie_probe(struct platform_device *pdev)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
899*4882a593Smuzhiyun 	struct rcar_pcie_host *host;
900*4882a593Smuzhiyun 	struct rcar_pcie *pcie;
901*4882a593Smuzhiyun 	u32 data;
902*4882a593Smuzhiyun 	int err;
903*4882a593Smuzhiyun 	struct pci_host_bridge *bridge;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	bridge = devm_pci_alloc_host_bridge(dev, sizeof(*host));
906*4882a593Smuzhiyun 	if (!bridge)
907*4882a593Smuzhiyun 		return -ENOMEM;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	host = pci_host_bridge_priv(bridge);
910*4882a593Smuzhiyun 	pcie = &host->pcie;
911*4882a593Smuzhiyun 	pcie->dev = dev;
912*4882a593Smuzhiyun 	platform_set_drvdata(pdev, host);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	pm_runtime_enable(pcie->dev);
915*4882a593Smuzhiyun 	err = pm_runtime_get_sync(pcie->dev);
916*4882a593Smuzhiyun 	if (err < 0) {
917*4882a593Smuzhiyun 		dev_err(pcie->dev, "pm_runtime_get_sync failed\n");
918*4882a593Smuzhiyun 		goto err_pm_put;
919*4882a593Smuzhiyun 	}
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	err = rcar_pcie_get_resources(host);
922*4882a593Smuzhiyun 	if (err < 0) {
923*4882a593Smuzhiyun 		dev_err(dev, "failed to request resources: %d\n", err);
924*4882a593Smuzhiyun 		goto err_pm_put;
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	err = clk_prepare_enable(host->bus_clk);
928*4882a593Smuzhiyun 	if (err) {
929*4882a593Smuzhiyun 		dev_err(dev, "failed to enable bus clock: %d\n", err);
930*4882a593Smuzhiyun 		goto err_unmap_msi_irqs;
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	err = rcar_pcie_parse_map_dma_ranges(host);
934*4882a593Smuzhiyun 	if (err)
935*4882a593Smuzhiyun 		goto err_clk_disable;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	host->phy_init_fn = of_device_get_match_data(dev);
938*4882a593Smuzhiyun 	err = host->phy_init_fn(host);
939*4882a593Smuzhiyun 	if (err) {
940*4882a593Smuzhiyun 		dev_err(dev, "failed to init PCIe PHY\n");
941*4882a593Smuzhiyun 		goto err_clk_disable;
942*4882a593Smuzhiyun 	}
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	/* Failure to get a link might just be that no cards are inserted */
945*4882a593Smuzhiyun 	if (rcar_pcie_hw_init(pcie)) {
946*4882a593Smuzhiyun 		dev_info(dev, "PCIe link down\n");
947*4882a593Smuzhiyun 		err = -ENODEV;
948*4882a593Smuzhiyun 		goto err_phy_shutdown;
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	data = rcar_pci_read_reg(pcie, MACSR);
952*4882a593Smuzhiyun 	dev_info(dev, "PCIe x%d: link up\n", (data >> 20) & 0x3f);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PCI_MSI)) {
955*4882a593Smuzhiyun 		err = rcar_pcie_enable_msi(host);
956*4882a593Smuzhiyun 		if (err < 0) {
957*4882a593Smuzhiyun 			dev_err(dev,
958*4882a593Smuzhiyun 				"failed to enable MSI support: %d\n",
959*4882a593Smuzhiyun 				err);
960*4882a593Smuzhiyun 			goto err_phy_shutdown;
961*4882a593Smuzhiyun 		}
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	err = rcar_pcie_enable(host);
965*4882a593Smuzhiyun 	if (err)
966*4882a593Smuzhiyun 		goto err_msi_teardown;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	return 0;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun err_msi_teardown:
971*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PCI_MSI))
972*4882a593Smuzhiyun 		rcar_pcie_teardown_msi(host);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun err_phy_shutdown:
975*4882a593Smuzhiyun 	if (host->phy) {
976*4882a593Smuzhiyun 		phy_power_off(host->phy);
977*4882a593Smuzhiyun 		phy_exit(host->phy);
978*4882a593Smuzhiyun 	}
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun err_clk_disable:
981*4882a593Smuzhiyun 	clk_disable_unprepare(host->bus_clk);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun err_unmap_msi_irqs:
984*4882a593Smuzhiyun 	irq_dispose_mapping(host->msi.irq2);
985*4882a593Smuzhiyun 	irq_dispose_mapping(host->msi.irq1);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun err_pm_put:
988*4882a593Smuzhiyun 	pm_runtime_put(dev);
989*4882a593Smuzhiyun 	pm_runtime_disable(dev);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	return err;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
rcar_pcie_resume(struct device * dev)994*4882a593Smuzhiyun static int __maybe_unused rcar_pcie_resume(struct device *dev)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun 	struct rcar_pcie_host *host = dev_get_drvdata(dev);
997*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
998*4882a593Smuzhiyun 	unsigned int data;
999*4882a593Smuzhiyun 	int err;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	err = rcar_pcie_parse_map_dma_ranges(host);
1002*4882a593Smuzhiyun 	if (err)
1003*4882a593Smuzhiyun 		return 0;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	/* Failure to get a link might just be that no cards are inserted */
1006*4882a593Smuzhiyun 	err = host->phy_init_fn(host);
1007*4882a593Smuzhiyun 	if (err) {
1008*4882a593Smuzhiyun 		dev_info(dev, "PCIe link down\n");
1009*4882a593Smuzhiyun 		return 0;
1010*4882a593Smuzhiyun 	}
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	data = rcar_pci_read_reg(pcie, MACSR);
1013*4882a593Smuzhiyun 	dev_info(dev, "PCIe x%d: link up\n", (data >> 20) & 0x3f);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	/* Enable MSI */
1016*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PCI_MSI))
1017*4882a593Smuzhiyun 		rcar_pcie_hw_enable_msi(host);
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	rcar_pcie_hw_enable(host);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	return 0;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun 
rcar_pcie_resume_noirq(struct device * dev)1024*4882a593Smuzhiyun static int rcar_pcie_resume_noirq(struct device *dev)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun 	struct rcar_pcie_host *host = dev_get_drvdata(dev);
1027*4882a593Smuzhiyun 	struct rcar_pcie *pcie = &host->pcie;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	if (rcar_pci_read_reg(pcie, PMSR) &&
1030*4882a593Smuzhiyun 	    !(rcar_pci_read_reg(pcie, PCIETCTLR) & DL_DOWN))
1031*4882a593Smuzhiyun 		return 0;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	/* Re-establish the PCIe link */
1034*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, MACCTLR_INIT_VAL, MACCTLR);
1035*4882a593Smuzhiyun 	rcar_pci_write_reg(pcie, CFINIT, PCIETCTLR);
1036*4882a593Smuzhiyun 	return rcar_pcie_wait_for_dl(pcie);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun static const struct dev_pm_ops rcar_pcie_pm_ops = {
1040*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(NULL, rcar_pcie_resume)
1041*4882a593Smuzhiyun 	.resume_noirq = rcar_pcie_resume_noirq,
1042*4882a593Smuzhiyun };
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun static struct platform_driver rcar_pcie_driver = {
1045*4882a593Smuzhiyun 	.driver = {
1046*4882a593Smuzhiyun 		.name = "rcar-pcie",
1047*4882a593Smuzhiyun 		.of_match_table = rcar_pcie_of_match,
1048*4882a593Smuzhiyun 		.pm = &rcar_pcie_pm_ops,
1049*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
1050*4882a593Smuzhiyun 	},
1051*4882a593Smuzhiyun 	.probe = rcar_pcie_probe,
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun builtin_platform_driver(rcar_pcie_driver);
1054