1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /* Copyright (C) 2009 - 2019 Broadcom */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/bitfield.h>
5*4882a593Smuzhiyun #include <linux/bitops.h>
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/compiler.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
14*4882a593Smuzhiyun #include <linux/irqdomain.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/list.h>
17*4882a593Smuzhiyun #include <linux/log2.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/msi.h>
20*4882a593Smuzhiyun #include <linux/of_address.h>
21*4882a593Smuzhiyun #include <linux/of_irq.h>
22*4882a593Smuzhiyun #include <linux/of_pci.h>
23*4882a593Smuzhiyun #include <linux/of_platform.h>
24*4882a593Smuzhiyun #include <linux/pci.h>
25*4882a593Smuzhiyun #include <linux/printk.h>
26*4882a593Smuzhiyun #include <linux/reset.h>
27*4882a593Smuzhiyun #include <linux/sizes.h>
28*4882a593Smuzhiyun #include <linux/slab.h>
29*4882a593Smuzhiyun #include <linux/string.h>
30*4882a593Smuzhiyun #include <linux/types.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include "../pci.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* BRCM_PCIE_CAP_REGS - Offset for the mandatory capability config regs */
35*4882a593Smuzhiyun #define BRCM_PCIE_CAP_REGS 0x00ac
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Broadcom STB PCIe Register Offsets */
38*4882a593Smuzhiyun #define PCIE_RC_CFG_VENDOR_VENDOR_SPECIFIC_REG1 0x0188
39*4882a593Smuzhiyun #define PCIE_RC_CFG_VENDOR_VENDOR_SPECIFIC_REG1_ENDIAN_MODE_BAR2_MASK 0xc
40*4882a593Smuzhiyun #define PCIE_RC_CFG_VENDOR_SPCIFIC_REG1_LITTLE_ENDIAN 0x0
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define PCIE_RC_CFG_PRIV1_ID_VAL3 0x043c
43*4882a593Smuzhiyun #define PCIE_RC_CFG_PRIV1_ID_VAL3_CLASS_CODE_MASK 0xffffff
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define PCIE_RC_CFG_PRIV1_LINK_CAPABILITY 0x04dc
46*4882a593Smuzhiyun #define PCIE_RC_CFG_PRIV1_LINK_CAPABILITY_ASPM_SUPPORT_MASK 0xc00
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define PCIE_RC_DL_MDIO_ADDR 0x1100
49*4882a593Smuzhiyun #define PCIE_RC_DL_MDIO_WR_DATA 0x1104
50*4882a593Smuzhiyun #define PCIE_RC_DL_MDIO_RD_DATA 0x1108
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define PCIE_MISC_MISC_CTRL 0x4008
53*4882a593Smuzhiyun #define PCIE_MISC_MISC_CTRL_SCB_ACCESS_EN_MASK 0x1000
54*4882a593Smuzhiyun #define PCIE_MISC_MISC_CTRL_CFG_READ_UR_MODE_MASK 0x2000
55*4882a593Smuzhiyun #define PCIE_MISC_MISC_CTRL_MAX_BURST_SIZE_MASK 0x300000
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define PCIE_MISC_MISC_CTRL_SCB0_SIZE_MASK 0xf8000000
58*4882a593Smuzhiyun #define PCIE_MISC_MISC_CTRL_SCB1_SIZE_MASK 0x07c00000
59*4882a593Smuzhiyun #define PCIE_MISC_MISC_CTRL_SCB2_SIZE_MASK 0x0000001f
60*4882a593Smuzhiyun #define SCB_SIZE_MASK(x) PCIE_MISC_MISC_CTRL_SCB ## x ## _SIZE_MASK
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define PCIE_MISC_CPU_2_PCIE_MEM_WIN0_LO 0x400c
63*4882a593Smuzhiyun #define PCIE_MEM_WIN0_LO(win) \
64*4882a593Smuzhiyun PCIE_MISC_CPU_2_PCIE_MEM_WIN0_LO + ((win) * 8)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define PCIE_MISC_CPU_2_PCIE_MEM_WIN0_HI 0x4010
67*4882a593Smuzhiyun #define PCIE_MEM_WIN0_HI(win) \
68*4882a593Smuzhiyun PCIE_MISC_CPU_2_PCIE_MEM_WIN0_HI + ((win) * 8)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define PCIE_MISC_RC_BAR1_CONFIG_LO 0x402c
71*4882a593Smuzhiyun #define PCIE_MISC_RC_BAR1_CONFIG_LO_SIZE_MASK 0x1f
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define PCIE_MISC_RC_BAR2_CONFIG_LO 0x4034
74*4882a593Smuzhiyun #define PCIE_MISC_RC_BAR2_CONFIG_LO_SIZE_MASK 0x1f
75*4882a593Smuzhiyun #define PCIE_MISC_RC_BAR2_CONFIG_HI 0x4038
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define PCIE_MISC_RC_BAR3_CONFIG_LO 0x403c
78*4882a593Smuzhiyun #define PCIE_MISC_RC_BAR3_CONFIG_LO_SIZE_MASK 0x1f
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define PCIE_MISC_MSI_BAR_CONFIG_LO 0x4044
81*4882a593Smuzhiyun #define PCIE_MISC_MSI_BAR_CONFIG_HI 0x4048
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define PCIE_MISC_MSI_DATA_CONFIG 0x404c
84*4882a593Smuzhiyun #define PCIE_MISC_MSI_DATA_CONFIG_VAL_32 0xffe06540
85*4882a593Smuzhiyun #define PCIE_MISC_MSI_DATA_CONFIG_VAL_8 0xfff86540
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define PCIE_MISC_PCIE_CTRL 0x4064
88*4882a593Smuzhiyun #define PCIE_MISC_PCIE_CTRL_PCIE_L23_REQUEST_MASK 0x1
89*4882a593Smuzhiyun #define PCIE_MISC_PCIE_CTRL_PCIE_PERSTB_MASK 0x4
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define PCIE_MISC_PCIE_STATUS 0x4068
92*4882a593Smuzhiyun #define PCIE_MISC_PCIE_STATUS_PCIE_PORT_MASK 0x80
93*4882a593Smuzhiyun #define PCIE_MISC_PCIE_STATUS_PCIE_DL_ACTIVE_MASK 0x20
94*4882a593Smuzhiyun #define PCIE_MISC_PCIE_STATUS_PCIE_PHYLINKUP_MASK 0x10
95*4882a593Smuzhiyun #define PCIE_MISC_PCIE_STATUS_PCIE_LINK_IN_L23_MASK 0x40
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define PCIE_MISC_REVISION 0x406c
98*4882a593Smuzhiyun #define BRCM_PCIE_HW_REV_33 0x0303
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define PCIE_MISC_CPU_2_PCIE_MEM_WIN0_BASE_LIMIT 0x4070
101*4882a593Smuzhiyun #define PCIE_MISC_CPU_2_PCIE_MEM_WIN0_BASE_LIMIT_LIMIT_MASK 0xfff00000
102*4882a593Smuzhiyun #define PCIE_MISC_CPU_2_PCIE_MEM_WIN0_BASE_LIMIT_BASE_MASK 0xfff0
103*4882a593Smuzhiyun #define PCIE_MEM_WIN0_BASE_LIMIT(win) \
104*4882a593Smuzhiyun PCIE_MISC_CPU_2_PCIE_MEM_WIN0_BASE_LIMIT + ((win) * 4)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define PCIE_MISC_CPU_2_PCIE_MEM_WIN0_BASE_HI 0x4080
107*4882a593Smuzhiyun #define PCIE_MISC_CPU_2_PCIE_MEM_WIN0_BASE_HI_BASE_MASK 0xff
108*4882a593Smuzhiyun #define PCIE_MEM_WIN0_BASE_HI(win) \
109*4882a593Smuzhiyun PCIE_MISC_CPU_2_PCIE_MEM_WIN0_BASE_HI + ((win) * 8)
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define PCIE_MISC_CPU_2_PCIE_MEM_WIN0_LIMIT_HI 0x4084
112*4882a593Smuzhiyun #define PCIE_MISC_CPU_2_PCIE_MEM_WIN0_LIMIT_HI_LIMIT_MASK 0xff
113*4882a593Smuzhiyun #define PCIE_MEM_WIN0_LIMIT_HI(win) \
114*4882a593Smuzhiyun PCIE_MISC_CPU_2_PCIE_MEM_WIN0_LIMIT_HI + ((win) * 8)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define PCIE_MISC_HARD_PCIE_HARD_DEBUG 0x4204
117*4882a593Smuzhiyun #define PCIE_MISC_HARD_PCIE_HARD_DEBUG_CLKREQ_DEBUG_ENABLE_MASK 0x2
118*4882a593Smuzhiyun #define PCIE_MISC_HARD_PCIE_HARD_DEBUG_SERDES_IDDQ_MASK 0x08000000
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #define PCIE_INTR2_CPU_BASE 0x4300
122*4882a593Smuzhiyun #define PCIE_MSI_INTR2_BASE 0x4500
123*4882a593Smuzhiyun /* Offsets from PCIE_INTR2_CPU_BASE and PCIE_MSI_INTR2_BASE */
124*4882a593Smuzhiyun #define MSI_INT_STATUS 0x0
125*4882a593Smuzhiyun #define MSI_INT_CLR 0x8
126*4882a593Smuzhiyun #define MSI_INT_MASK_SET 0x10
127*4882a593Smuzhiyun #define MSI_INT_MASK_CLR 0x14
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define PCIE_EXT_CFG_DATA 0x8000
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define PCIE_EXT_CFG_INDEX 0x9000
132*4882a593Smuzhiyun #define PCIE_EXT_BUSNUM_SHIFT 20
133*4882a593Smuzhiyun #define PCIE_EXT_SLOT_SHIFT 15
134*4882a593Smuzhiyun #define PCIE_EXT_FUNC_SHIFT 12
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define PCIE_RGR1_SW_INIT_1_PERST_MASK 0x1
137*4882a593Smuzhiyun #define PCIE_RGR1_SW_INIT_1_PERST_SHIFT 0x0
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define RGR1_SW_INIT_1_INIT_GENERIC_MASK 0x2
140*4882a593Smuzhiyun #define RGR1_SW_INIT_1_INIT_GENERIC_SHIFT 0x1
141*4882a593Smuzhiyun #define RGR1_SW_INIT_1_INIT_7278_MASK 0x1
142*4882a593Smuzhiyun #define RGR1_SW_INIT_1_INIT_7278_SHIFT 0x0
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* PCIe parameters */
145*4882a593Smuzhiyun #define BRCM_NUM_PCIE_OUT_WINS 0x4
146*4882a593Smuzhiyun #define BRCM_INT_PCI_MSI_NR 32
147*4882a593Smuzhiyun #define BRCM_INT_PCI_MSI_LEGACY_NR 8
148*4882a593Smuzhiyun #define BRCM_INT_PCI_MSI_SHIFT 0
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* MSI target adresses */
151*4882a593Smuzhiyun #define BRCM_MSI_TARGET_ADDR_LT_4GB 0x0fffffffcULL
152*4882a593Smuzhiyun #define BRCM_MSI_TARGET_ADDR_GT_4GB 0xffffffffcULL
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* MDIO registers */
155*4882a593Smuzhiyun #define MDIO_PORT0 0x0
156*4882a593Smuzhiyun #define MDIO_DATA_MASK 0x7fffffff
157*4882a593Smuzhiyun #define MDIO_PORT_MASK 0xf0000
158*4882a593Smuzhiyun #define MDIO_REGAD_MASK 0xffff
159*4882a593Smuzhiyun #define MDIO_CMD_MASK 0xfff00000
160*4882a593Smuzhiyun #define MDIO_CMD_READ 0x1
161*4882a593Smuzhiyun #define MDIO_CMD_WRITE 0x0
162*4882a593Smuzhiyun #define MDIO_DATA_DONE_MASK 0x80000000
163*4882a593Smuzhiyun #define MDIO_RD_DONE(x) (((x) & MDIO_DATA_DONE_MASK) ? 1 : 0)
164*4882a593Smuzhiyun #define MDIO_WT_DONE(x) (((x) & MDIO_DATA_DONE_MASK) ? 0 : 1)
165*4882a593Smuzhiyun #define SSC_REGS_ADDR 0x1100
166*4882a593Smuzhiyun #define SET_ADDR_OFFSET 0x1f
167*4882a593Smuzhiyun #define SSC_CNTL_OFFSET 0x2
168*4882a593Smuzhiyun #define SSC_CNTL_OVRD_EN_MASK 0x8000
169*4882a593Smuzhiyun #define SSC_CNTL_OVRD_VAL_MASK 0x4000
170*4882a593Smuzhiyun #define SSC_STATUS_OFFSET 0x1
171*4882a593Smuzhiyun #define SSC_STATUS_SSC_MASK 0x400
172*4882a593Smuzhiyun #define SSC_STATUS_PLL_LOCK_MASK 0x800
173*4882a593Smuzhiyun #define PCIE_BRCM_MAX_MEMC 3
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #define IDX_ADDR(pcie) (pcie->reg_offsets[EXT_CFG_INDEX])
176*4882a593Smuzhiyun #define DATA_ADDR(pcie) (pcie->reg_offsets[EXT_CFG_DATA])
177*4882a593Smuzhiyun #define PCIE_RGR1_SW_INIT_1(pcie) (pcie->reg_offsets[RGR1_SW_INIT_1])
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Rescal registers */
180*4882a593Smuzhiyun #define PCIE_DVT_PMU_PCIE_PHY_CTRL 0xc700
181*4882a593Smuzhiyun #define PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_NFLDS 0x3
182*4882a593Smuzhiyun #define PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_DIG_RESET_MASK 0x4
183*4882a593Smuzhiyun #define PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_DIG_RESET_SHIFT 0x2
184*4882a593Smuzhiyun #define PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_RESET_MASK 0x2
185*4882a593Smuzhiyun #define PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_RESET_SHIFT 0x1
186*4882a593Smuzhiyun #define PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_PWRDN_MASK 0x1
187*4882a593Smuzhiyun #define PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_PWRDN_SHIFT 0x0
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Forward declarations */
190*4882a593Smuzhiyun struct brcm_pcie;
191*4882a593Smuzhiyun static inline void brcm_pcie_bridge_sw_init_set_7278(struct brcm_pcie *pcie, u32 val);
192*4882a593Smuzhiyun static inline void brcm_pcie_bridge_sw_init_set_generic(struct brcm_pcie *pcie, u32 val);
193*4882a593Smuzhiyun static inline void brcm_pcie_perst_set_7278(struct brcm_pcie *pcie, u32 val);
194*4882a593Smuzhiyun static inline void brcm_pcie_perst_set_generic(struct brcm_pcie *pcie, u32 val);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun enum {
197*4882a593Smuzhiyun RGR1_SW_INIT_1,
198*4882a593Smuzhiyun EXT_CFG_INDEX,
199*4882a593Smuzhiyun EXT_CFG_DATA,
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun enum {
203*4882a593Smuzhiyun RGR1_SW_INIT_1_INIT_MASK,
204*4882a593Smuzhiyun RGR1_SW_INIT_1_INIT_SHIFT,
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun enum pcie_type {
208*4882a593Smuzhiyun GENERIC,
209*4882a593Smuzhiyun BCM7278,
210*4882a593Smuzhiyun BCM2711,
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun struct pcie_cfg_data {
214*4882a593Smuzhiyun const int *offsets;
215*4882a593Smuzhiyun const enum pcie_type type;
216*4882a593Smuzhiyun void (*perst_set)(struct brcm_pcie *pcie, u32 val);
217*4882a593Smuzhiyun void (*bridge_sw_init_set)(struct brcm_pcie *pcie, u32 val);
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static const int pcie_offsets[] = {
221*4882a593Smuzhiyun [RGR1_SW_INIT_1] = 0x9210,
222*4882a593Smuzhiyun [EXT_CFG_INDEX] = 0x9000,
223*4882a593Smuzhiyun [EXT_CFG_DATA] = 0x9004,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static const struct pcie_cfg_data generic_cfg = {
227*4882a593Smuzhiyun .offsets = pcie_offsets,
228*4882a593Smuzhiyun .type = GENERIC,
229*4882a593Smuzhiyun .perst_set = brcm_pcie_perst_set_generic,
230*4882a593Smuzhiyun .bridge_sw_init_set = brcm_pcie_bridge_sw_init_set_generic,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static const int pcie_offset_bcm7278[] = {
234*4882a593Smuzhiyun [RGR1_SW_INIT_1] = 0xc010,
235*4882a593Smuzhiyun [EXT_CFG_INDEX] = 0x9000,
236*4882a593Smuzhiyun [EXT_CFG_DATA] = 0x9004,
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const struct pcie_cfg_data bcm7278_cfg = {
240*4882a593Smuzhiyun .offsets = pcie_offset_bcm7278,
241*4882a593Smuzhiyun .type = BCM7278,
242*4882a593Smuzhiyun .perst_set = brcm_pcie_perst_set_7278,
243*4882a593Smuzhiyun .bridge_sw_init_set = brcm_pcie_bridge_sw_init_set_7278,
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static const struct pcie_cfg_data bcm2711_cfg = {
247*4882a593Smuzhiyun .offsets = pcie_offsets,
248*4882a593Smuzhiyun .type = BCM2711,
249*4882a593Smuzhiyun .perst_set = brcm_pcie_perst_set_generic,
250*4882a593Smuzhiyun .bridge_sw_init_set = brcm_pcie_bridge_sw_init_set_generic,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun struct brcm_msi {
254*4882a593Smuzhiyun struct device *dev;
255*4882a593Smuzhiyun void __iomem *base;
256*4882a593Smuzhiyun struct device_node *np;
257*4882a593Smuzhiyun struct irq_domain *msi_domain;
258*4882a593Smuzhiyun struct irq_domain *inner_domain;
259*4882a593Smuzhiyun struct mutex lock; /* guards the alloc/free operations */
260*4882a593Smuzhiyun u64 target_addr;
261*4882a593Smuzhiyun int irq;
262*4882a593Smuzhiyun /* used indicates which MSI interrupts have been alloc'd */
263*4882a593Smuzhiyun unsigned long used;
264*4882a593Smuzhiyun bool legacy;
265*4882a593Smuzhiyun /* Some chips have MSIs in bits [31..24] of a shared register. */
266*4882a593Smuzhiyun int legacy_shift;
267*4882a593Smuzhiyun int nr; /* No. of MSI available, depends on chip */
268*4882a593Smuzhiyun /* This is the base pointer for interrupt status/set/clr regs */
269*4882a593Smuzhiyun void __iomem *intr_base;
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Internal PCIe Host Controller Information.*/
273*4882a593Smuzhiyun struct brcm_pcie {
274*4882a593Smuzhiyun struct device *dev;
275*4882a593Smuzhiyun void __iomem *base;
276*4882a593Smuzhiyun struct clk *clk;
277*4882a593Smuzhiyun struct device_node *np;
278*4882a593Smuzhiyun bool ssc;
279*4882a593Smuzhiyun int gen;
280*4882a593Smuzhiyun u64 msi_target_addr;
281*4882a593Smuzhiyun struct brcm_msi *msi;
282*4882a593Smuzhiyun const int *reg_offsets;
283*4882a593Smuzhiyun enum pcie_type type;
284*4882a593Smuzhiyun struct reset_control *rescal;
285*4882a593Smuzhiyun int num_memc;
286*4882a593Smuzhiyun u64 memc_size[PCIE_BRCM_MAX_MEMC];
287*4882a593Smuzhiyun u32 hw_rev;
288*4882a593Smuzhiyun void (*perst_set)(struct brcm_pcie *pcie, u32 val);
289*4882a593Smuzhiyun void (*bridge_sw_init_set)(struct brcm_pcie *pcie, u32 val);
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun * This is to convert the size of the inbound "BAR" region to the
294*4882a593Smuzhiyun * non-linear values of PCIE_X_MISC_RC_BAR[123]_CONFIG_LO.SIZE
295*4882a593Smuzhiyun */
brcm_pcie_encode_ibar_size(u64 size)296*4882a593Smuzhiyun static int brcm_pcie_encode_ibar_size(u64 size)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun int log2_in = ilog2(size);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (log2_in >= 12 && log2_in <= 15)
301*4882a593Smuzhiyun /* Covers 4KB to 32KB (inclusive) */
302*4882a593Smuzhiyun return (log2_in - 12) + 0x1c;
303*4882a593Smuzhiyun else if (log2_in >= 16 && log2_in <= 35)
304*4882a593Smuzhiyun /* Covers 64KB to 32GB, (inclusive) */
305*4882a593Smuzhiyun return log2_in - 15;
306*4882a593Smuzhiyun /* Something is awry so disable */
307*4882a593Smuzhiyun return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
brcm_pcie_mdio_form_pkt(int port,int regad,int cmd)310*4882a593Smuzhiyun static u32 brcm_pcie_mdio_form_pkt(int port, int regad, int cmd)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun u32 pkt = 0;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun pkt |= FIELD_PREP(MDIO_PORT_MASK, port);
315*4882a593Smuzhiyun pkt |= FIELD_PREP(MDIO_REGAD_MASK, regad);
316*4882a593Smuzhiyun pkt |= FIELD_PREP(MDIO_CMD_MASK, cmd);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return pkt;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* negative return value indicates error */
brcm_pcie_mdio_read(void __iomem * base,u8 port,u8 regad,u32 * val)322*4882a593Smuzhiyun static int brcm_pcie_mdio_read(void __iomem *base, u8 port, u8 regad, u32 *val)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun int tries;
325*4882a593Smuzhiyun u32 data;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun writel(brcm_pcie_mdio_form_pkt(port, regad, MDIO_CMD_READ),
328*4882a593Smuzhiyun base + PCIE_RC_DL_MDIO_ADDR);
329*4882a593Smuzhiyun readl(base + PCIE_RC_DL_MDIO_ADDR);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun data = readl(base + PCIE_RC_DL_MDIO_RD_DATA);
332*4882a593Smuzhiyun for (tries = 0; !MDIO_RD_DONE(data) && tries < 10; tries++) {
333*4882a593Smuzhiyun udelay(10);
334*4882a593Smuzhiyun data = readl(base + PCIE_RC_DL_MDIO_RD_DATA);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun *val = FIELD_GET(MDIO_DATA_MASK, data);
338*4882a593Smuzhiyun return MDIO_RD_DONE(data) ? 0 : -EIO;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* negative return value indicates error */
brcm_pcie_mdio_write(void __iomem * base,u8 port,u8 regad,u16 wrdata)342*4882a593Smuzhiyun static int brcm_pcie_mdio_write(void __iomem *base, u8 port,
343*4882a593Smuzhiyun u8 regad, u16 wrdata)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun int tries;
346*4882a593Smuzhiyun u32 data;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun writel(brcm_pcie_mdio_form_pkt(port, regad, MDIO_CMD_WRITE),
349*4882a593Smuzhiyun base + PCIE_RC_DL_MDIO_ADDR);
350*4882a593Smuzhiyun readl(base + PCIE_RC_DL_MDIO_ADDR);
351*4882a593Smuzhiyun writel(MDIO_DATA_DONE_MASK | wrdata, base + PCIE_RC_DL_MDIO_WR_DATA);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun data = readl(base + PCIE_RC_DL_MDIO_WR_DATA);
354*4882a593Smuzhiyun for (tries = 0; !MDIO_WT_DONE(data) && tries < 10; tries++) {
355*4882a593Smuzhiyun udelay(10);
356*4882a593Smuzhiyun data = readl(base + PCIE_RC_DL_MDIO_WR_DATA);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun return MDIO_WT_DONE(data) ? 0 : -EIO;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun * Configures device for Spread Spectrum Clocking (SSC) mode; a negative
364*4882a593Smuzhiyun * return value indicates error.
365*4882a593Smuzhiyun */
brcm_pcie_set_ssc(struct brcm_pcie * pcie)366*4882a593Smuzhiyun static int brcm_pcie_set_ssc(struct brcm_pcie *pcie)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun int pll, ssc;
369*4882a593Smuzhiyun int ret;
370*4882a593Smuzhiyun u32 tmp;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun ret = brcm_pcie_mdio_write(pcie->base, MDIO_PORT0, SET_ADDR_OFFSET,
373*4882a593Smuzhiyun SSC_REGS_ADDR);
374*4882a593Smuzhiyun if (ret < 0)
375*4882a593Smuzhiyun return ret;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun ret = brcm_pcie_mdio_read(pcie->base, MDIO_PORT0,
378*4882a593Smuzhiyun SSC_CNTL_OFFSET, &tmp);
379*4882a593Smuzhiyun if (ret < 0)
380*4882a593Smuzhiyun return ret;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun u32p_replace_bits(&tmp, 1, SSC_CNTL_OVRD_EN_MASK);
383*4882a593Smuzhiyun u32p_replace_bits(&tmp, 1, SSC_CNTL_OVRD_VAL_MASK);
384*4882a593Smuzhiyun ret = brcm_pcie_mdio_write(pcie->base, MDIO_PORT0,
385*4882a593Smuzhiyun SSC_CNTL_OFFSET, tmp);
386*4882a593Smuzhiyun if (ret < 0)
387*4882a593Smuzhiyun return ret;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun usleep_range(1000, 2000);
390*4882a593Smuzhiyun ret = brcm_pcie_mdio_read(pcie->base, MDIO_PORT0,
391*4882a593Smuzhiyun SSC_STATUS_OFFSET, &tmp);
392*4882a593Smuzhiyun if (ret < 0)
393*4882a593Smuzhiyun return ret;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun ssc = FIELD_GET(SSC_STATUS_SSC_MASK, tmp);
396*4882a593Smuzhiyun pll = FIELD_GET(SSC_STATUS_PLL_LOCK_MASK, tmp);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return ssc && pll ? 0 : -EIO;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* Limits operation to a specific generation (1, 2, or 3) */
brcm_pcie_set_gen(struct brcm_pcie * pcie,int gen)402*4882a593Smuzhiyun static void brcm_pcie_set_gen(struct brcm_pcie *pcie, int gen)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun u16 lnkctl2 = readw(pcie->base + BRCM_PCIE_CAP_REGS + PCI_EXP_LNKCTL2);
405*4882a593Smuzhiyun u32 lnkcap = readl(pcie->base + BRCM_PCIE_CAP_REGS + PCI_EXP_LNKCAP);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun lnkcap = (lnkcap & ~PCI_EXP_LNKCAP_SLS) | gen;
408*4882a593Smuzhiyun writel(lnkcap, pcie->base + BRCM_PCIE_CAP_REGS + PCI_EXP_LNKCAP);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun lnkctl2 = (lnkctl2 & ~0xf) | gen;
411*4882a593Smuzhiyun writew(lnkctl2, pcie->base + BRCM_PCIE_CAP_REGS + PCI_EXP_LNKCTL2);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
brcm_pcie_set_outbound_win(struct brcm_pcie * pcie,unsigned int win,u64 cpu_addr,u64 pcie_addr,u64 size)414*4882a593Smuzhiyun static void brcm_pcie_set_outbound_win(struct brcm_pcie *pcie,
415*4882a593Smuzhiyun unsigned int win, u64 cpu_addr,
416*4882a593Smuzhiyun u64 pcie_addr, u64 size)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun u32 cpu_addr_mb_high, limit_addr_mb_high;
419*4882a593Smuzhiyun phys_addr_t cpu_addr_mb, limit_addr_mb;
420*4882a593Smuzhiyun int high_addr_shift;
421*4882a593Smuzhiyun u32 tmp;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /* Set the base of the pcie_addr window */
424*4882a593Smuzhiyun writel(lower_32_bits(pcie_addr), pcie->base + PCIE_MEM_WIN0_LO(win));
425*4882a593Smuzhiyun writel(upper_32_bits(pcie_addr), pcie->base + PCIE_MEM_WIN0_HI(win));
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* Write the addr base & limit lower bits (in MBs) */
428*4882a593Smuzhiyun cpu_addr_mb = cpu_addr / SZ_1M;
429*4882a593Smuzhiyun limit_addr_mb = (cpu_addr + size - 1) / SZ_1M;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun tmp = readl(pcie->base + PCIE_MEM_WIN0_BASE_LIMIT(win));
432*4882a593Smuzhiyun u32p_replace_bits(&tmp, cpu_addr_mb,
433*4882a593Smuzhiyun PCIE_MISC_CPU_2_PCIE_MEM_WIN0_BASE_LIMIT_BASE_MASK);
434*4882a593Smuzhiyun u32p_replace_bits(&tmp, limit_addr_mb,
435*4882a593Smuzhiyun PCIE_MISC_CPU_2_PCIE_MEM_WIN0_BASE_LIMIT_LIMIT_MASK);
436*4882a593Smuzhiyun writel(tmp, pcie->base + PCIE_MEM_WIN0_BASE_LIMIT(win));
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* Write the cpu & limit addr upper bits */
439*4882a593Smuzhiyun high_addr_shift =
440*4882a593Smuzhiyun HWEIGHT32(PCIE_MISC_CPU_2_PCIE_MEM_WIN0_BASE_LIMIT_BASE_MASK);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun cpu_addr_mb_high = cpu_addr_mb >> high_addr_shift;
443*4882a593Smuzhiyun tmp = readl(pcie->base + PCIE_MEM_WIN0_BASE_HI(win));
444*4882a593Smuzhiyun u32p_replace_bits(&tmp, cpu_addr_mb_high,
445*4882a593Smuzhiyun PCIE_MISC_CPU_2_PCIE_MEM_WIN0_BASE_HI_BASE_MASK);
446*4882a593Smuzhiyun writel(tmp, pcie->base + PCIE_MEM_WIN0_BASE_HI(win));
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun limit_addr_mb_high = limit_addr_mb >> high_addr_shift;
449*4882a593Smuzhiyun tmp = readl(pcie->base + PCIE_MEM_WIN0_LIMIT_HI(win));
450*4882a593Smuzhiyun u32p_replace_bits(&tmp, limit_addr_mb_high,
451*4882a593Smuzhiyun PCIE_MISC_CPU_2_PCIE_MEM_WIN0_LIMIT_HI_LIMIT_MASK);
452*4882a593Smuzhiyun writel(tmp, pcie->base + PCIE_MEM_WIN0_LIMIT_HI(win));
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun static struct irq_chip brcm_msi_irq_chip = {
456*4882a593Smuzhiyun .name = "BRCM STB PCIe MSI",
457*4882a593Smuzhiyun .irq_ack = irq_chip_ack_parent,
458*4882a593Smuzhiyun .irq_mask = pci_msi_mask_irq,
459*4882a593Smuzhiyun .irq_unmask = pci_msi_unmask_irq,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun static struct msi_domain_info brcm_msi_domain_info = {
463*4882a593Smuzhiyun /* Multi MSI is supported by the controller, but not by this driver */
464*4882a593Smuzhiyun .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS),
465*4882a593Smuzhiyun .chip = &brcm_msi_irq_chip,
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
brcm_pcie_msi_isr(struct irq_desc * desc)468*4882a593Smuzhiyun static void brcm_pcie_msi_isr(struct irq_desc *desc)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
471*4882a593Smuzhiyun unsigned long status, virq;
472*4882a593Smuzhiyun struct brcm_msi *msi;
473*4882a593Smuzhiyun struct device *dev;
474*4882a593Smuzhiyun u32 bit;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun chained_irq_enter(chip, desc);
477*4882a593Smuzhiyun msi = irq_desc_get_handler_data(desc);
478*4882a593Smuzhiyun dev = msi->dev;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun status = readl(msi->intr_base + MSI_INT_STATUS);
481*4882a593Smuzhiyun status >>= msi->legacy_shift;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun for_each_set_bit(bit, &status, msi->nr) {
484*4882a593Smuzhiyun virq = irq_find_mapping(msi->inner_domain, bit);
485*4882a593Smuzhiyun if (virq)
486*4882a593Smuzhiyun generic_handle_irq(virq);
487*4882a593Smuzhiyun else
488*4882a593Smuzhiyun dev_dbg(dev, "unexpected MSI\n");
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun chained_irq_exit(chip, desc);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
brcm_msi_compose_msi_msg(struct irq_data * data,struct msi_msg * msg)494*4882a593Smuzhiyun static void brcm_msi_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun struct brcm_msi *msi = irq_data_get_irq_chip_data(data);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun msg->address_lo = lower_32_bits(msi->target_addr);
499*4882a593Smuzhiyun msg->address_hi = upper_32_bits(msi->target_addr);
500*4882a593Smuzhiyun msg->data = (0xffff & PCIE_MISC_MSI_DATA_CONFIG_VAL_32) | data->hwirq;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
brcm_msi_set_affinity(struct irq_data * irq_data,const struct cpumask * mask,bool force)503*4882a593Smuzhiyun static int brcm_msi_set_affinity(struct irq_data *irq_data,
504*4882a593Smuzhiyun const struct cpumask *mask, bool force)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun return -EINVAL;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
brcm_msi_ack_irq(struct irq_data * data)509*4882a593Smuzhiyun static void brcm_msi_ack_irq(struct irq_data *data)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun struct brcm_msi *msi = irq_data_get_irq_chip_data(data);
512*4882a593Smuzhiyun const int shift_amt = data->hwirq + msi->legacy_shift;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun writel(1 << shift_amt, msi->intr_base + MSI_INT_CLR);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static struct irq_chip brcm_msi_bottom_irq_chip = {
519*4882a593Smuzhiyun .name = "BRCM STB MSI",
520*4882a593Smuzhiyun .irq_compose_msi_msg = brcm_msi_compose_msi_msg,
521*4882a593Smuzhiyun .irq_set_affinity = brcm_msi_set_affinity,
522*4882a593Smuzhiyun .irq_ack = brcm_msi_ack_irq,
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun
brcm_msi_alloc(struct brcm_msi * msi)525*4882a593Smuzhiyun static int brcm_msi_alloc(struct brcm_msi *msi)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun int hwirq;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun mutex_lock(&msi->lock);
530*4882a593Smuzhiyun hwirq = bitmap_find_free_region(&msi->used, msi->nr, 0);
531*4882a593Smuzhiyun mutex_unlock(&msi->lock);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun return hwirq;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
brcm_msi_free(struct brcm_msi * msi,unsigned long hwirq)536*4882a593Smuzhiyun static void brcm_msi_free(struct brcm_msi *msi, unsigned long hwirq)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun mutex_lock(&msi->lock);
539*4882a593Smuzhiyun bitmap_release_region(&msi->used, hwirq, 0);
540*4882a593Smuzhiyun mutex_unlock(&msi->lock);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
brcm_irq_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * args)543*4882a593Smuzhiyun static int brcm_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
544*4882a593Smuzhiyun unsigned int nr_irqs, void *args)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct brcm_msi *msi = domain->host_data;
547*4882a593Smuzhiyun int hwirq;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun hwirq = brcm_msi_alloc(msi);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (hwirq < 0)
552*4882a593Smuzhiyun return hwirq;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun irq_domain_set_info(domain, virq, (irq_hw_number_t)hwirq,
555*4882a593Smuzhiyun &brcm_msi_bottom_irq_chip, domain->host_data,
556*4882a593Smuzhiyun handle_edge_irq, NULL, NULL);
557*4882a593Smuzhiyun return 0;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
brcm_irq_domain_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)560*4882a593Smuzhiyun static void brcm_irq_domain_free(struct irq_domain *domain,
561*4882a593Smuzhiyun unsigned int virq, unsigned int nr_irqs)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct irq_data *d = irq_domain_get_irq_data(domain, virq);
564*4882a593Smuzhiyun struct brcm_msi *msi = irq_data_get_irq_chip_data(d);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun brcm_msi_free(msi, d->hwirq);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun static const struct irq_domain_ops msi_domain_ops = {
570*4882a593Smuzhiyun .alloc = brcm_irq_domain_alloc,
571*4882a593Smuzhiyun .free = brcm_irq_domain_free,
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun
brcm_allocate_domains(struct brcm_msi * msi)574*4882a593Smuzhiyun static int brcm_allocate_domains(struct brcm_msi *msi)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun struct fwnode_handle *fwnode = of_node_to_fwnode(msi->np);
577*4882a593Smuzhiyun struct device *dev = msi->dev;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun msi->inner_domain = irq_domain_add_linear(NULL, msi->nr, &msi_domain_ops, msi);
580*4882a593Smuzhiyun if (!msi->inner_domain) {
581*4882a593Smuzhiyun dev_err(dev, "failed to create IRQ domain\n");
582*4882a593Smuzhiyun return -ENOMEM;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun msi->msi_domain = pci_msi_create_irq_domain(fwnode,
586*4882a593Smuzhiyun &brcm_msi_domain_info,
587*4882a593Smuzhiyun msi->inner_domain);
588*4882a593Smuzhiyun if (!msi->msi_domain) {
589*4882a593Smuzhiyun dev_err(dev, "failed to create MSI domain\n");
590*4882a593Smuzhiyun irq_domain_remove(msi->inner_domain);
591*4882a593Smuzhiyun return -ENOMEM;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return 0;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
brcm_free_domains(struct brcm_msi * msi)597*4882a593Smuzhiyun static void brcm_free_domains(struct brcm_msi *msi)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun irq_domain_remove(msi->msi_domain);
600*4882a593Smuzhiyun irq_domain_remove(msi->inner_domain);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
brcm_msi_remove(struct brcm_pcie * pcie)603*4882a593Smuzhiyun static void brcm_msi_remove(struct brcm_pcie *pcie)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun struct brcm_msi *msi = pcie->msi;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (!msi)
608*4882a593Smuzhiyun return;
609*4882a593Smuzhiyun irq_set_chained_handler(msi->irq, NULL);
610*4882a593Smuzhiyun irq_set_handler_data(msi->irq, NULL);
611*4882a593Smuzhiyun brcm_free_domains(msi);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
brcm_msi_set_regs(struct brcm_msi * msi)614*4882a593Smuzhiyun static void brcm_msi_set_regs(struct brcm_msi *msi)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun u32 val = __GENMASK(31, msi->legacy_shift);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun writel(val, msi->intr_base + MSI_INT_MASK_CLR);
619*4882a593Smuzhiyun writel(val, msi->intr_base + MSI_INT_CLR);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /*
622*4882a593Smuzhiyun * The 0 bit of PCIE_MISC_MSI_BAR_CONFIG_LO is repurposed to MSI
623*4882a593Smuzhiyun * enable, which we set to 1.
624*4882a593Smuzhiyun */
625*4882a593Smuzhiyun writel(lower_32_bits(msi->target_addr) | 0x1,
626*4882a593Smuzhiyun msi->base + PCIE_MISC_MSI_BAR_CONFIG_LO);
627*4882a593Smuzhiyun writel(upper_32_bits(msi->target_addr),
628*4882a593Smuzhiyun msi->base + PCIE_MISC_MSI_BAR_CONFIG_HI);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun val = msi->legacy ? PCIE_MISC_MSI_DATA_CONFIG_VAL_8 : PCIE_MISC_MSI_DATA_CONFIG_VAL_32;
631*4882a593Smuzhiyun writel(val, msi->base + PCIE_MISC_MSI_DATA_CONFIG);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
brcm_pcie_enable_msi(struct brcm_pcie * pcie)634*4882a593Smuzhiyun static int brcm_pcie_enable_msi(struct brcm_pcie *pcie)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun struct brcm_msi *msi;
637*4882a593Smuzhiyun int irq, ret;
638*4882a593Smuzhiyun struct device *dev = pcie->dev;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun irq = irq_of_parse_and_map(dev->of_node, 1);
641*4882a593Smuzhiyun if (irq <= 0) {
642*4882a593Smuzhiyun dev_err(dev, "cannot map MSI interrupt\n");
643*4882a593Smuzhiyun return -ENODEV;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun msi = devm_kzalloc(dev, sizeof(struct brcm_msi), GFP_KERNEL);
647*4882a593Smuzhiyun if (!msi)
648*4882a593Smuzhiyun return -ENOMEM;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun mutex_init(&msi->lock);
651*4882a593Smuzhiyun msi->dev = dev;
652*4882a593Smuzhiyun msi->base = pcie->base;
653*4882a593Smuzhiyun msi->np = pcie->np;
654*4882a593Smuzhiyun msi->target_addr = pcie->msi_target_addr;
655*4882a593Smuzhiyun msi->irq = irq;
656*4882a593Smuzhiyun msi->legacy = pcie->hw_rev < BRCM_PCIE_HW_REV_33;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (msi->legacy) {
659*4882a593Smuzhiyun msi->intr_base = msi->base + PCIE_INTR2_CPU_BASE;
660*4882a593Smuzhiyun msi->nr = BRCM_INT_PCI_MSI_LEGACY_NR;
661*4882a593Smuzhiyun msi->legacy_shift = 24;
662*4882a593Smuzhiyun } else {
663*4882a593Smuzhiyun msi->intr_base = msi->base + PCIE_MSI_INTR2_BASE;
664*4882a593Smuzhiyun msi->nr = BRCM_INT_PCI_MSI_NR;
665*4882a593Smuzhiyun msi->legacy_shift = 0;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun ret = brcm_allocate_domains(msi);
669*4882a593Smuzhiyun if (ret)
670*4882a593Smuzhiyun return ret;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun irq_set_chained_handler_and_data(msi->irq, brcm_pcie_msi_isr, msi);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun brcm_msi_set_regs(msi);
675*4882a593Smuzhiyun pcie->msi = msi;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun return 0;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* The controller is capable of serving in both RC and EP roles */
brcm_pcie_rc_mode(struct brcm_pcie * pcie)681*4882a593Smuzhiyun static bool brcm_pcie_rc_mode(struct brcm_pcie *pcie)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun void __iomem *base = pcie->base;
684*4882a593Smuzhiyun u32 val = readl(base + PCIE_MISC_PCIE_STATUS);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun return !!FIELD_GET(PCIE_MISC_PCIE_STATUS_PCIE_PORT_MASK, val);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
brcm_pcie_link_up(struct brcm_pcie * pcie)689*4882a593Smuzhiyun static bool brcm_pcie_link_up(struct brcm_pcie *pcie)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun u32 val = readl(pcie->base + PCIE_MISC_PCIE_STATUS);
692*4882a593Smuzhiyun u32 dla = FIELD_GET(PCIE_MISC_PCIE_STATUS_PCIE_DL_ACTIVE_MASK, val);
693*4882a593Smuzhiyun u32 plu = FIELD_GET(PCIE_MISC_PCIE_STATUS_PCIE_PHYLINKUP_MASK, val);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun return dla && plu;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* Configuration space read/write support */
brcm_pcie_cfg_index(int busnr,int devfn,int reg)699*4882a593Smuzhiyun static inline int brcm_pcie_cfg_index(int busnr, int devfn, int reg)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun return ((PCI_SLOT(devfn) & 0x1f) << PCIE_EXT_SLOT_SHIFT)
702*4882a593Smuzhiyun | ((PCI_FUNC(devfn) & 0x07) << PCIE_EXT_FUNC_SHIFT)
703*4882a593Smuzhiyun | (busnr << PCIE_EXT_BUSNUM_SHIFT)
704*4882a593Smuzhiyun | (reg & ~3);
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
brcm_pcie_map_conf(struct pci_bus * bus,unsigned int devfn,int where)707*4882a593Smuzhiyun static void __iomem *brcm_pcie_map_conf(struct pci_bus *bus, unsigned int devfn,
708*4882a593Smuzhiyun int where)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct brcm_pcie *pcie = bus->sysdata;
711*4882a593Smuzhiyun void __iomem *base = pcie->base;
712*4882a593Smuzhiyun int idx;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* Accesses to the RC go right to the RC registers if slot==0 */
715*4882a593Smuzhiyun if (pci_is_root_bus(bus))
716*4882a593Smuzhiyun return PCI_SLOT(devfn) ? NULL : base + where;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /* For devices, write to the config space index register */
719*4882a593Smuzhiyun idx = brcm_pcie_cfg_index(bus->number, devfn, 0);
720*4882a593Smuzhiyun writel(idx, pcie->base + PCIE_EXT_CFG_INDEX);
721*4882a593Smuzhiyun return base + PCIE_EXT_CFG_DATA + where;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun static struct pci_ops brcm_pcie_ops = {
725*4882a593Smuzhiyun .map_bus = brcm_pcie_map_conf,
726*4882a593Smuzhiyun .read = pci_generic_config_read,
727*4882a593Smuzhiyun .write = pci_generic_config_write,
728*4882a593Smuzhiyun };
729*4882a593Smuzhiyun
brcm_pcie_bridge_sw_init_set_generic(struct brcm_pcie * pcie,u32 val)730*4882a593Smuzhiyun static inline void brcm_pcie_bridge_sw_init_set_generic(struct brcm_pcie *pcie, u32 val)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun u32 tmp, mask = RGR1_SW_INIT_1_INIT_GENERIC_MASK;
733*4882a593Smuzhiyun u32 shift = RGR1_SW_INIT_1_INIT_GENERIC_SHIFT;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun tmp = readl(pcie->base + PCIE_RGR1_SW_INIT_1(pcie));
736*4882a593Smuzhiyun tmp = (tmp & ~mask) | ((val << shift) & mask);
737*4882a593Smuzhiyun writel(tmp, pcie->base + PCIE_RGR1_SW_INIT_1(pcie));
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
brcm_pcie_bridge_sw_init_set_7278(struct brcm_pcie * pcie,u32 val)740*4882a593Smuzhiyun static inline void brcm_pcie_bridge_sw_init_set_7278(struct brcm_pcie *pcie, u32 val)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun u32 tmp, mask = RGR1_SW_INIT_1_INIT_7278_MASK;
743*4882a593Smuzhiyun u32 shift = RGR1_SW_INIT_1_INIT_7278_SHIFT;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun tmp = readl(pcie->base + PCIE_RGR1_SW_INIT_1(pcie));
746*4882a593Smuzhiyun tmp = (tmp & ~mask) | ((val << shift) & mask);
747*4882a593Smuzhiyun writel(tmp, pcie->base + PCIE_RGR1_SW_INIT_1(pcie));
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
brcm_pcie_perst_set_7278(struct brcm_pcie * pcie,u32 val)750*4882a593Smuzhiyun static inline void brcm_pcie_perst_set_7278(struct brcm_pcie *pcie, u32 val)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun u32 tmp;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /* Perst bit has moved and assert value is 0 */
755*4882a593Smuzhiyun tmp = readl(pcie->base + PCIE_MISC_PCIE_CTRL);
756*4882a593Smuzhiyun u32p_replace_bits(&tmp, !val, PCIE_MISC_PCIE_CTRL_PCIE_PERSTB_MASK);
757*4882a593Smuzhiyun writel(tmp, pcie->base + PCIE_MISC_PCIE_CTRL);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
brcm_pcie_perst_set_generic(struct brcm_pcie * pcie,u32 val)760*4882a593Smuzhiyun static inline void brcm_pcie_perst_set_generic(struct brcm_pcie *pcie, u32 val)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun u32 tmp;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun tmp = readl(pcie->base + PCIE_RGR1_SW_INIT_1(pcie));
765*4882a593Smuzhiyun u32p_replace_bits(&tmp, val, PCIE_RGR1_SW_INIT_1_PERST_MASK);
766*4882a593Smuzhiyun writel(tmp, pcie->base + PCIE_RGR1_SW_INIT_1(pcie));
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
brcm_pcie_get_rc_bar2_size_and_offset(struct brcm_pcie * pcie,u64 * rc_bar2_size,u64 * rc_bar2_offset)769*4882a593Smuzhiyun static inline int brcm_pcie_get_rc_bar2_size_and_offset(struct brcm_pcie *pcie,
770*4882a593Smuzhiyun u64 *rc_bar2_size,
771*4882a593Smuzhiyun u64 *rc_bar2_offset)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun struct pci_host_bridge *bridge = pci_host_bridge_from_priv(pcie);
774*4882a593Smuzhiyun struct resource_entry *entry;
775*4882a593Smuzhiyun struct device *dev = pcie->dev;
776*4882a593Smuzhiyun u64 lowest_pcie_addr = ~(u64)0;
777*4882a593Smuzhiyun int ret, i = 0;
778*4882a593Smuzhiyun u64 size = 0;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun resource_list_for_each_entry(entry, &bridge->dma_ranges) {
781*4882a593Smuzhiyun u64 pcie_beg = entry->res->start - entry->offset;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun size += entry->res->end - entry->res->start + 1;
784*4882a593Smuzhiyun if (pcie_beg < lowest_pcie_addr)
785*4882a593Smuzhiyun lowest_pcie_addr = pcie_beg;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun if (lowest_pcie_addr == ~(u64)0) {
789*4882a593Smuzhiyun dev_err(dev, "DT node has no dma-ranges\n");
790*4882a593Smuzhiyun return -EINVAL;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun ret = of_property_read_variable_u64_array(pcie->np, "brcm,scb-sizes", pcie->memc_size, 1,
794*4882a593Smuzhiyun PCIE_BRCM_MAX_MEMC);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun if (ret <= 0) {
797*4882a593Smuzhiyun /* Make an educated guess */
798*4882a593Smuzhiyun pcie->num_memc = 1;
799*4882a593Smuzhiyun pcie->memc_size[0] = 1ULL << fls64(size - 1);
800*4882a593Smuzhiyun } else {
801*4882a593Smuzhiyun pcie->num_memc = ret;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* Each memc is viewed through a "port" that is a power of 2 */
805*4882a593Smuzhiyun for (i = 0, size = 0; i < pcie->num_memc; i++)
806*4882a593Smuzhiyun size += pcie->memc_size[i];
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* System memory starts at this address in PCIe-space */
809*4882a593Smuzhiyun *rc_bar2_offset = lowest_pcie_addr;
810*4882a593Smuzhiyun /* The sum of all memc views must also be a power of 2 */
811*4882a593Smuzhiyun *rc_bar2_size = 1ULL << fls64(size - 1);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /*
814*4882a593Smuzhiyun * We validate the inbound memory view even though we should trust
815*4882a593Smuzhiyun * whatever the device-tree provides. This is because of an HW issue on
816*4882a593Smuzhiyun * early Raspberry Pi 4's revisions (bcm2711). It turns out its
817*4882a593Smuzhiyun * firmware has to dynamically edit dma-ranges due to a bug on the
818*4882a593Smuzhiyun * PCIe controller integration, which prohibits any access above the
819*4882a593Smuzhiyun * lower 3GB of memory. Given this, we decided to keep the dma-ranges
820*4882a593Smuzhiyun * in check, avoiding hard to debug device-tree related issues in the
821*4882a593Smuzhiyun * future:
822*4882a593Smuzhiyun *
823*4882a593Smuzhiyun * The PCIe host controller by design must set the inbound viewport to
824*4882a593Smuzhiyun * be a contiguous arrangement of all of the system's memory. In
825*4882a593Smuzhiyun * addition, its size mut be a power of two. To further complicate
826*4882a593Smuzhiyun * matters, the viewport must start on a pcie-address that is aligned
827*4882a593Smuzhiyun * on a multiple of its size. If a portion of the viewport does not
828*4882a593Smuzhiyun * represent system memory -- e.g. 3GB of memory requires a 4GB
829*4882a593Smuzhiyun * viewport -- we can map the outbound memory in or after 3GB and even
830*4882a593Smuzhiyun * though the viewport will overlap the outbound memory the controller
831*4882a593Smuzhiyun * will know to send outbound memory downstream and everything else
832*4882a593Smuzhiyun * upstream.
833*4882a593Smuzhiyun *
834*4882a593Smuzhiyun * For example:
835*4882a593Smuzhiyun *
836*4882a593Smuzhiyun * - The best-case scenario, memory up to 3GB, is to place the inbound
837*4882a593Smuzhiyun * region in the first 4GB of pcie-space, as some legacy devices can
838*4882a593Smuzhiyun * only address 32bits. We would also like to put the MSI under 4GB
839*4882a593Smuzhiyun * as well, since some devices require a 32bit MSI target address.
840*4882a593Smuzhiyun *
841*4882a593Smuzhiyun * - If the system memory is 4GB or larger we cannot start the inbound
842*4882a593Smuzhiyun * region at location 0 (since we have to allow some space for
843*4882a593Smuzhiyun * outbound memory @ 3GB). So instead it will start at the 1x
844*4882a593Smuzhiyun * multiple of its size
845*4882a593Smuzhiyun */
846*4882a593Smuzhiyun if (!*rc_bar2_size || (*rc_bar2_offset & (*rc_bar2_size - 1)) ||
847*4882a593Smuzhiyun (*rc_bar2_offset < SZ_4G && *rc_bar2_offset > SZ_2G)) {
848*4882a593Smuzhiyun dev_err(dev, "Invalid rc_bar2_offset/size: size 0x%llx, off 0x%llx\n",
849*4882a593Smuzhiyun *rc_bar2_size, *rc_bar2_offset);
850*4882a593Smuzhiyun return -EINVAL;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun return 0;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
brcm_pcie_setup(struct brcm_pcie * pcie)856*4882a593Smuzhiyun static int brcm_pcie_setup(struct brcm_pcie *pcie)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun struct pci_host_bridge *bridge = pci_host_bridge_from_priv(pcie);
859*4882a593Smuzhiyun u64 rc_bar2_offset, rc_bar2_size;
860*4882a593Smuzhiyun void __iomem *base = pcie->base;
861*4882a593Smuzhiyun struct device *dev = pcie->dev;
862*4882a593Smuzhiyun struct resource_entry *entry;
863*4882a593Smuzhiyun bool ssc_good = false;
864*4882a593Smuzhiyun struct resource *res;
865*4882a593Smuzhiyun int num_out_wins = 0;
866*4882a593Smuzhiyun u16 nlw, cls, lnksta;
867*4882a593Smuzhiyun int i, ret, memc;
868*4882a593Smuzhiyun u32 tmp, burst, aspm_support;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun /* Reset the bridge */
871*4882a593Smuzhiyun pcie->bridge_sw_init_set(pcie, 1);
872*4882a593Smuzhiyun usleep_range(100, 200);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* Take the bridge out of reset */
875*4882a593Smuzhiyun pcie->bridge_sw_init_set(pcie, 0);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun tmp = readl(base + PCIE_MISC_HARD_PCIE_HARD_DEBUG);
878*4882a593Smuzhiyun tmp &= ~PCIE_MISC_HARD_PCIE_HARD_DEBUG_SERDES_IDDQ_MASK;
879*4882a593Smuzhiyun writel(tmp, base + PCIE_MISC_HARD_PCIE_HARD_DEBUG);
880*4882a593Smuzhiyun /* Wait for SerDes to be stable */
881*4882a593Smuzhiyun usleep_range(100, 200);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun /*
884*4882a593Smuzhiyun * SCB_MAX_BURST_SIZE is a two bit field. For GENERIC chips it
885*4882a593Smuzhiyun * is encoded as 0=128, 1=256, 2=512, 3=Rsvd, for BCM7278 it
886*4882a593Smuzhiyun * is encoded as 0=Rsvd, 1=128, 2=256, 3=512.
887*4882a593Smuzhiyun */
888*4882a593Smuzhiyun if (pcie->type == BCM2711)
889*4882a593Smuzhiyun burst = 0x0; /* 128B */
890*4882a593Smuzhiyun else if (pcie->type == BCM7278)
891*4882a593Smuzhiyun burst = 0x3; /* 512 bytes */
892*4882a593Smuzhiyun else
893*4882a593Smuzhiyun burst = 0x2; /* 512 bytes */
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /* Set SCB_MAX_BURST_SIZE, CFG_READ_UR_MODE, SCB_ACCESS_EN */
896*4882a593Smuzhiyun tmp = readl(base + PCIE_MISC_MISC_CTRL);
897*4882a593Smuzhiyun u32p_replace_bits(&tmp, 1, PCIE_MISC_MISC_CTRL_SCB_ACCESS_EN_MASK);
898*4882a593Smuzhiyun u32p_replace_bits(&tmp, 1, PCIE_MISC_MISC_CTRL_CFG_READ_UR_MODE_MASK);
899*4882a593Smuzhiyun u32p_replace_bits(&tmp, burst, PCIE_MISC_MISC_CTRL_MAX_BURST_SIZE_MASK);
900*4882a593Smuzhiyun writel(tmp, base + PCIE_MISC_MISC_CTRL);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun ret = brcm_pcie_get_rc_bar2_size_and_offset(pcie, &rc_bar2_size,
903*4882a593Smuzhiyun &rc_bar2_offset);
904*4882a593Smuzhiyun if (ret)
905*4882a593Smuzhiyun return ret;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun tmp = lower_32_bits(rc_bar2_offset);
908*4882a593Smuzhiyun u32p_replace_bits(&tmp, brcm_pcie_encode_ibar_size(rc_bar2_size),
909*4882a593Smuzhiyun PCIE_MISC_RC_BAR2_CONFIG_LO_SIZE_MASK);
910*4882a593Smuzhiyun writel(tmp, base + PCIE_MISC_RC_BAR2_CONFIG_LO);
911*4882a593Smuzhiyun writel(upper_32_bits(rc_bar2_offset),
912*4882a593Smuzhiyun base + PCIE_MISC_RC_BAR2_CONFIG_HI);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun tmp = readl(base + PCIE_MISC_MISC_CTRL);
915*4882a593Smuzhiyun for (memc = 0; memc < pcie->num_memc; memc++) {
916*4882a593Smuzhiyun u32 scb_size_val = ilog2(pcie->memc_size[memc]) - 15;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun if (memc == 0)
919*4882a593Smuzhiyun u32p_replace_bits(&tmp, scb_size_val, SCB_SIZE_MASK(0));
920*4882a593Smuzhiyun else if (memc == 1)
921*4882a593Smuzhiyun u32p_replace_bits(&tmp, scb_size_val, SCB_SIZE_MASK(1));
922*4882a593Smuzhiyun else if (memc == 2)
923*4882a593Smuzhiyun u32p_replace_bits(&tmp, scb_size_val, SCB_SIZE_MASK(2));
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun writel(tmp, base + PCIE_MISC_MISC_CTRL);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun /*
928*4882a593Smuzhiyun * We ideally want the MSI target address to be located in the 32bit
929*4882a593Smuzhiyun * addressable memory area. Some devices might depend on it. This is
930*4882a593Smuzhiyun * possible either when the inbound window is located above the lower
931*4882a593Smuzhiyun * 4GB or when the inbound area is smaller than 4GB (taking into
932*4882a593Smuzhiyun * account the rounding-up we're forced to perform).
933*4882a593Smuzhiyun */
934*4882a593Smuzhiyun if (rc_bar2_offset >= SZ_4G || (rc_bar2_size + rc_bar2_offset) < SZ_4G)
935*4882a593Smuzhiyun pcie->msi_target_addr = BRCM_MSI_TARGET_ADDR_LT_4GB;
936*4882a593Smuzhiyun else
937*4882a593Smuzhiyun pcie->msi_target_addr = BRCM_MSI_TARGET_ADDR_GT_4GB;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /* disable the PCIe->GISB memory window (RC_BAR1) */
940*4882a593Smuzhiyun tmp = readl(base + PCIE_MISC_RC_BAR1_CONFIG_LO);
941*4882a593Smuzhiyun tmp &= ~PCIE_MISC_RC_BAR1_CONFIG_LO_SIZE_MASK;
942*4882a593Smuzhiyun writel(tmp, base + PCIE_MISC_RC_BAR1_CONFIG_LO);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* disable the PCIe->SCB memory window (RC_BAR3) */
945*4882a593Smuzhiyun tmp = readl(base + PCIE_MISC_RC_BAR3_CONFIG_LO);
946*4882a593Smuzhiyun tmp &= ~PCIE_MISC_RC_BAR3_CONFIG_LO_SIZE_MASK;
947*4882a593Smuzhiyun writel(tmp, base + PCIE_MISC_RC_BAR3_CONFIG_LO);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun if (pcie->gen)
950*4882a593Smuzhiyun brcm_pcie_set_gen(pcie, pcie->gen);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /* Unassert the fundamental reset */
953*4882a593Smuzhiyun pcie->perst_set(pcie, 0);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun /*
956*4882a593Smuzhiyun * Give the RC/EP time to wake up, before trying to configure RC.
957*4882a593Smuzhiyun * Intermittently check status for link-up, up to a total of 100ms.
958*4882a593Smuzhiyun */
959*4882a593Smuzhiyun for (i = 0; i < 100 && !brcm_pcie_link_up(pcie); i += 5)
960*4882a593Smuzhiyun msleep(5);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun if (!brcm_pcie_link_up(pcie)) {
963*4882a593Smuzhiyun dev_err(dev, "link down\n");
964*4882a593Smuzhiyun return -ENODEV;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (!brcm_pcie_rc_mode(pcie)) {
968*4882a593Smuzhiyun dev_err(dev, "PCIe misconfigured; is in EP mode\n");
969*4882a593Smuzhiyun return -EINVAL;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun resource_list_for_each_entry(entry, &bridge->windows) {
973*4882a593Smuzhiyun res = entry->res;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (resource_type(res) != IORESOURCE_MEM)
976*4882a593Smuzhiyun continue;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun if (num_out_wins >= BRCM_NUM_PCIE_OUT_WINS) {
979*4882a593Smuzhiyun dev_err(pcie->dev, "too many outbound wins\n");
980*4882a593Smuzhiyun return -EINVAL;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun brcm_pcie_set_outbound_win(pcie, num_out_wins, res->start,
984*4882a593Smuzhiyun res->start - entry->offset,
985*4882a593Smuzhiyun resource_size(res));
986*4882a593Smuzhiyun num_out_wins++;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun /* Don't advertise L0s capability if 'aspm-no-l0s' */
990*4882a593Smuzhiyun aspm_support = PCIE_LINK_STATE_L1;
991*4882a593Smuzhiyun if (!of_property_read_bool(pcie->np, "aspm-no-l0s"))
992*4882a593Smuzhiyun aspm_support |= PCIE_LINK_STATE_L0S;
993*4882a593Smuzhiyun tmp = readl(base + PCIE_RC_CFG_PRIV1_LINK_CAPABILITY);
994*4882a593Smuzhiyun u32p_replace_bits(&tmp, aspm_support,
995*4882a593Smuzhiyun PCIE_RC_CFG_PRIV1_LINK_CAPABILITY_ASPM_SUPPORT_MASK);
996*4882a593Smuzhiyun writel(tmp, base + PCIE_RC_CFG_PRIV1_LINK_CAPABILITY);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /*
999*4882a593Smuzhiyun * For config space accesses on the RC, show the right class for
1000*4882a593Smuzhiyun * a PCIe-PCIe bridge (the default setting is to be EP mode).
1001*4882a593Smuzhiyun */
1002*4882a593Smuzhiyun tmp = readl(base + PCIE_RC_CFG_PRIV1_ID_VAL3);
1003*4882a593Smuzhiyun u32p_replace_bits(&tmp, 0x060400,
1004*4882a593Smuzhiyun PCIE_RC_CFG_PRIV1_ID_VAL3_CLASS_CODE_MASK);
1005*4882a593Smuzhiyun writel(tmp, base + PCIE_RC_CFG_PRIV1_ID_VAL3);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if (pcie->ssc) {
1008*4882a593Smuzhiyun ret = brcm_pcie_set_ssc(pcie);
1009*4882a593Smuzhiyun if (ret == 0)
1010*4882a593Smuzhiyun ssc_good = true;
1011*4882a593Smuzhiyun else
1012*4882a593Smuzhiyun dev_err(dev, "failed attempt to enter ssc mode\n");
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun lnksta = readw(base + BRCM_PCIE_CAP_REGS + PCI_EXP_LNKSTA);
1016*4882a593Smuzhiyun cls = FIELD_GET(PCI_EXP_LNKSTA_CLS, lnksta);
1017*4882a593Smuzhiyun nlw = FIELD_GET(PCI_EXP_LNKSTA_NLW, lnksta);
1018*4882a593Smuzhiyun dev_info(dev, "link up, %s x%u %s\n",
1019*4882a593Smuzhiyun pci_speed_string(pcie_link_speed[cls]), nlw,
1020*4882a593Smuzhiyun ssc_good ? "(SSC)" : "(!SSC)");
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun /* PCIe->SCB endian mode for BAR */
1023*4882a593Smuzhiyun tmp = readl(base + PCIE_RC_CFG_VENDOR_VENDOR_SPECIFIC_REG1);
1024*4882a593Smuzhiyun u32p_replace_bits(&tmp, PCIE_RC_CFG_VENDOR_SPCIFIC_REG1_LITTLE_ENDIAN,
1025*4882a593Smuzhiyun PCIE_RC_CFG_VENDOR_VENDOR_SPECIFIC_REG1_ENDIAN_MODE_BAR2_MASK);
1026*4882a593Smuzhiyun writel(tmp, base + PCIE_RC_CFG_VENDOR_VENDOR_SPECIFIC_REG1);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /*
1029*4882a593Smuzhiyun * Refclk from RC should be gated with CLKREQ# input when ASPM L0s,L1
1030*4882a593Smuzhiyun * is enabled => setting the CLKREQ_DEBUG_ENABLE field to 1.
1031*4882a593Smuzhiyun */
1032*4882a593Smuzhiyun tmp = readl(base + PCIE_MISC_HARD_PCIE_HARD_DEBUG);
1033*4882a593Smuzhiyun tmp |= PCIE_MISC_HARD_PCIE_HARD_DEBUG_CLKREQ_DEBUG_ENABLE_MASK;
1034*4882a593Smuzhiyun writel(tmp, base + PCIE_MISC_HARD_PCIE_HARD_DEBUG);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun return 0;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun /* L23 is a low-power PCIe link state */
brcm_pcie_enter_l23(struct brcm_pcie * pcie)1040*4882a593Smuzhiyun static void brcm_pcie_enter_l23(struct brcm_pcie *pcie)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun void __iomem *base = pcie->base;
1043*4882a593Smuzhiyun int l23, i;
1044*4882a593Smuzhiyun u32 tmp;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /* Assert request for L23 */
1047*4882a593Smuzhiyun tmp = readl(base + PCIE_MISC_PCIE_CTRL);
1048*4882a593Smuzhiyun u32p_replace_bits(&tmp, 1, PCIE_MISC_PCIE_CTRL_PCIE_L23_REQUEST_MASK);
1049*4882a593Smuzhiyun writel(tmp, base + PCIE_MISC_PCIE_CTRL);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* Wait up to 36 msec for L23 */
1052*4882a593Smuzhiyun tmp = readl(base + PCIE_MISC_PCIE_STATUS);
1053*4882a593Smuzhiyun l23 = FIELD_GET(PCIE_MISC_PCIE_STATUS_PCIE_LINK_IN_L23_MASK, tmp);
1054*4882a593Smuzhiyun for (i = 0; i < 15 && !l23; i++) {
1055*4882a593Smuzhiyun usleep_range(2000, 2400);
1056*4882a593Smuzhiyun tmp = readl(base + PCIE_MISC_PCIE_STATUS);
1057*4882a593Smuzhiyun l23 = FIELD_GET(PCIE_MISC_PCIE_STATUS_PCIE_LINK_IN_L23_MASK,
1058*4882a593Smuzhiyun tmp);
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun if (!l23)
1062*4882a593Smuzhiyun dev_err(pcie->dev, "failed to enter low-power link state\n");
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
brcm_phy_cntl(struct brcm_pcie * pcie,const int start)1065*4882a593Smuzhiyun static int brcm_phy_cntl(struct brcm_pcie *pcie, const int start)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun static const u32 shifts[PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_NFLDS] = {
1068*4882a593Smuzhiyun PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_PWRDN_SHIFT,
1069*4882a593Smuzhiyun PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_RESET_SHIFT,
1070*4882a593Smuzhiyun PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_DIG_RESET_SHIFT,};
1071*4882a593Smuzhiyun static const u32 masks[PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_NFLDS] = {
1072*4882a593Smuzhiyun PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_PWRDN_MASK,
1073*4882a593Smuzhiyun PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_RESET_MASK,
1074*4882a593Smuzhiyun PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_DIG_RESET_MASK,};
1075*4882a593Smuzhiyun const int beg = start ? 0 : PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_NFLDS - 1;
1076*4882a593Smuzhiyun const int end = start ? PCIE_DVT_PMU_PCIE_PHY_CTRL_DAST_NFLDS : -1;
1077*4882a593Smuzhiyun u32 tmp, combined_mask = 0;
1078*4882a593Smuzhiyun u32 val;
1079*4882a593Smuzhiyun void __iomem *base = pcie->base;
1080*4882a593Smuzhiyun int i, ret;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun for (i = beg; i != end; start ? i++ : i--) {
1083*4882a593Smuzhiyun val = start ? BIT_MASK(shifts[i]) : 0;
1084*4882a593Smuzhiyun tmp = readl(base + PCIE_DVT_PMU_PCIE_PHY_CTRL);
1085*4882a593Smuzhiyun tmp = (tmp & ~masks[i]) | (val & masks[i]);
1086*4882a593Smuzhiyun writel(tmp, base + PCIE_DVT_PMU_PCIE_PHY_CTRL);
1087*4882a593Smuzhiyun usleep_range(50, 200);
1088*4882a593Smuzhiyun combined_mask |= masks[i];
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun tmp = readl(base + PCIE_DVT_PMU_PCIE_PHY_CTRL);
1092*4882a593Smuzhiyun val = start ? combined_mask : 0;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun ret = (tmp & combined_mask) == val ? 0 : -EIO;
1095*4882a593Smuzhiyun if (ret)
1096*4882a593Smuzhiyun dev_err(pcie->dev, "failed to %s phy\n", (start ? "start" : "stop"));
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun return ret;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
brcm_phy_start(struct brcm_pcie * pcie)1101*4882a593Smuzhiyun static inline int brcm_phy_start(struct brcm_pcie *pcie)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun return pcie->rescal ? brcm_phy_cntl(pcie, 1) : 0;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
brcm_phy_stop(struct brcm_pcie * pcie)1106*4882a593Smuzhiyun static inline int brcm_phy_stop(struct brcm_pcie *pcie)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun return pcie->rescal ? brcm_phy_cntl(pcie, 0) : 0;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
brcm_pcie_turn_off(struct brcm_pcie * pcie)1111*4882a593Smuzhiyun static void brcm_pcie_turn_off(struct brcm_pcie *pcie)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun void __iomem *base = pcie->base;
1114*4882a593Smuzhiyun int tmp;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (brcm_pcie_link_up(pcie))
1117*4882a593Smuzhiyun brcm_pcie_enter_l23(pcie);
1118*4882a593Smuzhiyun /* Assert fundamental reset */
1119*4882a593Smuzhiyun pcie->perst_set(pcie, 1);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun /* Deassert request for L23 in case it was asserted */
1122*4882a593Smuzhiyun tmp = readl(base + PCIE_MISC_PCIE_CTRL);
1123*4882a593Smuzhiyun u32p_replace_bits(&tmp, 0, PCIE_MISC_PCIE_CTRL_PCIE_L23_REQUEST_MASK);
1124*4882a593Smuzhiyun writel(tmp, base + PCIE_MISC_PCIE_CTRL);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* Turn off SerDes */
1127*4882a593Smuzhiyun tmp = readl(base + PCIE_MISC_HARD_PCIE_HARD_DEBUG);
1128*4882a593Smuzhiyun u32p_replace_bits(&tmp, 1, PCIE_MISC_HARD_PCIE_HARD_DEBUG_SERDES_IDDQ_MASK);
1129*4882a593Smuzhiyun writel(tmp, base + PCIE_MISC_HARD_PCIE_HARD_DEBUG);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* Shutdown PCIe bridge */
1132*4882a593Smuzhiyun pcie->bridge_sw_init_set(pcie, 1);
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
brcm_pcie_suspend(struct device * dev)1135*4882a593Smuzhiyun static int brcm_pcie_suspend(struct device *dev)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun struct brcm_pcie *pcie = dev_get_drvdata(dev);
1138*4882a593Smuzhiyun int ret;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun brcm_pcie_turn_off(pcie);
1141*4882a593Smuzhiyun ret = brcm_phy_stop(pcie);
1142*4882a593Smuzhiyun clk_disable_unprepare(pcie->clk);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun return ret;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
brcm_pcie_resume(struct device * dev)1147*4882a593Smuzhiyun static int brcm_pcie_resume(struct device *dev)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun struct brcm_pcie *pcie = dev_get_drvdata(dev);
1150*4882a593Smuzhiyun void __iomem *base;
1151*4882a593Smuzhiyun u32 tmp;
1152*4882a593Smuzhiyun int ret;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun base = pcie->base;
1155*4882a593Smuzhiyun clk_prepare_enable(pcie->clk);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun ret = brcm_phy_start(pcie);
1158*4882a593Smuzhiyun if (ret)
1159*4882a593Smuzhiyun goto err;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* Take bridge out of reset so we can access the SERDES reg */
1162*4882a593Smuzhiyun pcie->bridge_sw_init_set(pcie, 0);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* SERDES_IDDQ = 0 */
1165*4882a593Smuzhiyun tmp = readl(base + PCIE_MISC_HARD_PCIE_HARD_DEBUG);
1166*4882a593Smuzhiyun u32p_replace_bits(&tmp, 0, PCIE_MISC_HARD_PCIE_HARD_DEBUG_SERDES_IDDQ_MASK);
1167*4882a593Smuzhiyun writel(tmp, base + PCIE_MISC_HARD_PCIE_HARD_DEBUG);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /* wait for serdes to be stable */
1170*4882a593Smuzhiyun udelay(100);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun ret = brcm_pcie_setup(pcie);
1173*4882a593Smuzhiyun if (ret)
1174*4882a593Smuzhiyun goto err;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun if (pcie->msi)
1177*4882a593Smuzhiyun brcm_msi_set_regs(pcie->msi);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun return 0;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun err:
1182*4882a593Smuzhiyun clk_disable_unprepare(pcie->clk);
1183*4882a593Smuzhiyun return ret;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
__brcm_pcie_remove(struct brcm_pcie * pcie)1186*4882a593Smuzhiyun static void __brcm_pcie_remove(struct brcm_pcie *pcie)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun brcm_msi_remove(pcie);
1189*4882a593Smuzhiyun brcm_pcie_turn_off(pcie);
1190*4882a593Smuzhiyun brcm_phy_stop(pcie);
1191*4882a593Smuzhiyun reset_control_assert(pcie->rescal);
1192*4882a593Smuzhiyun clk_disable_unprepare(pcie->clk);
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
brcm_pcie_remove(struct platform_device * pdev)1195*4882a593Smuzhiyun static int brcm_pcie_remove(struct platform_device *pdev)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun struct brcm_pcie *pcie = platform_get_drvdata(pdev);
1198*4882a593Smuzhiyun struct pci_host_bridge *bridge = pci_host_bridge_from_priv(pcie);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun pci_stop_root_bus(bridge->bus);
1201*4882a593Smuzhiyun pci_remove_root_bus(bridge->bus);
1202*4882a593Smuzhiyun __brcm_pcie_remove(pcie);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun return 0;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun static const struct of_device_id brcm_pcie_match[] = {
1208*4882a593Smuzhiyun { .compatible = "brcm,bcm2711-pcie", .data = &bcm2711_cfg },
1209*4882a593Smuzhiyun { .compatible = "brcm,bcm7211-pcie", .data = &generic_cfg },
1210*4882a593Smuzhiyun { .compatible = "brcm,bcm7278-pcie", .data = &bcm7278_cfg },
1211*4882a593Smuzhiyun { .compatible = "brcm,bcm7216-pcie", .data = &bcm7278_cfg },
1212*4882a593Smuzhiyun { .compatible = "brcm,bcm7445-pcie", .data = &generic_cfg },
1213*4882a593Smuzhiyun {},
1214*4882a593Smuzhiyun };
1215*4882a593Smuzhiyun
brcm_pcie_probe(struct platform_device * pdev)1216*4882a593Smuzhiyun static int brcm_pcie_probe(struct platform_device *pdev)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node, *msi_np;
1219*4882a593Smuzhiyun struct pci_host_bridge *bridge;
1220*4882a593Smuzhiyun const struct pcie_cfg_data *data;
1221*4882a593Smuzhiyun struct brcm_pcie *pcie;
1222*4882a593Smuzhiyun int ret;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun bridge = devm_pci_alloc_host_bridge(&pdev->dev, sizeof(*pcie));
1225*4882a593Smuzhiyun if (!bridge)
1226*4882a593Smuzhiyun return -ENOMEM;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun data = of_device_get_match_data(&pdev->dev);
1229*4882a593Smuzhiyun if (!data) {
1230*4882a593Smuzhiyun pr_err("failed to look up compatible string\n");
1231*4882a593Smuzhiyun return -EINVAL;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun pcie = pci_host_bridge_priv(bridge);
1235*4882a593Smuzhiyun pcie->dev = &pdev->dev;
1236*4882a593Smuzhiyun pcie->np = np;
1237*4882a593Smuzhiyun pcie->reg_offsets = data->offsets;
1238*4882a593Smuzhiyun pcie->type = data->type;
1239*4882a593Smuzhiyun pcie->perst_set = data->perst_set;
1240*4882a593Smuzhiyun pcie->bridge_sw_init_set = data->bridge_sw_init_set;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun pcie->base = devm_platform_ioremap_resource(pdev, 0);
1243*4882a593Smuzhiyun if (IS_ERR(pcie->base))
1244*4882a593Smuzhiyun return PTR_ERR(pcie->base);
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun pcie->clk = devm_clk_get_optional(&pdev->dev, "sw_pcie");
1247*4882a593Smuzhiyun if (IS_ERR(pcie->clk))
1248*4882a593Smuzhiyun return PTR_ERR(pcie->clk);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun ret = of_pci_get_max_link_speed(np);
1251*4882a593Smuzhiyun pcie->gen = (ret < 0) ? 0 : ret;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun pcie->ssc = of_property_read_bool(np, "brcm,enable-ssc");
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun ret = clk_prepare_enable(pcie->clk);
1256*4882a593Smuzhiyun if (ret) {
1257*4882a593Smuzhiyun dev_err(&pdev->dev, "could not enable clock\n");
1258*4882a593Smuzhiyun return ret;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun pcie->rescal = devm_reset_control_get_optional_shared(&pdev->dev, "rescal");
1261*4882a593Smuzhiyun if (IS_ERR(pcie->rescal)) {
1262*4882a593Smuzhiyun clk_disable_unprepare(pcie->clk);
1263*4882a593Smuzhiyun return PTR_ERR(pcie->rescal);
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun ret = reset_control_deassert(pcie->rescal);
1267*4882a593Smuzhiyun if (ret)
1268*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to deassert 'rescal'\n");
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun ret = brcm_phy_start(pcie);
1271*4882a593Smuzhiyun if (ret) {
1272*4882a593Smuzhiyun reset_control_assert(pcie->rescal);
1273*4882a593Smuzhiyun clk_disable_unprepare(pcie->clk);
1274*4882a593Smuzhiyun return ret;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun ret = brcm_pcie_setup(pcie);
1278*4882a593Smuzhiyun if (ret)
1279*4882a593Smuzhiyun goto fail;
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun pcie->hw_rev = readl(pcie->base + PCIE_MISC_REVISION);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun msi_np = of_parse_phandle(pcie->np, "msi-parent", 0);
1284*4882a593Smuzhiyun if (pci_msi_enabled() && msi_np == pcie->np) {
1285*4882a593Smuzhiyun ret = brcm_pcie_enable_msi(pcie);
1286*4882a593Smuzhiyun if (ret) {
1287*4882a593Smuzhiyun dev_err(pcie->dev, "probe of internal MSI failed");
1288*4882a593Smuzhiyun goto fail;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun bridge->ops = &brcm_pcie_ops;
1293*4882a593Smuzhiyun bridge->sysdata = pcie;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun platform_set_drvdata(pdev, pcie);
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun return pci_host_probe(bridge);
1298*4882a593Smuzhiyun fail:
1299*4882a593Smuzhiyun __brcm_pcie_remove(pcie);
1300*4882a593Smuzhiyun return ret;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, brcm_pcie_match);
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun static const struct dev_pm_ops brcm_pcie_pm_ops = {
1306*4882a593Smuzhiyun .suspend = brcm_pcie_suspend,
1307*4882a593Smuzhiyun .resume = brcm_pcie_resume,
1308*4882a593Smuzhiyun };
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun static struct platform_driver brcm_pcie_driver = {
1311*4882a593Smuzhiyun .probe = brcm_pcie_probe,
1312*4882a593Smuzhiyun .remove = brcm_pcie_remove,
1313*4882a593Smuzhiyun .driver = {
1314*4882a593Smuzhiyun .name = "brcm-pcie",
1315*4882a593Smuzhiyun .of_match_table = brcm_pcie_match,
1316*4882a593Smuzhiyun .pm = &brcm_pcie_pm_ops,
1317*4882a593Smuzhiyun },
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun module_platform_driver(brcm_pcie_driver);
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1322*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom STB PCIe RC driver");
1323*4882a593Smuzhiyun MODULE_AUTHOR("Broadcom");
1324