xref: /OK3568_Linux_fs/kernel/drivers/pci/controller/pci-v3-semi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Support for V3 Semiconductor PCI Local Bus to PCI Bridge
4*4882a593Smuzhiyun  * Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based on the code from arch/arm/mach-integrator/pci_v3.c
7*4882a593Smuzhiyun  * Copyright (C) 1999 ARM Limited
8*4882a593Smuzhiyun  * Copyright (C) 2000-2001 Deep Blue Solutions Ltd
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Contributors to the old driver include:
11*4882a593Smuzhiyun  * Russell King <linux@armlinux.org.uk>
12*4882a593Smuzhiyun  * David A. Rusling <david.rusling@linaro.org> (uHAL, ARM Firmware suite)
13*4882a593Smuzhiyun  * Rob Herring <robh@kernel.org>
14*4882a593Smuzhiyun  * Liviu Dudau <Liviu.Dudau@arm.com>
15*4882a593Smuzhiyun  * Grant Likely <grant.likely@secretlab.ca>
16*4882a593Smuzhiyun  * Arnd Bergmann <arnd@arndb.de>
17*4882a593Smuzhiyun  * Bjorn Helgaas <bhelgaas@google.com>
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun #include <linux/interrupt.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/kernel.h>
23*4882a593Smuzhiyun #include <linux/of_address.h>
24*4882a593Smuzhiyun #include <linux/of_device.h>
25*4882a593Smuzhiyun #include <linux/of_irq.h>
26*4882a593Smuzhiyun #include <linux/of_pci.h>
27*4882a593Smuzhiyun #include <linux/pci.h>
28*4882a593Smuzhiyun #include <linux/platform_device.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun #include <linux/bitops.h>
31*4882a593Smuzhiyun #include <linux/irq.h>
32*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
33*4882a593Smuzhiyun #include <linux/regmap.h>
34*4882a593Smuzhiyun #include <linux/clk.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "../pci.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define V3_PCI_VENDOR			0x00000000
39*4882a593Smuzhiyun #define V3_PCI_DEVICE			0x00000002
40*4882a593Smuzhiyun #define V3_PCI_CMD			0x00000004
41*4882a593Smuzhiyun #define V3_PCI_STAT			0x00000006
42*4882a593Smuzhiyun #define V3_PCI_CC_REV			0x00000008
43*4882a593Smuzhiyun #define V3_PCI_HDR_CFG			0x0000000C
44*4882a593Smuzhiyun #define V3_PCI_IO_BASE			0x00000010
45*4882a593Smuzhiyun #define V3_PCI_BASE0			0x00000014
46*4882a593Smuzhiyun #define V3_PCI_BASE1			0x00000018
47*4882a593Smuzhiyun #define V3_PCI_SUB_VENDOR		0x0000002C
48*4882a593Smuzhiyun #define V3_PCI_SUB_ID			0x0000002E
49*4882a593Smuzhiyun #define V3_PCI_ROM			0x00000030
50*4882a593Smuzhiyun #define V3_PCI_BPARAM			0x0000003C
51*4882a593Smuzhiyun #define V3_PCI_MAP0			0x00000040
52*4882a593Smuzhiyun #define V3_PCI_MAP1			0x00000044
53*4882a593Smuzhiyun #define V3_PCI_INT_STAT			0x00000048
54*4882a593Smuzhiyun #define V3_PCI_INT_CFG			0x0000004C
55*4882a593Smuzhiyun #define V3_LB_BASE0			0x00000054
56*4882a593Smuzhiyun #define V3_LB_BASE1			0x00000058
57*4882a593Smuzhiyun #define V3_LB_MAP0			0x0000005E
58*4882a593Smuzhiyun #define V3_LB_MAP1			0x00000062
59*4882a593Smuzhiyun #define V3_LB_BASE2			0x00000064
60*4882a593Smuzhiyun #define V3_LB_MAP2			0x00000066
61*4882a593Smuzhiyun #define V3_LB_SIZE			0x00000068
62*4882a593Smuzhiyun #define V3_LB_IO_BASE			0x0000006E
63*4882a593Smuzhiyun #define V3_FIFO_CFG			0x00000070
64*4882a593Smuzhiyun #define V3_FIFO_PRIORITY		0x00000072
65*4882a593Smuzhiyun #define V3_FIFO_STAT			0x00000074
66*4882a593Smuzhiyun #define V3_LB_ISTAT			0x00000076
67*4882a593Smuzhiyun #define V3_LB_IMASK			0x00000077
68*4882a593Smuzhiyun #define V3_SYSTEM			0x00000078
69*4882a593Smuzhiyun #define V3_LB_CFG			0x0000007A
70*4882a593Smuzhiyun #define V3_PCI_CFG			0x0000007C
71*4882a593Smuzhiyun #define V3_DMA_PCI_ADR0			0x00000080
72*4882a593Smuzhiyun #define V3_DMA_PCI_ADR1			0x00000090
73*4882a593Smuzhiyun #define V3_DMA_LOCAL_ADR0		0x00000084
74*4882a593Smuzhiyun #define V3_DMA_LOCAL_ADR1		0x00000094
75*4882a593Smuzhiyun #define V3_DMA_LENGTH0			0x00000088
76*4882a593Smuzhiyun #define V3_DMA_LENGTH1			0x00000098
77*4882a593Smuzhiyun #define V3_DMA_CSR0			0x0000008B
78*4882a593Smuzhiyun #define V3_DMA_CSR1			0x0000009B
79*4882a593Smuzhiyun #define V3_DMA_CTLB_ADR0		0x0000008C
80*4882a593Smuzhiyun #define V3_DMA_CTLB_ADR1		0x0000009C
81*4882a593Smuzhiyun #define V3_DMA_DELAY			0x000000E0
82*4882a593Smuzhiyun #define V3_MAIL_DATA			0x000000C0
83*4882a593Smuzhiyun #define V3_PCI_MAIL_IEWR		0x000000D0
84*4882a593Smuzhiyun #define V3_PCI_MAIL_IERD		0x000000D2
85*4882a593Smuzhiyun #define V3_LB_MAIL_IEWR			0x000000D4
86*4882a593Smuzhiyun #define V3_LB_MAIL_IERD			0x000000D6
87*4882a593Smuzhiyun #define V3_MAIL_WR_STAT			0x000000D8
88*4882a593Smuzhiyun #define V3_MAIL_RD_STAT			0x000000DA
89*4882a593Smuzhiyun #define V3_QBA_MAP			0x000000DC
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* PCI STATUS bits */
92*4882a593Smuzhiyun #define V3_PCI_STAT_PAR_ERR		BIT(15)
93*4882a593Smuzhiyun #define V3_PCI_STAT_SYS_ERR		BIT(14)
94*4882a593Smuzhiyun #define V3_PCI_STAT_M_ABORT_ERR		BIT(13)
95*4882a593Smuzhiyun #define V3_PCI_STAT_T_ABORT_ERR		BIT(12)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* LB ISTAT bits */
98*4882a593Smuzhiyun #define V3_LB_ISTAT_MAILBOX		BIT(7)
99*4882a593Smuzhiyun #define V3_LB_ISTAT_PCI_RD		BIT(6)
100*4882a593Smuzhiyun #define V3_LB_ISTAT_PCI_WR		BIT(5)
101*4882a593Smuzhiyun #define V3_LB_ISTAT_PCI_INT		BIT(4)
102*4882a593Smuzhiyun #define V3_LB_ISTAT_PCI_PERR		BIT(3)
103*4882a593Smuzhiyun #define V3_LB_ISTAT_I2O_QWR		BIT(2)
104*4882a593Smuzhiyun #define V3_LB_ISTAT_DMA1		BIT(1)
105*4882a593Smuzhiyun #define V3_LB_ISTAT_DMA0		BIT(0)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* PCI COMMAND bits */
108*4882a593Smuzhiyun #define V3_COMMAND_M_FBB_EN		BIT(9)
109*4882a593Smuzhiyun #define V3_COMMAND_M_SERR_EN		BIT(8)
110*4882a593Smuzhiyun #define V3_COMMAND_M_PAR_EN		BIT(6)
111*4882a593Smuzhiyun #define V3_COMMAND_M_MASTER_EN		BIT(2)
112*4882a593Smuzhiyun #define V3_COMMAND_M_MEM_EN		BIT(1)
113*4882a593Smuzhiyun #define V3_COMMAND_M_IO_EN		BIT(0)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* SYSTEM bits */
116*4882a593Smuzhiyun #define V3_SYSTEM_M_RST_OUT		BIT(15)
117*4882a593Smuzhiyun #define V3_SYSTEM_M_LOCK		BIT(14)
118*4882a593Smuzhiyun #define V3_SYSTEM_UNLOCK		0xa05f
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* PCI CFG bits */
121*4882a593Smuzhiyun #define V3_PCI_CFG_M_I2O_EN		BIT(15)
122*4882a593Smuzhiyun #define V3_PCI_CFG_M_IO_REG_DIS		BIT(14)
123*4882a593Smuzhiyun #define V3_PCI_CFG_M_IO_DIS		BIT(13)
124*4882a593Smuzhiyun #define V3_PCI_CFG_M_EN3V		BIT(12)
125*4882a593Smuzhiyun #define V3_PCI_CFG_M_RETRY_EN		BIT(10)
126*4882a593Smuzhiyun #define V3_PCI_CFG_M_AD_LOW1		BIT(9)
127*4882a593Smuzhiyun #define V3_PCI_CFG_M_AD_LOW0		BIT(8)
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun  * This is the value applied to C/BE[3:1], with bit 0 always held 0
130*4882a593Smuzhiyun  * during DMA access.
131*4882a593Smuzhiyun  */
132*4882a593Smuzhiyun #define V3_PCI_CFG_M_RTYPE_SHIFT	5
133*4882a593Smuzhiyun #define V3_PCI_CFG_M_WTYPE_SHIFT	1
134*4882a593Smuzhiyun #define V3_PCI_CFG_TYPE_DEFAULT		0x3
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* PCI BASE bits (PCI -> Local Bus) */
137*4882a593Smuzhiyun #define V3_PCI_BASE_M_ADR_BASE		0xFFF00000U
138*4882a593Smuzhiyun #define V3_PCI_BASE_M_ADR_BASEL		0x000FFF00U
139*4882a593Smuzhiyun #define V3_PCI_BASE_M_PREFETCH		BIT(3)
140*4882a593Smuzhiyun #define V3_PCI_BASE_M_TYPE		(3 << 1)
141*4882a593Smuzhiyun #define V3_PCI_BASE_M_IO		BIT(0)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* PCI MAP bits (PCI -> Local bus) */
144*4882a593Smuzhiyun #define V3_PCI_MAP_M_MAP_ADR		0xFFF00000U
145*4882a593Smuzhiyun #define V3_PCI_MAP_M_RD_POST_INH	BIT(15)
146*4882a593Smuzhiyun #define V3_PCI_MAP_M_ROM_SIZE		(3 << 10)
147*4882a593Smuzhiyun #define V3_PCI_MAP_M_SWAP		(3 << 8)
148*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE		0x000000F0U
149*4882a593Smuzhiyun #define V3_PCI_MAP_M_REG_EN		BIT(1)
150*4882a593Smuzhiyun #define V3_PCI_MAP_M_ENABLE		BIT(0)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* LB_BASE0,1 bits (Local bus -> PCI) */
153*4882a593Smuzhiyun #define V3_LB_BASE_ADR_BASE		0xfff00000U
154*4882a593Smuzhiyun #define V3_LB_BASE_SWAP			(3 << 8)
155*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE		(15 << 4)
156*4882a593Smuzhiyun #define V3_LB_BASE_PREFETCH		BIT(3)
157*4882a593Smuzhiyun #define V3_LB_BASE_ENABLE		BIT(0)
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_1MB		(0 << 4)
160*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_2MB		(1 << 4)
161*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_4MB		(2 << 4)
162*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_8MB		(3 << 4)
163*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_16MB	(4 << 4)
164*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_32MB	(5 << 4)
165*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_64MB	(6 << 4)
166*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_128MB	(7 << 4)
167*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_256MB	(8 << 4)
168*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_512MB	(9 << 4)
169*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_1GB		(10 << 4)
170*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_2GB		(11 << 4)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define v3_addr_to_lb_base(a)	((a) & V3_LB_BASE_ADR_BASE)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* LB_MAP0,1 bits (Local bus -> PCI) */
175*4882a593Smuzhiyun #define V3_LB_MAP_MAP_ADR		0xfff0U
176*4882a593Smuzhiyun #define V3_LB_MAP_TYPE			(7 << 1)
177*4882a593Smuzhiyun #define V3_LB_MAP_AD_LOW_EN		BIT(0)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define V3_LB_MAP_TYPE_IACK		(0 << 1)
180*4882a593Smuzhiyun #define V3_LB_MAP_TYPE_IO		(1 << 1)
181*4882a593Smuzhiyun #define V3_LB_MAP_TYPE_MEM		(3 << 1)
182*4882a593Smuzhiyun #define V3_LB_MAP_TYPE_CONFIG		(5 << 1)
183*4882a593Smuzhiyun #define V3_LB_MAP_TYPE_MEM_MULTIPLE	(6 << 1)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define v3_addr_to_lb_map(a)	(((a) >> 16) & V3_LB_MAP_MAP_ADR)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* LB_BASE2 bits (Local bus -> PCI IO) */
188*4882a593Smuzhiyun #define V3_LB_BASE2_ADR_BASE		0xff00U
189*4882a593Smuzhiyun #define V3_LB_BASE2_SWAP_AUTO		(3 << 6)
190*4882a593Smuzhiyun #define V3_LB_BASE2_ENABLE		BIT(0)
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #define v3_addr_to_lb_base2(a)	(((a) >> 16) & V3_LB_BASE2_ADR_BASE)
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /* LB_MAP2 bits (Local bus -> PCI IO) */
195*4882a593Smuzhiyun #define V3_LB_MAP2_MAP_ADR		0xff00U
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define v3_addr_to_lb_map2(a)	(((a) >> 16) & V3_LB_MAP2_MAP_ADR)
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* FIFO priority bits */
200*4882a593Smuzhiyun #define V3_FIFO_PRIO_LOCAL		BIT(12)
201*4882a593Smuzhiyun #define V3_FIFO_PRIO_LB_RD1_FLUSH_EOB	BIT(10)
202*4882a593Smuzhiyun #define V3_FIFO_PRIO_LB_RD1_FLUSH_AP1	BIT(11)
203*4882a593Smuzhiyun #define V3_FIFO_PRIO_LB_RD1_FLUSH_ANY	(BIT(10)|BIT(11))
204*4882a593Smuzhiyun #define V3_FIFO_PRIO_LB_RD0_FLUSH_EOB	BIT(8)
205*4882a593Smuzhiyun #define V3_FIFO_PRIO_LB_RD0_FLUSH_AP1	BIT(9)
206*4882a593Smuzhiyun #define V3_FIFO_PRIO_LB_RD0_FLUSH_ANY	(BIT(8)|BIT(9))
207*4882a593Smuzhiyun #define V3_FIFO_PRIO_PCI		BIT(4)
208*4882a593Smuzhiyun #define V3_FIFO_PRIO_PCI_RD1_FLUSH_EOB	BIT(2)
209*4882a593Smuzhiyun #define V3_FIFO_PRIO_PCI_RD1_FLUSH_AP1	BIT(3)
210*4882a593Smuzhiyun #define V3_FIFO_PRIO_PCI_RD1_FLUSH_ANY	(BIT(2)|BIT(3))
211*4882a593Smuzhiyun #define V3_FIFO_PRIO_PCI_RD0_FLUSH_EOB	BIT(0)
212*4882a593Smuzhiyun #define V3_FIFO_PRIO_PCI_RD0_FLUSH_AP1	BIT(1)
213*4882a593Smuzhiyun #define V3_FIFO_PRIO_PCI_RD0_FLUSH_ANY	(BIT(0)|BIT(1))
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* Local bus configuration bits */
216*4882a593Smuzhiyun #define V3_LB_CFG_LB_TO_64_CYCLES	0x0000
217*4882a593Smuzhiyun #define V3_LB_CFG_LB_TO_256_CYCLES	BIT(13)
218*4882a593Smuzhiyun #define V3_LB_CFG_LB_TO_512_CYCLES	BIT(14)
219*4882a593Smuzhiyun #define V3_LB_CFG_LB_TO_1024_CYCLES	(BIT(13)|BIT(14))
220*4882a593Smuzhiyun #define V3_LB_CFG_LB_RST		BIT(12)
221*4882a593Smuzhiyun #define V3_LB_CFG_LB_PPC_RDY		BIT(11)
222*4882a593Smuzhiyun #define V3_LB_CFG_LB_LB_INT		BIT(10)
223*4882a593Smuzhiyun #define V3_LB_CFG_LB_ERR_EN		BIT(9)
224*4882a593Smuzhiyun #define V3_LB_CFG_LB_RDY_EN		BIT(8)
225*4882a593Smuzhiyun #define V3_LB_CFG_LB_BE_IMODE		BIT(7)
226*4882a593Smuzhiyun #define V3_LB_CFG_LB_BE_OMODE		BIT(6)
227*4882a593Smuzhiyun #define V3_LB_CFG_LB_ENDIAN		BIT(5)
228*4882a593Smuzhiyun #define V3_LB_CFG_LB_PARK_EN		BIT(4)
229*4882a593Smuzhiyun #define V3_LB_CFG_LB_FBB_DIS		BIT(2)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* ARM Integrator-specific extended control registers */
232*4882a593Smuzhiyun #define INTEGRATOR_SC_PCI_OFFSET	0x18
233*4882a593Smuzhiyun #define INTEGRATOR_SC_PCI_ENABLE	BIT(0)
234*4882a593Smuzhiyun #define INTEGRATOR_SC_PCI_INTCLR	BIT(1)
235*4882a593Smuzhiyun #define INTEGRATOR_SC_LBFADDR_OFFSET	0x20
236*4882a593Smuzhiyun #define INTEGRATOR_SC_LBFCODE_OFFSET	0x24
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun struct v3_pci {
239*4882a593Smuzhiyun 	struct device *dev;
240*4882a593Smuzhiyun 	void __iomem *base;
241*4882a593Smuzhiyun 	void __iomem *config_base;
242*4882a593Smuzhiyun 	u32 config_mem;
243*4882a593Smuzhiyun 	u32 non_pre_mem;
244*4882a593Smuzhiyun 	u32 pre_mem;
245*4882a593Smuzhiyun 	phys_addr_t non_pre_bus_addr;
246*4882a593Smuzhiyun 	phys_addr_t pre_bus_addr;
247*4882a593Smuzhiyun 	struct regmap *map;
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun  * The V3 PCI interface chip in Integrator provides several windows from
252*4882a593Smuzhiyun  * local bus memory into the PCI memory areas. Unfortunately, there
253*4882a593Smuzhiyun  * are not really enough windows for our usage, therefore we reuse
254*4882a593Smuzhiyun  * one of the windows for access to PCI configuration space. On the
255*4882a593Smuzhiyun  * Integrator/AP, the memory map is as follows:
256*4882a593Smuzhiyun  *
257*4882a593Smuzhiyun  * Local Bus Memory         Usage
258*4882a593Smuzhiyun  *
259*4882a593Smuzhiyun  * 40000000 - 4FFFFFFF      PCI memory.  256M non-prefetchable
260*4882a593Smuzhiyun  * 50000000 - 5FFFFFFF      PCI memory.  256M prefetchable
261*4882a593Smuzhiyun  * 60000000 - 60FFFFFF      PCI IO.  16M
262*4882a593Smuzhiyun  * 61000000 - 61FFFFFF      PCI Configuration. 16M
263*4882a593Smuzhiyun  *
264*4882a593Smuzhiyun  * There are three V3 windows, each described by a pair of V3 registers.
265*4882a593Smuzhiyun  * These are LB_BASE0/LB_MAP0, LB_BASE1/LB_MAP1 and LB_BASE2/LB_MAP2.
266*4882a593Smuzhiyun  * Base0 and Base1 can be used for any type of PCI memory access.   Base2
267*4882a593Smuzhiyun  * can be used either for PCI I/O or for I20 accesses.  By default, uHAL
268*4882a593Smuzhiyun  * uses this only for PCI IO space.
269*4882a593Smuzhiyun  *
270*4882a593Smuzhiyun  * Normally these spaces are mapped using the following base registers:
271*4882a593Smuzhiyun  *
272*4882a593Smuzhiyun  * Usage Local Bus Memory         Base/Map registers used
273*4882a593Smuzhiyun  *
274*4882a593Smuzhiyun  * Mem   40000000 - 4FFFFFFF      LB_BASE0/LB_MAP0
275*4882a593Smuzhiyun  * Mem   50000000 - 5FFFFFFF      LB_BASE1/LB_MAP1
276*4882a593Smuzhiyun  * IO    60000000 - 60FFFFFF      LB_BASE2/LB_MAP2
277*4882a593Smuzhiyun  * Cfg   61000000 - 61FFFFFF
278*4882a593Smuzhiyun  *
279*4882a593Smuzhiyun  * This means that I20 and PCI configuration space accesses will fail.
280*4882a593Smuzhiyun  * When PCI configuration accesses are needed (via the uHAL PCI
281*4882a593Smuzhiyun  * configuration space primitives) we must remap the spaces as follows:
282*4882a593Smuzhiyun  *
283*4882a593Smuzhiyun  * Usage Local Bus Memory         Base/Map registers used
284*4882a593Smuzhiyun  *
285*4882a593Smuzhiyun  * Mem   40000000 - 4FFFFFFF      LB_BASE0/LB_MAP0
286*4882a593Smuzhiyun  * Mem   50000000 - 5FFFFFFF      LB_BASE0/LB_MAP0
287*4882a593Smuzhiyun  * IO    60000000 - 60FFFFFF      LB_BASE2/LB_MAP2
288*4882a593Smuzhiyun  * Cfg   61000000 - 61FFFFFF      LB_BASE1/LB_MAP1
289*4882a593Smuzhiyun  *
290*4882a593Smuzhiyun  * To make this work, the code depends on overlapping windows working.
291*4882a593Smuzhiyun  * The V3 chip translates an address by checking its range within
292*4882a593Smuzhiyun  * each of the BASE/MAP pairs in turn (in ascending register number
293*4882a593Smuzhiyun  * order).  It will use the first matching pair.   So, for example,
294*4882a593Smuzhiyun  * if the same address is mapped by both LB_BASE0/LB_MAP0 and
295*4882a593Smuzhiyun  * LB_BASE1/LB_MAP1, the V3 will use the translation from
296*4882a593Smuzhiyun  * LB_BASE0/LB_MAP0.
297*4882a593Smuzhiyun  *
298*4882a593Smuzhiyun  * To allow PCI Configuration space access, the code enlarges the
299*4882a593Smuzhiyun  * window mapped by LB_BASE0/LB_MAP0 from 256M to 512M.  This occludes
300*4882a593Smuzhiyun  * the windows currently mapped by LB_BASE1/LB_MAP1 so that it can
301*4882a593Smuzhiyun  * be remapped for use by configuration cycles.
302*4882a593Smuzhiyun  *
303*4882a593Smuzhiyun  * At the end of the PCI Configuration space accesses,
304*4882a593Smuzhiyun  * LB_BASE1/LB_MAP1 is reset to map PCI Memory.  Finally the window
305*4882a593Smuzhiyun  * mapped by LB_BASE0/LB_MAP0 is reduced in size from 512M to 256M to
306*4882a593Smuzhiyun  * reveal the now restored LB_BASE1/LB_MAP1 window.
307*4882a593Smuzhiyun  *
308*4882a593Smuzhiyun  * NOTE: We do not set up I2O mapping.  I suspect that this is only
309*4882a593Smuzhiyun  * for an intelligent (target) device.  Using I2O disables most of
310*4882a593Smuzhiyun  * the mappings into PCI memory.
311*4882a593Smuzhiyun  */
v3_map_bus(struct pci_bus * bus,unsigned int devfn,int offset)312*4882a593Smuzhiyun static void __iomem *v3_map_bus(struct pci_bus *bus,
313*4882a593Smuzhiyun 				unsigned int devfn, int offset)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	struct v3_pci *v3 = bus->sysdata;
316*4882a593Smuzhiyun 	unsigned int address, mapaddress, busnr;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	busnr = bus->number;
319*4882a593Smuzhiyun 	if (busnr == 0) {
320*4882a593Smuzhiyun 		int slot = PCI_SLOT(devfn);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 		/*
323*4882a593Smuzhiyun 		 * local bus segment so need a type 0 config cycle
324*4882a593Smuzhiyun 		 *
325*4882a593Smuzhiyun 		 * build the PCI configuration "address" with one-hot in
326*4882a593Smuzhiyun 		 * A31-A11
327*4882a593Smuzhiyun 		 *
328*4882a593Smuzhiyun 		 * mapaddress:
329*4882a593Smuzhiyun 		 *  3:1 = config cycle (101)
330*4882a593Smuzhiyun 		 *  0   = PCI A1 & A0 are 0 (0)
331*4882a593Smuzhiyun 		 */
332*4882a593Smuzhiyun 		address = PCI_FUNC(devfn) << 8;
333*4882a593Smuzhiyun 		mapaddress = V3_LB_MAP_TYPE_CONFIG;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 		if (slot > 12)
336*4882a593Smuzhiyun 			/*
337*4882a593Smuzhiyun 			 * high order bits are handled by the MAP register
338*4882a593Smuzhiyun 			 */
339*4882a593Smuzhiyun 			mapaddress |= BIT(slot - 5);
340*4882a593Smuzhiyun 		else
341*4882a593Smuzhiyun 			/*
342*4882a593Smuzhiyun 			 * low order bits handled directly in the address
343*4882a593Smuzhiyun 			 */
344*4882a593Smuzhiyun 			address |= BIT(slot + 11);
345*4882a593Smuzhiyun 	} else {
346*4882a593Smuzhiyun 		/*
347*4882a593Smuzhiyun 		 * not the local bus segment so need a type 1 config cycle
348*4882a593Smuzhiyun 		 *
349*4882a593Smuzhiyun 		 * address:
350*4882a593Smuzhiyun 		 *  23:16 = bus number
351*4882a593Smuzhiyun 		 *  15:11 = slot number (7:3 of devfn)
352*4882a593Smuzhiyun 		 *  10:8  = func number (2:0 of devfn)
353*4882a593Smuzhiyun 		 *
354*4882a593Smuzhiyun 		 * mapaddress:
355*4882a593Smuzhiyun 		 *  3:1 = config cycle (101)
356*4882a593Smuzhiyun 		 *  0   = PCI A1 & A0 from host bus (1)
357*4882a593Smuzhiyun 		 */
358*4882a593Smuzhiyun 		mapaddress = V3_LB_MAP_TYPE_CONFIG | V3_LB_MAP_AD_LOW_EN;
359*4882a593Smuzhiyun 		address = (busnr << 16) | (devfn << 8);
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/*
363*4882a593Smuzhiyun 	 * Set up base0 to see all 512Mbytes of memory space (not
364*4882a593Smuzhiyun 	 * prefetchable), this frees up base1 for re-use by
365*4882a593Smuzhiyun 	 * configuration memory
366*4882a593Smuzhiyun 	 */
367*4882a593Smuzhiyun 	writel(v3_addr_to_lb_base(v3->non_pre_mem) |
368*4882a593Smuzhiyun 	       V3_LB_BASE_ADR_SIZE_512MB | V3_LB_BASE_ENABLE,
369*4882a593Smuzhiyun 	       v3->base + V3_LB_BASE0);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/*
372*4882a593Smuzhiyun 	 * Set up base1/map1 to point into configuration space.
373*4882a593Smuzhiyun 	 * The config mem is always 16MB.
374*4882a593Smuzhiyun 	 */
375*4882a593Smuzhiyun 	writel(v3_addr_to_lb_base(v3->config_mem) |
376*4882a593Smuzhiyun 	       V3_LB_BASE_ADR_SIZE_16MB | V3_LB_BASE_ENABLE,
377*4882a593Smuzhiyun 	       v3->base + V3_LB_BASE1);
378*4882a593Smuzhiyun 	writew(mapaddress, v3->base + V3_LB_MAP1);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return v3->config_base + address + offset;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
v3_unmap_bus(struct v3_pci * v3)383*4882a593Smuzhiyun static void v3_unmap_bus(struct v3_pci *v3)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	/*
386*4882a593Smuzhiyun 	 * Reassign base1 for use by prefetchable PCI memory
387*4882a593Smuzhiyun 	 */
388*4882a593Smuzhiyun 	writel(v3_addr_to_lb_base(v3->pre_mem) |
389*4882a593Smuzhiyun 	       V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_PREFETCH |
390*4882a593Smuzhiyun 	       V3_LB_BASE_ENABLE,
391*4882a593Smuzhiyun 	       v3->base + V3_LB_BASE1);
392*4882a593Smuzhiyun 	writew(v3_addr_to_lb_map(v3->pre_bus_addr) |
393*4882a593Smuzhiyun 	       V3_LB_MAP_TYPE_MEM, /* was V3_LB_MAP_TYPE_MEM_MULTIPLE */
394*4882a593Smuzhiyun 	       v3->base + V3_LB_MAP1);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/*
397*4882a593Smuzhiyun 	 * And shrink base0 back to a 256M window (NOTE: MAP0 already correct)
398*4882a593Smuzhiyun 	 */
399*4882a593Smuzhiyun 	writel(v3_addr_to_lb_base(v3->non_pre_mem) |
400*4882a593Smuzhiyun 	       V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_ENABLE,
401*4882a593Smuzhiyun 	       v3->base + V3_LB_BASE0);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
v3_pci_read_config(struct pci_bus * bus,unsigned int fn,int config,int size,u32 * value)404*4882a593Smuzhiyun static int v3_pci_read_config(struct pci_bus *bus, unsigned int fn,
405*4882a593Smuzhiyun 			      int config, int size, u32 *value)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	struct v3_pci *v3 = bus->sysdata;
408*4882a593Smuzhiyun 	int ret;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	dev_dbg(&bus->dev,
411*4882a593Smuzhiyun 		"[read]  slt: %.2d, fnc: %d, cnf: 0x%.2X, val (%d bytes): 0x%.8X\n",
412*4882a593Smuzhiyun 		PCI_SLOT(fn), PCI_FUNC(fn), config, size, *value);
413*4882a593Smuzhiyun 	ret = pci_generic_config_read(bus, fn, config, size, value);
414*4882a593Smuzhiyun 	v3_unmap_bus(v3);
415*4882a593Smuzhiyun 	return ret;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
v3_pci_write_config(struct pci_bus * bus,unsigned int fn,int config,int size,u32 value)418*4882a593Smuzhiyun static int v3_pci_write_config(struct pci_bus *bus, unsigned int fn,
419*4882a593Smuzhiyun 				    int config, int size, u32 value)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	struct v3_pci *v3 = bus->sysdata;
422*4882a593Smuzhiyun 	int ret;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	dev_dbg(&bus->dev,
425*4882a593Smuzhiyun 		"[write] slt: %.2d, fnc: %d, cnf: 0x%.2X, val (%d bytes): 0x%.8X\n",
426*4882a593Smuzhiyun 		PCI_SLOT(fn), PCI_FUNC(fn), config, size, value);
427*4882a593Smuzhiyun 	ret = pci_generic_config_write(bus, fn, config, size, value);
428*4882a593Smuzhiyun 	v3_unmap_bus(v3);
429*4882a593Smuzhiyun 	return ret;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static struct pci_ops v3_pci_ops = {
433*4882a593Smuzhiyun 	.map_bus = v3_map_bus,
434*4882a593Smuzhiyun 	.read = v3_pci_read_config,
435*4882a593Smuzhiyun 	.write = v3_pci_write_config,
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
v3_irq(int irq,void * data)438*4882a593Smuzhiyun static irqreturn_t v3_irq(int irq, void *data)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct v3_pci *v3 = data;
441*4882a593Smuzhiyun 	struct device *dev = v3->dev;
442*4882a593Smuzhiyun 	u32 status;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	status = readw(v3->base + V3_PCI_STAT);
445*4882a593Smuzhiyun 	if (status & V3_PCI_STAT_PAR_ERR)
446*4882a593Smuzhiyun 		dev_err(dev, "parity error interrupt\n");
447*4882a593Smuzhiyun 	if (status & V3_PCI_STAT_SYS_ERR)
448*4882a593Smuzhiyun 		dev_err(dev, "system error interrupt\n");
449*4882a593Smuzhiyun 	if (status & V3_PCI_STAT_M_ABORT_ERR)
450*4882a593Smuzhiyun 		dev_err(dev, "master abort error interrupt\n");
451*4882a593Smuzhiyun 	if (status & V3_PCI_STAT_T_ABORT_ERR)
452*4882a593Smuzhiyun 		dev_err(dev, "target abort error interrupt\n");
453*4882a593Smuzhiyun 	writew(status, v3->base + V3_PCI_STAT);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	status = readb(v3->base + V3_LB_ISTAT);
456*4882a593Smuzhiyun 	if (status & V3_LB_ISTAT_MAILBOX)
457*4882a593Smuzhiyun 		dev_info(dev, "PCI mailbox interrupt\n");
458*4882a593Smuzhiyun 	if (status & V3_LB_ISTAT_PCI_RD)
459*4882a593Smuzhiyun 		dev_err(dev, "PCI target LB->PCI READ abort interrupt\n");
460*4882a593Smuzhiyun 	if (status & V3_LB_ISTAT_PCI_WR)
461*4882a593Smuzhiyun 		dev_err(dev, "PCI target LB->PCI WRITE abort interrupt\n");
462*4882a593Smuzhiyun 	if (status &  V3_LB_ISTAT_PCI_INT)
463*4882a593Smuzhiyun 		dev_info(dev, "PCI pin interrupt\n");
464*4882a593Smuzhiyun 	if (status & V3_LB_ISTAT_PCI_PERR)
465*4882a593Smuzhiyun 		dev_err(dev, "PCI parity error interrupt\n");
466*4882a593Smuzhiyun 	if (status & V3_LB_ISTAT_I2O_QWR)
467*4882a593Smuzhiyun 		dev_info(dev, "I2O inbound post queue interrupt\n");
468*4882a593Smuzhiyun 	if (status & V3_LB_ISTAT_DMA1)
469*4882a593Smuzhiyun 		dev_info(dev, "DMA channel 1 interrupt\n");
470*4882a593Smuzhiyun 	if (status & V3_LB_ISTAT_DMA0)
471*4882a593Smuzhiyun 		dev_info(dev, "DMA channel 0 interrupt\n");
472*4882a593Smuzhiyun 	/* Clear all possible interrupts on the local bus */
473*4882a593Smuzhiyun 	writeb(0, v3->base + V3_LB_ISTAT);
474*4882a593Smuzhiyun 	if (v3->map)
475*4882a593Smuzhiyun 		regmap_write(v3->map, INTEGRATOR_SC_PCI_OFFSET,
476*4882a593Smuzhiyun 			     INTEGRATOR_SC_PCI_ENABLE |
477*4882a593Smuzhiyun 			     INTEGRATOR_SC_PCI_INTCLR);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	return IRQ_HANDLED;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
v3_integrator_init(struct v3_pci * v3)482*4882a593Smuzhiyun static int v3_integrator_init(struct v3_pci *v3)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	unsigned int val;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	v3->map =
487*4882a593Smuzhiyun 		syscon_regmap_lookup_by_compatible("arm,integrator-ap-syscon");
488*4882a593Smuzhiyun 	if (IS_ERR(v3->map)) {
489*4882a593Smuzhiyun 		dev_err(v3->dev, "no syscon\n");
490*4882a593Smuzhiyun 		return -ENODEV;
491*4882a593Smuzhiyun 	}
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	regmap_read(v3->map, INTEGRATOR_SC_PCI_OFFSET, &val);
494*4882a593Smuzhiyun 	/* Take the PCI bridge out of reset, clear IRQs */
495*4882a593Smuzhiyun 	regmap_write(v3->map, INTEGRATOR_SC_PCI_OFFSET,
496*4882a593Smuzhiyun 		     INTEGRATOR_SC_PCI_ENABLE |
497*4882a593Smuzhiyun 		     INTEGRATOR_SC_PCI_INTCLR);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (!(val & INTEGRATOR_SC_PCI_ENABLE)) {
500*4882a593Smuzhiyun 		/* If we were in reset we need to sleep a bit */
501*4882a593Smuzhiyun 		msleep(230);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 		/* Set the physical base for the controller itself */
504*4882a593Smuzhiyun 		writel(0x6200, v3->base + V3_LB_IO_BASE);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		/* Wait for the mailbox to settle after reset */
507*4882a593Smuzhiyun 		do {
508*4882a593Smuzhiyun 			writeb(0xaa, v3->base + V3_MAIL_DATA);
509*4882a593Smuzhiyun 			writeb(0x55, v3->base + V3_MAIL_DATA + 4);
510*4882a593Smuzhiyun 		} while (readb(v3->base + V3_MAIL_DATA) != 0xaa &&
511*4882a593Smuzhiyun 			 readb(v3->base + V3_MAIL_DATA) != 0x55);
512*4882a593Smuzhiyun 	}
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	dev_info(v3->dev, "initialized PCI V3 Integrator/AP integration\n");
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	return 0;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun 
v3_pci_setup_resource(struct v3_pci * v3,struct pci_host_bridge * host,struct resource_entry * win)519*4882a593Smuzhiyun static int v3_pci_setup_resource(struct v3_pci *v3,
520*4882a593Smuzhiyun 				 struct pci_host_bridge *host,
521*4882a593Smuzhiyun 				 struct resource_entry *win)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	struct device *dev = v3->dev;
524*4882a593Smuzhiyun 	struct resource *mem;
525*4882a593Smuzhiyun 	struct resource *io;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	switch (resource_type(win->res)) {
528*4882a593Smuzhiyun 	case IORESOURCE_IO:
529*4882a593Smuzhiyun 		io = win->res;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 		/* Setup window 2 - PCI I/O */
532*4882a593Smuzhiyun 		writel(v3_addr_to_lb_base2(pci_pio_to_address(io->start)) |
533*4882a593Smuzhiyun 		       V3_LB_BASE2_ENABLE,
534*4882a593Smuzhiyun 		       v3->base + V3_LB_BASE2);
535*4882a593Smuzhiyun 		writew(v3_addr_to_lb_map2(io->start - win->offset),
536*4882a593Smuzhiyun 		       v3->base + V3_LB_MAP2);
537*4882a593Smuzhiyun 		break;
538*4882a593Smuzhiyun 	case IORESOURCE_MEM:
539*4882a593Smuzhiyun 		mem = win->res;
540*4882a593Smuzhiyun 		if (mem->flags & IORESOURCE_PREFETCH) {
541*4882a593Smuzhiyun 			mem->name = "V3 PCI PRE-MEM";
542*4882a593Smuzhiyun 			v3->pre_mem = mem->start;
543*4882a593Smuzhiyun 			v3->pre_bus_addr = mem->start - win->offset;
544*4882a593Smuzhiyun 			dev_dbg(dev, "PREFETCHABLE MEM window %pR, bus addr %pap\n",
545*4882a593Smuzhiyun 				mem, &v3->pre_bus_addr);
546*4882a593Smuzhiyun 			if (resource_size(mem) != SZ_256M) {
547*4882a593Smuzhiyun 				dev_err(dev, "prefetchable memory range is not 256MB\n");
548*4882a593Smuzhiyun 				return -EINVAL;
549*4882a593Smuzhiyun 			}
550*4882a593Smuzhiyun 			if (v3->non_pre_mem &&
551*4882a593Smuzhiyun 			    (mem->start != v3->non_pre_mem + SZ_256M)) {
552*4882a593Smuzhiyun 				dev_err(dev,
553*4882a593Smuzhiyun 					"prefetchable memory is not adjacent to non-prefetchable memory\n");
554*4882a593Smuzhiyun 				return -EINVAL;
555*4882a593Smuzhiyun 			}
556*4882a593Smuzhiyun 			/* Setup window 1 - PCI prefetchable memory */
557*4882a593Smuzhiyun 			writel(v3_addr_to_lb_base(v3->pre_mem) |
558*4882a593Smuzhiyun 			       V3_LB_BASE_ADR_SIZE_256MB |
559*4882a593Smuzhiyun 			       V3_LB_BASE_PREFETCH |
560*4882a593Smuzhiyun 			       V3_LB_BASE_ENABLE,
561*4882a593Smuzhiyun 			       v3->base + V3_LB_BASE1);
562*4882a593Smuzhiyun 			writew(v3_addr_to_lb_map(v3->pre_bus_addr) |
563*4882a593Smuzhiyun 			       V3_LB_MAP_TYPE_MEM, /* Was V3_LB_MAP_TYPE_MEM_MULTIPLE */
564*4882a593Smuzhiyun 			       v3->base + V3_LB_MAP1);
565*4882a593Smuzhiyun 		} else {
566*4882a593Smuzhiyun 			mem->name = "V3 PCI NON-PRE-MEM";
567*4882a593Smuzhiyun 			v3->non_pre_mem = mem->start;
568*4882a593Smuzhiyun 			v3->non_pre_bus_addr = mem->start - win->offset;
569*4882a593Smuzhiyun 			dev_dbg(dev, "NON-PREFETCHABLE MEM window %pR, bus addr %pap\n",
570*4882a593Smuzhiyun 				mem, &v3->non_pre_bus_addr);
571*4882a593Smuzhiyun 			if (resource_size(mem) != SZ_256M) {
572*4882a593Smuzhiyun 				dev_err(dev,
573*4882a593Smuzhiyun 					"non-prefetchable memory range is not 256MB\n");
574*4882a593Smuzhiyun 				return -EINVAL;
575*4882a593Smuzhiyun 			}
576*4882a593Smuzhiyun 			/* Setup window 0 - PCI non-prefetchable memory */
577*4882a593Smuzhiyun 			writel(v3_addr_to_lb_base(v3->non_pre_mem) |
578*4882a593Smuzhiyun 			       V3_LB_BASE_ADR_SIZE_256MB |
579*4882a593Smuzhiyun 			       V3_LB_BASE_ENABLE,
580*4882a593Smuzhiyun 			       v3->base + V3_LB_BASE0);
581*4882a593Smuzhiyun 			writew(v3_addr_to_lb_map(v3->non_pre_bus_addr) |
582*4882a593Smuzhiyun 			       V3_LB_MAP_TYPE_MEM,
583*4882a593Smuzhiyun 			       v3->base + V3_LB_MAP0);
584*4882a593Smuzhiyun 		}
585*4882a593Smuzhiyun 		break;
586*4882a593Smuzhiyun 	case IORESOURCE_BUS:
587*4882a593Smuzhiyun 		break;
588*4882a593Smuzhiyun 	default:
589*4882a593Smuzhiyun 		dev_info(dev, "Unknown resource type %lu\n",
590*4882a593Smuzhiyun 			 resource_type(win->res));
591*4882a593Smuzhiyun 		break;
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	return 0;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
v3_get_dma_range_config(struct v3_pci * v3,struct resource_entry * entry,u32 * pci_base,u32 * pci_map)597*4882a593Smuzhiyun static int v3_get_dma_range_config(struct v3_pci *v3,
598*4882a593Smuzhiyun 				   struct resource_entry *entry,
599*4882a593Smuzhiyun 				   u32 *pci_base, u32 *pci_map)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	struct device *dev = v3->dev;
602*4882a593Smuzhiyun 	u64 cpu_addr = entry->res->start;
603*4882a593Smuzhiyun 	u64 cpu_end = entry->res->end;
604*4882a593Smuzhiyun 	u64 pci_end = cpu_end - entry->offset;
605*4882a593Smuzhiyun 	u64 pci_addr = entry->res->start - entry->offset;
606*4882a593Smuzhiyun 	u32 val;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (pci_addr & ~V3_PCI_BASE_M_ADR_BASE) {
609*4882a593Smuzhiyun 		dev_err(dev, "illegal range, only PCI bits 31..20 allowed\n");
610*4882a593Smuzhiyun 		return -EINVAL;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 	val = ((u32)pci_addr) & V3_PCI_BASE_M_ADR_BASE;
613*4882a593Smuzhiyun 	*pci_base = val;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	if (cpu_addr & ~V3_PCI_MAP_M_MAP_ADR) {
616*4882a593Smuzhiyun 		dev_err(dev, "illegal range, only CPU bits 31..20 allowed\n");
617*4882a593Smuzhiyun 		return -EINVAL;
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 	val = ((u32)cpu_addr) & V3_PCI_MAP_M_MAP_ADR;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	switch (resource_size(entry->res)) {
622*4882a593Smuzhiyun 	case SZ_1M:
623*4882a593Smuzhiyun 		val |= V3_LB_BASE_ADR_SIZE_1MB;
624*4882a593Smuzhiyun 		break;
625*4882a593Smuzhiyun 	case SZ_2M:
626*4882a593Smuzhiyun 		val |= V3_LB_BASE_ADR_SIZE_2MB;
627*4882a593Smuzhiyun 		break;
628*4882a593Smuzhiyun 	case SZ_4M:
629*4882a593Smuzhiyun 		val |= V3_LB_BASE_ADR_SIZE_4MB;
630*4882a593Smuzhiyun 		break;
631*4882a593Smuzhiyun 	case SZ_8M:
632*4882a593Smuzhiyun 		val |= V3_LB_BASE_ADR_SIZE_8MB;
633*4882a593Smuzhiyun 		break;
634*4882a593Smuzhiyun 	case SZ_16M:
635*4882a593Smuzhiyun 		val |= V3_LB_BASE_ADR_SIZE_16MB;
636*4882a593Smuzhiyun 		break;
637*4882a593Smuzhiyun 	case SZ_32M:
638*4882a593Smuzhiyun 		val |= V3_LB_BASE_ADR_SIZE_32MB;
639*4882a593Smuzhiyun 		break;
640*4882a593Smuzhiyun 	case SZ_64M:
641*4882a593Smuzhiyun 		val |= V3_LB_BASE_ADR_SIZE_64MB;
642*4882a593Smuzhiyun 		break;
643*4882a593Smuzhiyun 	case SZ_128M:
644*4882a593Smuzhiyun 		val |= V3_LB_BASE_ADR_SIZE_128MB;
645*4882a593Smuzhiyun 		break;
646*4882a593Smuzhiyun 	case SZ_256M:
647*4882a593Smuzhiyun 		val |= V3_LB_BASE_ADR_SIZE_256MB;
648*4882a593Smuzhiyun 		break;
649*4882a593Smuzhiyun 	case SZ_512M:
650*4882a593Smuzhiyun 		val |= V3_LB_BASE_ADR_SIZE_512MB;
651*4882a593Smuzhiyun 		break;
652*4882a593Smuzhiyun 	case SZ_1G:
653*4882a593Smuzhiyun 		val |= V3_LB_BASE_ADR_SIZE_1GB;
654*4882a593Smuzhiyun 		break;
655*4882a593Smuzhiyun 	case SZ_2G:
656*4882a593Smuzhiyun 		val |= V3_LB_BASE_ADR_SIZE_2GB;
657*4882a593Smuzhiyun 		break;
658*4882a593Smuzhiyun 	default:
659*4882a593Smuzhiyun 		dev_err(v3->dev, "illegal dma memory chunk size\n");
660*4882a593Smuzhiyun 		return -EINVAL;
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun 	val |= V3_PCI_MAP_M_REG_EN | V3_PCI_MAP_M_ENABLE;
663*4882a593Smuzhiyun 	*pci_map = val;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	dev_dbg(dev,
666*4882a593Smuzhiyun 		"DMA MEM CPU: 0x%016llx -> 0x%016llx => "
667*4882a593Smuzhiyun 		"PCI: 0x%016llx -> 0x%016llx base %08x map %08x\n",
668*4882a593Smuzhiyun 		cpu_addr, cpu_end,
669*4882a593Smuzhiyun 		pci_addr, pci_end,
670*4882a593Smuzhiyun 		*pci_base, *pci_map);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	return 0;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
v3_pci_parse_map_dma_ranges(struct v3_pci * v3,struct device_node * np)675*4882a593Smuzhiyun static int v3_pci_parse_map_dma_ranges(struct v3_pci *v3,
676*4882a593Smuzhiyun 				       struct device_node *np)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	struct pci_host_bridge *bridge = pci_host_bridge_from_priv(v3);
679*4882a593Smuzhiyun 	struct device *dev = v3->dev;
680*4882a593Smuzhiyun 	struct resource_entry *entry;
681*4882a593Smuzhiyun 	int i = 0;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	resource_list_for_each_entry(entry, &bridge->dma_ranges) {
684*4882a593Smuzhiyun 		int ret;
685*4882a593Smuzhiyun 		u32 pci_base, pci_map;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 		ret = v3_get_dma_range_config(v3, entry, &pci_base, &pci_map);
688*4882a593Smuzhiyun 		if (ret)
689*4882a593Smuzhiyun 			return ret;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 		if (i == 0) {
692*4882a593Smuzhiyun 			writel(pci_base, v3->base + V3_PCI_BASE0);
693*4882a593Smuzhiyun 			writel(pci_map, v3->base + V3_PCI_MAP0);
694*4882a593Smuzhiyun 		} else if (i == 1) {
695*4882a593Smuzhiyun 			writel(pci_base, v3->base + V3_PCI_BASE1);
696*4882a593Smuzhiyun 			writel(pci_map, v3->base + V3_PCI_MAP1);
697*4882a593Smuzhiyun 		} else {
698*4882a593Smuzhiyun 			dev_err(dev, "too many ranges, only two supported\n");
699*4882a593Smuzhiyun 			dev_err(dev, "range %d ignored\n", i);
700*4882a593Smuzhiyun 		}
701*4882a593Smuzhiyun 		i++;
702*4882a593Smuzhiyun 	}
703*4882a593Smuzhiyun 	return 0;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
v3_pci_probe(struct platform_device * pdev)706*4882a593Smuzhiyun static int v3_pci_probe(struct platform_device *pdev)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
709*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
710*4882a593Smuzhiyun 	struct resource *regs;
711*4882a593Smuzhiyun 	struct resource_entry *win;
712*4882a593Smuzhiyun 	struct v3_pci *v3;
713*4882a593Smuzhiyun 	struct pci_host_bridge *host;
714*4882a593Smuzhiyun 	struct clk *clk;
715*4882a593Smuzhiyun 	u16 val;
716*4882a593Smuzhiyun 	int irq;
717*4882a593Smuzhiyun 	int ret;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	host = devm_pci_alloc_host_bridge(dev, sizeof(*v3));
720*4882a593Smuzhiyun 	if (!host)
721*4882a593Smuzhiyun 		return -ENOMEM;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	host->ops = &v3_pci_ops;
724*4882a593Smuzhiyun 	v3 = pci_host_bridge_priv(host);
725*4882a593Smuzhiyun 	host->sysdata = v3;
726*4882a593Smuzhiyun 	v3->dev = dev;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	/* Get and enable host clock */
729*4882a593Smuzhiyun 	clk = devm_clk_get(dev, NULL);
730*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
731*4882a593Smuzhiyun 		dev_err(dev, "clock not found\n");
732*4882a593Smuzhiyun 		return PTR_ERR(clk);
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 	ret = clk_prepare_enable(clk);
735*4882a593Smuzhiyun 	if (ret) {
736*4882a593Smuzhiyun 		dev_err(dev, "unable to enable clock\n");
737*4882a593Smuzhiyun 		return ret;
738*4882a593Smuzhiyun 	}
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
741*4882a593Smuzhiyun 	v3->base = devm_ioremap_resource(dev, regs);
742*4882a593Smuzhiyun 	if (IS_ERR(v3->base))
743*4882a593Smuzhiyun 		return PTR_ERR(v3->base);
744*4882a593Smuzhiyun 	/*
745*4882a593Smuzhiyun 	 * The hardware has a register with the physical base address
746*4882a593Smuzhiyun 	 * of the V3 controller itself, verify that this is the same
747*4882a593Smuzhiyun 	 * as the physical memory we've remapped it from.
748*4882a593Smuzhiyun 	 */
749*4882a593Smuzhiyun 	if (readl(v3->base + V3_LB_IO_BASE) != (regs->start >> 16))
750*4882a593Smuzhiyun 		dev_err(dev, "V3_LB_IO_BASE = %08x but device is @%pR\n",
751*4882a593Smuzhiyun 			readl(v3->base + V3_LB_IO_BASE), regs);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	/* Configuration space is 16MB directly mapped */
754*4882a593Smuzhiyun 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 1);
755*4882a593Smuzhiyun 	if (resource_size(regs) != SZ_16M) {
756*4882a593Smuzhiyun 		dev_err(dev, "config mem is not 16MB!\n");
757*4882a593Smuzhiyun 		return -EINVAL;
758*4882a593Smuzhiyun 	}
759*4882a593Smuzhiyun 	v3->config_mem = regs->start;
760*4882a593Smuzhiyun 	v3->config_base = devm_ioremap_resource(dev, regs);
761*4882a593Smuzhiyun 	if (IS_ERR(v3->config_base))
762*4882a593Smuzhiyun 		return PTR_ERR(v3->config_base);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	/* Get and request error IRQ resource */
765*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
766*4882a593Smuzhiyun 	if (irq < 0)
767*4882a593Smuzhiyun 		return irq;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq, v3_irq, 0,
770*4882a593Smuzhiyun 			"PCIv3 error", v3);
771*4882a593Smuzhiyun 	if (ret < 0) {
772*4882a593Smuzhiyun 		dev_err(dev,
773*4882a593Smuzhiyun 			"unable to request PCIv3 error IRQ %d (%d)\n",
774*4882a593Smuzhiyun 			irq, ret);
775*4882a593Smuzhiyun 		return ret;
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	/*
779*4882a593Smuzhiyun 	 * Unlock V3 registers, but only if they were previously locked.
780*4882a593Smuzhiyun 	 */
781*4882a593Smuzhiyun 	if (readw(v3->base + V3_SYSTEM) & V3_SYSTEM_M_LOCK)
782*4882a593Smuzhiyun 		writew(V3_SYSTEM_UNLOCK, v3->base + V3_SYSTEM);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* Disable all slave access while we set up the windows */
785*4882a593Smuzhiyun 	val = readw(v3->base + V3_PCI_CMD);
786*4882a593Smuzhiyun 	val &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
787*4882a593Smuzhiyun 	writew(val, v3->base + V3_PCI_CMD);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	/* Put the PCI bus into reset */
790*4882a593Smuzhiyun 	val = readw(v3->base + V3_SYSTEM);
791*4882a593Smuzhiyun 	val &= ~V3_SYSTEM_M_RST_OUT;
792*4882a593Smuzhiyun 	writew(val, v3->base + V3_SYSTEM);
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	/* Retry until we're ready */
795*4882a593Smuzhiyun 	val = readw(v3->base + V3_PCI_CFG);
796*4882a593Smuzhiyun 	val |= V3_PCI_CFG_M_RETRY_EN;
797*4882a593Smuzhiyun 	writew(val, v3->base + V3_PCI_CFG);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	/* Set up the local bus protocol */
800*4882a593Smuzhiyun 	val = readw(v3->base + V3_LB_CFG);
801*4882a593Smuzhiyun 	val |= V3_LB_CFG_LB_BE_IMODE; /* Byte enable input */
802*4882a593Smuzhiyun 	val |= V3_LB_CFG_LB_BE_OMODE; /* Byte enable output */
803*4882a593Smuzhiyun 	val &= ~V3_LB_CFG_LB_ENDIAN; /* Little endian */
804*4882a593Smuzhiyun 	val &= ~V3_LB_CFG_LB_PPC_RDY; /* TODO: when using on PPC403Gx, set to 1 */
805*4882a593Smuzhiyun 	writew(val, v3->base + V3_LB_CFG);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* Enable the PCI bus master */
808*4882a593Smuzhiyun 	val = readw(v3->base + V3_PCI_CMD);
809*4882a593Smuzhiyun 	val |= PCI_COMMAND_MASTER;
810*4882a593Smuzhiyun 	writew(val, v3->base + V3_PCI_CMD);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	/* Get the I/O and memory ranges from DT */
813*4882a593Smuzhiyun 	resource_list_for_each_entry(win, &host->windows) {
814*4882a593Smuzhiyun 		ret = v3_pci_setup_resource(v3, host, win);
815*4882a593Smuzhiyun 		if (ret) {
816*4882a593Smuzhiyun 			dev_err(dev, "error setting up resources\n");
817*4882a593Smuzhiyun 			return ret;
818*4882a593Smuzhiyun 		}
819*4882a593Smuzhiyun 	}
820*4882a593Smuzhiyun 	ret = v3_pci_parse_map_dma_ranges(v3, np);
821*4882a593Smuzhiyun 	if (ret)
822*4882a593Smuzhiyun 		return ret;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	/*
825*4882a593Smuzhiyun 	 * Disable PCI to host IO cycles, enable I/O buffers @3.3V,
826*4882a593Smuzhiyun 	 * set AD_LOW0 to 1 if one of the LB_MAP registers choose
827*4882a593Smuzhiyun 	 * to use this (should be unused).
828*4882a593Smuzhiyun 	 */
829*4882a593Smuzhiyun 	writel(0x00000000, v3->base + V3_PCI_IO_BASE);
830*4882a593Smuzhiyun 	val = V3_PCI_CFG_M_IO_REG_DIS | V3_PCI_CFG_M_IO_DIS |
831*4882a593Smuzhiyun 		V3_PCI_CFG_M_EN3V | V3_PCI_CFG_M_AD_LOW0;
832*4882a593Smuzhiyun 	/*
833*4882a593Smuzhiyun 	 * DMA read and write from PCI bus commands types
834*4882a593Smuzhiyun 	 */
835*4882a593Smuzhiyun 	val |=  V3_PCI_CFG_TYPE_DEFAULT << V3_PCI_CFG_M_RTYPE_SHIFT;
836*4882a593Smuzhiyun 	val |=  V3_PCI_CFG_TYPE_DEFAULT << V3_PCI_CFG_M_WTYPE_SHIFT;
837*4882a593Smuzhiyun 	writew(val, v3->base + V3_PCI_CFG);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	/*
840*4882a593Smuzhiyun 	 * Set the V3 FIFO such that writes have higher priority than
841*4882a593Smuzhiyun 	 * reads, and local bus write causes local bus read fifo flush
842*4882a593Smuzhiyun 	 * on aperture 1. Same for PCI.
843*4882a593Smuzhiyun 	 */
844*4882a593Smuzhiyun 	writew(V3_FIFO_PRIO_LB_RD1_FLUSH_AP1 |
845*4882a593Smuzhiyun 	       V3_FIFO_PRIO_LB_RD0_FLUSH_AP1 |
846*4882a593Smuzhiyun 	       V3_FIFO_PRIO_PCI_RD1_FLUSH_AP1 |
847*4882a593Smuzhiyun 	       V3_FIFO_PRIO_PCI_RD0_FLUSH_AP1,
848*4882a593Smuzhiyun 	       v3->base + V3_FIFO_PRIORITY);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	/*
852*4882a593Smuzhiyun 	 * Clear any error interrupts, and enable parity and write error
853*4882a593Smuzhiyun 	 * interrupts
854*4882a593Smuzhiyun 	 */
855*4882a593Smuzhiyun 	writeb(0, v3->base + V3_LB_ISTAT);
856*4882a593Smuzhiyun 	val = readw(v3->base + V3_LB_CFG);
857*4882a593Smuzhiyun 	val |= V3_LB_CFG_LB_LB_INT;
858*4882a593Smuzhiyun 	writew(val, v3->base + V3_LB_CFG);
859*4882a593Smuzhiyun 	writeb(V3_LB_ISTAT_PCI_WR | V3_LB_ISTAT_PCI_PERR,
860*4882a593Smuzhiyun 	       v3->base + V3_LB_IMASK);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	/* Special Integrator initialization */
863*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "arm,integrator-ap-pci")) {
864*4882a593Smuzhiyun 		ret = v3_integrator_init(v3);
865*4882a593Smuzhiyun 		if (ret)
866*4882a593Smuzhiyun 			return ret;
867*4882a593Smuzhiyun 	}
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	/* Post-init: enable PCI memory and invalidate (master already on) */
870*4882a593Smuzhiyun 	val = readw(v3->base + V3_PCI_CMD);
871*4882a593Smuzhiyun 	val |= PCI_COMMAND_MEMORY | PCI_COMMAND_INVALIDATE;
872*4882a593Smuzhiyun 	writew(val, v3->base + V3_PCI_CMD);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	/* Clear pending interrupts */
875*4882a593Smuzhiyun 	writeb(0, v3->base + V3_LB_ISTAT);
876*4882a593Smuzhiyun 	/* Read or write errors and parity errors cause interrupts */
877*4882a593Smuzhiyun 	writeb(V3_LB_ISTAT_PCI_RD | V3_LB_ISTAT_PCI_WR | V3_LB_ISTAT_PCI_PERR,
878*4882a593Smuzhiyun 	       v3->base + V3_LB_IMASK);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/* Take the PCI bus out of reset so devices can initialize */
881*4882a593Smuzhiyun 	val = readw(v3->base + V3_SYSTEM);
882*4882a593Smuzhiyun 	val |= V3_SYSTEM_M_RST_OUT;
883*4882a593Smuzhiyun 	writew(val, v3->base + V3_SYSTEM);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	/*
886*4882a593Smuzhiyun 	 * Re-lock the system register.
887*4882a593Smuzhiyun 	 */
888*4882a593Smuzhiyun 	val = readw(v3->base + V3_SYSTEM);
889*4882a593Smuzhiyun 	val |= V3_SYSTEM_M_LOCK;
890*4882a593Smuzhiyun 	writew(val, v3->base + V3_SYSTEM);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	return pci_host_probe(host);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun static const struct of_device_id v3_pci_of_match[] = {
896*4882a593Smuzhiyun 	{
897*4882a593Smuzhiyun 		.compatible = "v3,v360epc-pci",
898*4882a593Smuzhiyun 	},
899*4882a593Smuzhiyun 	{},
900*4882a593Smuzhiyun };
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun static struct platform_driver v3_pci_driver = {
903*4882a593Smuzhiyun 	.driver = {
904*4882a593Smuzhiyun 		.name = "pci-v3-semi",
905*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(v3_pci_of_match),
906*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
907*4882a593Smuzhiyun 	},
908*4882a593Smuzhiyun 	.probe  = v3_pci_probe,
909*4882a593Smuzhiyun };
910*4882a593Smuzhiyun builtin_platform_driver(v3_pci_driver);
911